2006-10-12 21:04:14 +02:00
|
|
|
[root]
|
|
|
|
type=Root
|
|
|
|
children=system
|
2012-02-12 23:07:43 +01:00
|
|
|
full_system=false
|
2011-02-08 04:23:13 +01:00
|
|
|
time_sync_enable=false
|
|
|
|
time_sync_period=100000000000
|
|
|
|
time_sync_spin_threshold=100000000
|
2006-10-12 21:04:14 +02:00
|
|
|
|
|
|
|
[system]
|
|
|
|
type=System
|
2013-09-28 21:25:17 +02:00
|
|
|
children=clk_domain cpu cpu_clk_domain membus physmem voltage_domain
|
2012-02-12 23:07:43 +01:00
|
|
|
boot_osflags=a
|
2013-09-28 21:25:17 +02:00
|
|
|
cache_line_size=64
|
|
|
|
clk_domain=system.clk_domain
|
2012-02-12 23:07:43 +01:00
|
|
|
init_param=0
|
|
|
|
kernel=
|
|
|
|
load_addr_mask=1099511627775
|
2013-01-24 19:29:00 +01:00
|
|
|
mem_mode=timing
|
|
|
|
mem_ranges=
|
2011-07-10 19:56:09 +02:00
|
|
|
memories=system.physmem
|
2012-01-25 18:19:50 +01:00
|
|
|
num_work_ids=16
|
2012-02-12 23:07:43 +01:00
|
|
|
readfile=
|
|
|
|
symbolfile=
|
2011-02-08 04:23:13 +01:00
|
|
|
work_begin_ckpt_count=0
|
|
|
|
work_begin_cpu_id_exit=-1
|
|
|
|
work_begin_exit_count=0
|
|
|
|
work_cpus_ckpt_count=0
|
|
|
|
work_end_ckpt_count=0
|
|
|
|
work_end_exit_count=0
|
|
|
|
work_item_id=-1
|
2012-05-09 20:52:14 +02:00
|
|
|
system_port=system.membus.slave[0]
|
2006-10-12 21:04:14 +02:00
|
|
|
|
2013-09-28 21:25:17 +02:00
|
|
|
[system.clk_domain]
|
|
|
|
type=SrcClockDomain
|
|
|
|
clock=1000
|
|
|
|
voltage_domain=system.voltage_domain
|
|
|
|
|
2006-10-12 21:04:14 +02:00
|
|
|
[system.cpu]
|
|
|
|
type=DerivO3CPU
|
2013-01-24 19:29:00 +01:00
|
|
|
children=branchPred dcache dtb fuPool icache interrupts isa itb l2cache toL2Bus tracer workload
|
2006-10-12 21:04:14 +02:00
|
|
|
LFSTSize=1024
|
|
|
|
LQEntries=32
|
2011-04-20 03:45:23 +02:00
|
|
|
LSQCheckLoads=true
|
|
|
|
LSQDepCheckShift=4
|
2006-10-12 21:04:14 +02:00
|
|
|
SQEntries=32
|
|
|
|
SSITSize=1024
|
|
|
|
activity=0
|
|
|
|
backComSize=5
|
2013-01-24 19:29:00 +01:00
|
|
|
branchPred=system.cpu.branchPred
|
2007-08-13 01:43:55 +02:00
|
|
|
cachePorts=200
|
2009-02-16 18:09:45 +01:00
|
|
|
checker=Null
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2006-10-12 21:04:14 +02:00
|
|
|
commitToDecodeDelay=1
|
|
|
|
commitToFetchDelay=1
|
|
|
|
commitToIEWDelay=1
|
|
|
|
commitToRenameDelay=1
|
|
|
|
commitWidth=8
|
2007-04-16 04:29:37 +02:00
|
|
|
cpu_id=0
|
2006-10-12 21:04:14 +02:00
|
|
|
decodeToFetchDelay=1
|
|
|
|
decodeToRenameDelay=1
|
|
|
|
decodeWidth=8
|
|
|
|
dispatchWidth=8
|
2009-02-16 18:09:45 +01:00
|
|
|
do_checkpoint_insts=true
|
2012-02-12 23:07:43 +01:00
|
|
|
do_quiesce=true
|
2009-02-16 18:09:45 +01:00
|
|
|
do_statistics_insts=true
|
2007-08-27 05:27:53 +02:00
|
|
|
dtb=system.cpu.dtb
|
2006-10-12 21:04:14 +02:00
|
|
|
fetchToDecodeDelay=1
|
|
|
|
fetchTrapLatency=1
|
|
|
|
fetchWidth=8
|
|
|
|
forwardComSize=5
|
|
|
|
fuPool=system.cpu.fuPool
|
|
|
|
function_trace=false
|
|
|
|
function_trace_start=0
|
|
|
|
iewToCommitDelay=1
|
|
|
|
iewToDecodeDelay=1
|
|
|
|
iewToFetchDelay=1
|
|
|
|
iewToRenameDelay=1
|
2012-02-12 23:07:43 +01:00
|
|
|
interrupts=system.cpu.interrupts
|
2012-11-02 17:50:06 +01:00
|
|
|
isa=system.cpu.isa
|
2006-10-12 21:04:14 +02:00
|
|
|
issueToExecuteDelay=1
|
|
|
|
issueWidth=8
|
2007-08-27 05:27:53 +02:00
|
|
|
itb=system.cpu.itb
|
2006-10-12 21:04:14 +02:00
|
|
|
max_insts_all_threads=0
|
|
|
|
max_insts_any_thread=0
|
|
|
|
max_loads_all_threads=0
|
|
|
|
max_loads_any_thread=0
|
2012-02-12 23:07:43 +01:00
|
|
|
needsTSO=false
|
2006-10-12 21:04:14 +02:00
|
|
|
numIQEntries=64
|
|
|
|
numPhysFloatRegs=256
|
|
|
|
numPhysIntRegs=256
|
|
|
|
numROBEntries=192
|
|
|
|
numRobs=1
|
|
|
|
numThreads=1
|
2012-02-12 23:07:43 +01:00
|
|
|
profile=0
|
2006-12-05 01:07:00 +01:00
|
|
|
progress_interval=0
|
2006-10-12 21:04:14 +02:00
|
|
|
renameToDecodeDelay=1
|
|
|
|
renameToFetchDelay=1
|
|
|
|
renameToIEWDelay=2
|
|
|
|
renameToROBDelay=1
|
|
|
|
renameWidth=8
|
2013-09-28 21:25:17 +02:00
|
|
|
simpoint_start_insts=
|
2007-08-13 01:43:55 +02:00
|
|
|
smtCommitPolicy=RoundRobin
|
|
|
|
smtFetchPolicy=SingleThread
|
|
|
|
smtIQPolicy=Partitioned
|
|
|
|
smtIQThreshold=100
|
|
|
|
smtLSQPolicy=Partitioned
|
|
|
|
smtLSQThreshold=100
|
|
|
|
smtNumFetchingThreads=1
|
|
|
|
smtROBPolicy=Partitioned
|
|
|
|
smtROBThreshold=100
|
2006-10-12 21:04:14 +02:00
|
|
|
squashWidth=8
|
2011-08-19 22:08:08 +02:00
|
|
|
store_set_clear_period=250000
|
2013-01-24 19:29:00 +01:00
|
|
|
switched_out=false
|
2006-10-12 21:04:14 +02:00
|
|
|
system=system
|
2007-08-13 01:43:55 +02:00
|
|
|
tracer=system.cpu.tracer
|
2006-10-12 21:04:14 +02:00
|
|
|
trapLatency=13
|
|
|
|
wbDepth=1
|
|
|
|
wbWidth=8
|
|
|
|
workload=system.cpu.workload
|
|
|
|
dcache_port=system.cpu.dcache.cpu_side
|
|
|
|
icache_port=system.cpu.icache.cpu_side
|
|
|
|
|
2013-01-24 19:29:00 +01:00
|
|
|
[system.cpu.branchPred]
|
|
|
|
type=BranchPredictor
|
|
|
|
BTBEntries=4096
|
|
|
|
BTBTagSize=16
|
|
|
|
RASSize=16
|
|
|
|
choiceCtrBits=2
|
|
|
|
choicePredictorSize=8192
|
|
|
|
globalCtrBits=2
|
|
|
|
globalPredictorSize=8192
|
|
|
|
instShiftAmt=2
|
|
|
|
localCtrBits=2
|
|
|
|
localHistoryTableSize=2048
|
|
|
|
localPredictorSize=2048
|
|
|
|
numThreads=1
|
|
|
|
predType=tournament
|
|
|
|
|
2006-10-12 21:04:14 +02:00
|
|
|
[system.cpu.dcache]
|
|
|
|
type=BaseCache
|
2013-09-28 21:25:17 +02:00
|
|
|
children=tags
|
2012-05-09 20:52:14 +02:00
|
|
|
addr_ranges=0:18446744073709551615
|
2006-10-12 21:04:14 +02:00
|
|
|
assoc=2
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2009-04-22 07:55:52 +02:00
|
|
|
forward_snoops=true
|
2012-11-02 17:50:06 +01:00
|
|
|
hit_latency=2
|
2011-04-04 18:42:25 +02:00
|
|
|
is_top_level=true
|
2006-10-12 21:04:14 +02:00
|
|
|
max_miss_count=0
|
2012-11-02 17:50:06 +01:00
|
|
|
mshrs=4
|
2009-02-16 18:09:45 +01:00
|
|
|
prefetch_on_access=false
|
2012-02-12 23:07:43 +01:00
|
|
|
prefetcher=Null
|
2012-11-02 17:50:06 +01:00
|
|
|
response_latency=2
|
2006-10-12 21:04:14 +02:00
|
|
|
size=262144
|
2012-02-12 23:07:43 +01:00
|
|
|
system=system
|
2013-09-28 21:25:17 +02:00
|
|
|
tags=system.cpu.dcache.tags
|
2007-04-16 04:29:37 +02:00
|
|
|
tgts_per_mshr=20
|
2006-10-12 21:04:14 +02:00
|
|
|
two_queue=false
|
|
|
|
write_buffers=8
|
|
|
|
cpu_side=system.cpu.dcache_port
|
2012-05-09 20:52:14 +02:00
|
|
|
mem_side=system.cpu.toL2Bus.slave[1]
|
2006-10-12 21:04:14 +02:00
|
|
|
|
2013-09-28 21:25:17 +02:00
|
|
|
[system.cpu.dcache.tags]
|
|
|
|
type=LRU
|
|
|
|
assoc=2
|
|
|
|
block_size=64
|
|
|
|
clk_domain=system.cpu_clk_domain
|
|
|
|
hit_latency=2
|
|
|
|
size=262144
|
|
|
|
|
2007-08-27 05:27:53 +02:00
|
|
|
[system.cpu.dtb]
|
2009-04-09 07:21:30 +02:00
|
|
|
type=AlphaTLB
|
2007-08-27 05:27:53 +02:00
|
|
|
size=64
|
|
|
|
|
2006-10-12 21:04:14 +02:00
|
|
|
[system.cpu.fuPool]
|
|
|
|
type=FUPool
|
2010-11-15 21:04:05 +01:00
|
|
|
children=FUList0 FUList1 FUList2 FUList3 FUList4 FUList5 FUList6 FUList7 FUList8
|
|
|
|
FUList=system.cpu.fuPool.FUList0 system.cpu.fuPool.FUList1 system.cpu.fuPool.FUList2 system.cpu.fuPool.FUList3 system.cpu.fuPool.FUList4 system.cpu.fuPool.FUList5 system.cpu.fuPool.FUList6 system.cpu.fuPool.FUList7 system.cpu.fuPool.FUList8
|
2006-10-12 21:04:14 +02:00
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList0]
|
|
|
|
type=FUDesc
|
2007-08-13 01:43:55 +02:00
|
|
|
children=opList
|
2006-10-12 21:04:14 +02:00
|
|
|
count=6
|
2007-08-13 01:43:55 +02:00
|
|
|
opList=system.cpu.fuPool.FUList0.opList
|
2006-10-12 21:04:14 +02:00
|
|
|
|
2007-08-13 01:43:55 +02:00
|
|
|
[system.cpu.fuPool.FUList0.opList]
|
2006-10-12 21:04:14 +02:00
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=IntAlu
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList1]
|
|
|
|
type=FUDesc
|
|
|
|
children=opList0 opList1
|
|
|
|
count=2
|
|
|
|
opList=system.cpu.fuPool.FUList1.opList0 system.cpu.fuPool.FUList1.opList1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList1.opList0]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=IntMult
|
|
|
|
opLat=3
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList1.opList1]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=19
|
|
|
|
opClass=IntDiv
|
|
|
|
opLat=20
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList2]
|
|
|
|
type=FUDesc
|
|
|
|
children=opList0 opList1 opList2
|
|
|
|
count=4
|
|
|
|
opList=system.cpu.fuPool.FUList2.opList0 system.cpu.fuPool.FUList2.opList1 system.cpu.fuPool.FUList2.opList2
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList2.opList0]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=FloatAdd
|
|
|
|
opLat=2
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList2.opList1]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=FloatCmp
|
|
|
|
opLat=2
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList2.opList2]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=FloatCvt
|
|
|
|
opLat=2
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList3]
|
|
|
|
type=FUDesc
|
|
|
|
children=opList0 opList1 opList2
|
|
|
|
count=2
|
|
|
|
opList=system.cpu.fuPool.FUList3.opList0 system.cpu.fuPool.FUList3.opList1 system.cpu.fuPool.FUList3.opList2
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList3.opList0]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=FloatMult
|
|
|
|
opLat=4
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList3.opList1]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=12
|
|
|
|
opClass=FloatDiv
|
|
|
|
opLat=12
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList3.opList2]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=24
|
|
|
|
opClass=FloatSqrt
|
|
|
|
opLat=24
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList4]
|
|
|
|
type=FUDesc
|
2007-08-13 01:43:55 +02:00
|
|
|
children=opList
|
2006-10-12 21:04:14 +02:00
|
|
|
count=0
|
2007-08-13 01:43:55 +02:00
|
|
|
opList=system.cpu.fuPool.FUList4.opList
|
2006-10-12 21:04:14 +02:00
|
|
|
|
2007-08-13 01:43:55 +02:00
|
|
|
[system.cpu.fuPool.FUList4.opList]
|
2006-10-12 21:04:14 +02:00
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=MemRead
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5]
|
|
|
|
type=FUDesc
|
2010-11-15 21:04:05 +01:00
|
|
|
children=opList00 opList01 opList02 opList03 opList04 opList05 opList06 opList07 opList08 opList09 opList10 opList11 opList12 opList13 opList14 opList15 opList16 opList17 opList18 opList19
|
|
|
|
count=4
|
|
|
|
opList=system.cpu.fuPool.FUList5.opList00 system.cpu.fuPool.FUList5.opList01 system.cpu.fuPool.FUList5.opList02 system.cpu.fuPool.FUList5.opList03 system.cpu.fuPool.FUList5.opList04 system.cpu.fuPool.FUList5.opList05 system.cpu.fuPool.FUList5.opList06 system.cpu.fuPool.FUList5.opList07 system.cpu.fuPool.FUList5.opList08 system.cpu.fuPool.FUList5.opList09 system.cpu.fuPool.FUList5.opList10 system.cpu.fuPool.FUList5.opList11 system.cpu.fuPool.FUList5.opList12 system.cpu.fuPool.FUList5.opList13 system.cpu.fuPool.FUList5.opList14 system.cpu.fuPool.FUList5.opList15 system.cpu.fuPool.FUList5.opList16 system.cpu.fuPool.FUList5.opList17 system.cpu.fuPool.FUList5.opList18 system.cpu.fuPool.FUList5.opList19
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList00]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdAdd
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList01]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdAddAcc
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList02]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdAlu
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList03]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdCmp
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList04]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdCvt
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList05]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdMisc
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList06]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdMult
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList07]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdMultAcc
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList08]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdShift
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList09]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdShiftAcc
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList10]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdSqrt
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList11]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdFloatAdd
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList12]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdFloatAlu
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList13]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdFloatCmp
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList14]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdFloatCvt
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList15]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdFloatDiv
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList16]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdFloatMisc
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList17]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdFloatMult
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList18]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdFloatMultAcc
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList19]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdFloatSqrt
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList6]
|
|
|
|
type=FUDesc
|
2007-08-13 01:43:55 +02:00
|
|
|
children=opList
|
2006-10-12 21:04:14 +02:00
|
|
|
count=0
|
2010-11-15 21:04:05 +01:00
|
|
|
opList=system.cpu.fuPool.FUList6.opList
|
2006-10-12 21:04:14 +02:00
|
|
|
|
2010-11-15 21:04:05 +01:00
|
|
|
[system.cpu.fuPool.FUList6.opList]
|
2006-10-12 21:04:14 +02:00
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=MemWrite
|
|
|
|
opLat=1
|
|
|
|
|
2010-11-15 21:04:05 +01:00
|
|
|
[system.cpu.fuPool.FUList7]
|
2006-10-12 21:04:14 +02:00
|
|
|
type=FUDesc
|
|
|
|
children=opList0 opList1
|
|
|
|
count=4
|
2010-11-15 21:04:05 +01:00
|
|
|
opList=system.cpu.fuPool.FUList7.opList0 system.cpu.fuPool.FUList7.opList1
|
2006-10-12 21:04:14 +02:00
|
|
|
|
2010-11-15 21:04:05 +01:00
|
|
|
[system.cpu.fuPool.FUList7.opList0]
|
2006-10-12 21:04:14 +02:00
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=MemRead
|
|
|
|
opLat=1
|
|
|
|
|
2010-11-15 21:04:05 +01:00
|
|
|
[system.cpu.fuPool.FUList7.opList1]
|
2006-10-12 21:04:14 +02:00
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=MemWrite
|
|
|
|
opLat=1
|
|
|
|
|
2010-11-15 21:04:05 +01:00
|
|
|
[system.cpu.fuPool.FUList8]
|
2006-10-12 21:04:14 +02:00
|
|
|
type=FUDesc
|
2007-08-13 01:43:55 +02:00
|
|
|
children=opList
|
2006-10-12 21:04:14 +02:00
|
|
|
count=1
|
2010-11-15 21:04:05 +01:00
|
|
|
opList=system.cpu.fuPool.FUList8.opList
|
2006-10-12 21:04:14 +02:00
|
|
|
|
2010-11-15 21:04:05 +01:00
|
|
|
[system.cpu.fuPool.FUList8.opList]
|
2006-10-12 21:04:14 +02:00
|
|
|
type=OpDesc
|
|
|
|
issueLat=3
|
|
|
|
opClass=IprAccess
|
|
|
|
opLat=3
|
|
|
|
|
|
|
|
[system.cpu.icache]
|
|
|
|
type=BaseCache
|
2013-09-28 21:25:17 +02:00
|
|
|
children=tags
|
2012-05-09 20:52:14 +02:00
|
|
|
addr_ranges=0:18446744073709551615
|
2006-10-12 21:04:14 +02:00
|
|
|
assoc=2
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2009-04-22 07:55:52 +02:00
|
|
|
forward_snoops=true
|
2012-11-02 17:50:06 +01:00
|
|
|
hit_latency=2
|
2011-04-04 18:42:25 +02:00
|
|
|
is_top_level=true
|
2006-10-12 21:04:14 +02:00
|
|
|
max_miss_count=0
|
2012-11-02 17:50:06 +01:00
|
|
|
mshrs=4
|
2009-02-16 18:09:45 +01:00
|
|
|
prefetch_on_access=false
|
2012-02-12 23:07:43 +01:00
|
|
|
prefetcher=Null
|
2012-11-02 17:50:06 +01:00
|
|
|
response_latency=2
|
2006-10-12 21:04:14 +02:00
|
|
|
size=131072
|
2012-02-12 23:07:43 +01:00
|
|
|
system=system
|
2013-09-28 21:25:17 +02:00
|
|
|
tags=system.cpu.icache.tags
|
2007-04-16 04:29:37 +02:00
|
|
|
tgts_per_mshr=20
|
2006-10-12 21:04:14 +02:00
|
|
|
two_queue=false
|
|
|
|
write_buffers=8
|
|
|
|
cpu_side=system.cpu.icache_port
|
2012-05-09 20:52:14 +02:00
|
|
|
mem_side=system.cpu.toL2Bus.slave[0]
|
2006-10-12 21:04:14 +02:00
|
|
|
|
2013-09-28 21:25:17 +02:00
|
|
|
[system.cpu.icache.tags]
|
|
|
|
type=LRU
|
|
|
|
assoc=2
|
|
|
|
block_size=64
|
|
|
|
clk_domain=system.cpu_clk_domain
|
|
|
|
hit_latency=2
|
|
|
|
size=131072
|
|
|
|
|
2012-02-12 23:07:43 +01:00
|
|
|
[system.cpu.interrupts]
|
|
|
|
type=AlphaInterrupts
|
|
|
|
|
2012-11-02 17:50:06 +01:00
|
|
|
[system.cpu.isa]
|
|
|
|
type=AlphaISA
|
|
|
|
|
2007-08-27 05:27:53 +02:00
|
|
|
[system.cpu.itb]
|
2009-04-09 07:21:30 +02:00
|
|
|
type=AlphaTLB
|
2007-08-27 05:27:53 +02:00
|
|
|
size=48
|
|
|
|
|
2006-10-12 21:04:14 +02:00
|
|
|
[system.cpu.l2cache]
|
|
|
|
type=BaseCache
|
2013-09-28 21:25:17 +02:00
|
|
|
children=tags
|
2012-05-09 20:52:14 +02:00
|
|
|
addr_ranges=0:18446744073709551615
|
2012-11-02 17:50:06 +01:00
|
|
|
assoc=8
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2009-04-22 07:55:52 +02:00
|
|
|
forward_snoops=true
|
2012-11-02 17:50:06 +01:00
|
|
|
hit_latency=20
|
2011-04-04 18:42:25 +02:00
|
|
|
is_top_level=false
|
2006-10-12 21:04:14 +02:00
|
|
|
max_miss_count=0
|
2012-11-02 17:50:06 +01:00
|
|
|
mshrs=20
|
2009-02-16 18:09:45 +01:00
|
|
|
prefetch_on_access=false
|
2012-02-12 23:07:43 +01:00
|
|
|
prefetcher=Null
|
2012-11-02 17:50:06 +01:00
|
|
|
response_latency=20
|
2006-10-12 21:04:14 +02:00
|
|
|
size=2097152
|
2012-02-12 23:07:43 +01:00
|
|
|
system=system
|
2013-09-28 21:25:17 +02:00
|
|
|
tags=system.cpu.l2cache.tags
|
2012-11-02 17:50:06 +01:00
|
|
|
tgts_per_mshr=12
|
2006-10-12 21:04:14 +02:00
|
|
|
two_queue=false
|
|
|
|
write_buffers=8
|
2012-05-09 20:52:14 +02:00
|
|
|
cpu_side=system.cpu.toL2Bus.master[0]
|
|
|
|
mem_side=system.membus.slave[1]
|
2006-10-12 21:04:14 +02:00
|
|
|
|
2013-09-28 21:25:17 +02:00
|
|
|
[system.cpu.l2cache.tags]
|
|
|
|
type=LRU
|
|
|
|
assoc=8
|
|
|
|
block_size=64
|
|
|
|
clk_domain=system.cpu_clk_domain
|
|
|
|
hit_latency=20
|
|
|
|
size=2097152
|
|
|
|
|
2006-10-12 21:04:14 +02:00
|
|
|
[system.cpu.toL2Bus]
|
2012-06-05 07:23:16 +02:00
|
|
|
type=CoherentBus
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2008-02-26 08:20:40 +01:00
|
|
|
header_cycles=1
|
2013-03-28 00:36:21 +01:00
|
|
|
system=system
|
2010-08-17 14:06:22 +02:00
|
|
|
use_default_range=false
|
2012-11-02 17:50:06 +01:00
|
|
|
width=32
|
2012-05-09 20:52:14 +02:00
|
|
|
master=system.cpu.l2cache.cpu_side
|
|
|
|
slave=system.cpu.icache.mem_side system.cpu.dcache.mem_side
|
2006-10-12 21:04:14 +02:00
|
|
|
|
2007-08-13 01:43:55 +02:00
|
|
|
[system.cpu.tracer]
|
|
|
|
type=ExeTracer
|
|
|
|
|
2006-10-12 21:04:14 +02:00
|
|
|
[system.cpu.workload]
|
|
|
|
type=LiveProcess
|
2006-12-05 01:07:00 +01:00
|
|
|
cmd=twolf smred
|
2012-11-02 17:50:06 +01:00
|
|
|
cwd=build/ALPHA/tests/opt/long/se/70.twolf/alpha/tru64/o3-timing
|
2006-12-05 01:07:00 +01:00
|
|
|
egid=100
|
2006-10-12 21:04:14 +02:00
|
|
|
env=
|
2008-08-04 00:13:29 +02:00
|
|
|
errout=cerr
|
2006-12-05 01:07:00 +01:00
|
|
|
euid=100
|
2013-09-28 21:25:17 +02:00
|
|
|
executable=/dist/m5/cpu2000/binaries/alpha/tru64/twolf
|
2006-12-05 01:07:00 +01:00
|
|
|
gid=100
|
2006-10-12 21:04:14 +02:00
|
|
|
input=cin
|
2008-01-16 17:11:55 +01:00
|
|
|
max_stack_size=67108864
|
2006-10-12 21:04:14 +02:00
|
|
|
output=cout
|
2006-12-05 01:07:00 +01:00
|
|
|
pid=100
|
|
|
|
ppid=99
|
2008-03-18 04:07:22 +01:00
|
|
|
simpoint=0
|
2006-10-12 21:04:14 +02:00
|
|
|
system=system
|
2006-12-05 01:07:00 +01:00
|
|
|
uid=100
|
2006-10-12 21:04:14 +02:00
|
|
|
|
2013-09-28 21:25:17 +02:00
|
|
|
[system.cpu_clk_domain]
|
|
|
|
type=SrcClockDomain
|
|
|
|
clock=500
|
|
|
|
voltage_domain=system.voltage_domain
|
|
|
|
|
2006-10-12 21:04:14 +02:00
|
|
|
[system.membus]
|
2012-06-05 07:23:16 +02:00
|
|
|
type=CoherentBus
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.clk_domain
|
2008-02-26 08:20:40 +01:00
|
|
|
header_cycles=1
|
2013-03-28 00:36:21 +01:00
|
|
|
system=system
|
2010-08-17 14:06:22 +02:00
|
|
|
use_default_range=false
|
2012-07-09 18:35:41 +02:00
|
|
|
width=8
|
2012-11-02 17:50:06 +01:00
|
|
|
master=system.physmem.port
|
2012-05-09 20:52:14 +02:00
|
|
|
slave=system.system_port system.cpu.l2cache.mem_side
|
2006-10-12 21:04:14 +02:00
|
|
|
|
|
|
|
[system.physmem]
|
2012-11-02 17:50:06 +01:00
|
|
|
type=SimpleDRAM
|
2013-03-28 00:36:21 +01:00
|
|
|
activation_limit=4
|
2013-09-28 21:25:17 +02:00
|
|
|
addr_mapping=RaBaChCo
|
2012-11-02 17:50:06 +01:00
|
|
|
banks_per_rank=8
|
2013-09-28 21:25:17 +02:00
|
|
|
burst_length=8
|
2013-03-28 00:36:21 +01:00
|
|
|
channels=1
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.clk_domain
|
|
|
|
conf_table_reported=true
|
|
|
|
device_bus_width=8
|
|
|
|
device_rowbuffer_size=1024
|
|
|
|
devices_per_rank=8
|
2012-05-09 20:52:14 +02:00
|
|
|
in_addr_map=true
|
2013-03-28 00:36:21 +01:00
|
|
|
mem_sched_policy=frfcfs
|
2008-07-22 23:00:18 +02:00
|
|
|
null=false
|
2012-11-02 17:50:06 +01:00
|
|
|
page_policy=open
|
2006-10-12 21:04:14 +02:00
|
|
|
range=0:134217727
|
2012-11-02 17:50:06 +01:00
|
|
|
ranks_per_channel=2
|
|
|
|
read_buffer_size=32
|
2013-09-28 21:25:17 +02:00
|
|
|
static_backend_latency=10000
|
|
|
|
static_frontend_latency=10000
|
2013-03-28 00:36:21 +01:00
|
|
|
tBURST=5000
|
|
|
|
tCL=13750
|
|
|
|
tRCD=13750
|
2012-11-02 17:50:06 +01:00
|
|
|
tREFI=7800000
|
|
|
|
tRFC=300000
|
2013-03-28 00:36:21 +01:00
|
|
|
tRP=13750
|
|
|
|
tWTR=7500
|
|
|
|
tXAW=40000
|
2012-11-02 17:50:06 +01:00
|
|
|
write_buffer_size=32
|
|
|
|
write_thresh_perc=70
|
2012-05-09 20:52:14 +02:00
|
|
|
port=system.membus.master[0]
|
2006-10-12 21:04:14 +02:00
|
|
|
|
2013-09-28 21:25:17 +02:00
|
|
|
[system.voltage_domain]
|
|
|
|
type=VoltageDomain
|
|
|
|
voltage=1.000000
|
|
|
|
|