2007-03-30 00:39:34 +02:00
|
|
|
[root]
|
|
|
|
type=Root
|
|
|
|
children=system
|
2012-02-12 23:07:43 +01:00
|
|
|
full_system=false
|
2011-02-08 04:23:13 +01:00
|
|
|
time_sync_enable=false
|
|
|
|
time_sync_period=100000000000
|
|
|
|
time_sync_spin_threshold=100000000
|
2007-03-30 00:39:34 +02:00
|
|
|
|
|
|
|
[system]
|
|
|
|
type=System
|
|
|
|
children=cpu membus physmem
|
2012-02-12 23:07:43 +01:00
|
|
|
boot_osflags=a
|
2013-01-24 19:29:00 +01:00
|
|
|
clock=1000
|
2012-02-12 23:07:43 +01:00
|
|
|
init_param=0
|
|
|
|
kernel=
|
|
|
|
load_addr_mask=1099511627775
|
2013-01-24 19:29:00 +01:00
|
|
|
mem_mode=timing
|
|
|
|
mem_ranges=
|
2011-12-01 00:57:11 +01:00
|
|
|
memories=system.physmem
|
2012-01-25 18:19:50 +01:00
|
|
|
num_work_ids=16
|
2012-02-12 23:07:43 +01:00
|
|
|
readfile=
|
|
|
|
symbolfile=
|
2011-02-08 04:23:13 +01:00
|
|
|
work_begin_ckpt_count=0
|
|
|
|
work_begin_cpu_id_exit=-1
|
|
|
|
work_begin_exit_count=0
|
|
|
|
work_cpus_ckpt_count=0
|
|
|
|
work_end_ckpt_count=0
|
|
|
|
work_end_exit_count=0
|
|
|
|
work_item_id=-1
|
2012-05-09 20:52:14 +02:00
|
|
|
system_port=system.membus.slave[0]
|
2007-03-30 00:39:34 +02:00
|
|
|
|
|
|
|
[system.cpu]
|
|
|
|
type=TimingSimpleCPU
|
2013-01-24 19:29:00 +01:00
|
|
|
children=dcache dtb icache interrupts isa itb l2cache toL2Bus tracer workload
|
|
|
|
branchPred=Null
|
2009-02-16 18:09:45 +01:00
|
|
|
checker=Null
|
2007-04-27 22:36:19 +02:00
|
|
|
clock=500
|
2007-03-30 00:39:34 +02:00
|
|
|
cpu_id=0
|
2009-02-16 18:09:45 +01:00
|
|
|
do_checkpoint_insts=true
|
2012-02-12 23:07:43 +01:00
|
|
|
do_quiesce=true
|
2009-02-16 18:09:45 +01:00
|
|
|
do_statistics_insts=true
|
2007-08-27 05:27:53 +02:00
|
|
|
dtb=system.cpu.dtb
|
2007-03-30 00:39:34 +02:00
|
|
|
function_trace=false
|
|
|
|
function_trace_start=0
|
2012-02-12 23:07:43 +01:00
|
|
|
interrupts=system.cpu.interrupts
|
2013-01-24 19:29:00 +01:00
|
|
|
isa=system.cpu.isa
|
2007-08-27 05:27:53 +02:00
|
|
|
itb=system.cpu.itb
|
2007-03-30 00:39:34 +02:00
|
|
|
max_insts_all_threads=0
|
|
|
|
max_insts_any_thread=0
|
|
|
|
max_loads_all_threads=0
|
|
|
|
max_loads_any_thread=0
|
2008-09-28 23:16:26 +02:00
|
|
|
numThreads=1
|
2012-02-12 23:07:43 +01:00
|
|
|
profile=0
|
2007-03-30 00:39:34 +02:00
|
|
|
progress_interval=0
|
2013-01-24 19:29:00 +01:00
|
|
|
switched_out=false
|
2007-03-30 00:39:34 +02:00
|
|
|
system=system
|
2007-08-13 01:43:55 +02:00
|
|
|
tracer=system.cpu.tracer
|
2007-03-30 00:39:34 +02:00
|
|
|
workload=system.cpu.workload
|
|
|
|
dcache_port=system.cpu.dcache.cpu_side
|
|
|
|
icache_port=system.cpu.icache.cpu_side
|
|
|
|
|
|
|
|
[system.cpu.dcache]
|
|
|
|
type=BaseCache
|
2012-05-09 20:52:14 +02:00
|
|
|
addr_ranges=0:18446744073709551615
|
2007-03-30 00:39:34 +02:00
|
|
|
assoc=2
|
|
|
|
block_size=64
|
2013-01-24 19:29:00 +01:00
|
|
|
clock=500
|
2009-04-22 07:55:52 +02:00
|
|
|
forward_snoops=true
|
2013-01-24 19:29:00 +01:00
|
|
|
hit_latency=2
|
2011-04-20 03:45:23 +02:00
|
|
|
is_top_level=true
|
2007-03-30 00:39:34 +02:00
|
|
|
max_miss_count=0
|
2013-01-24 19:29:00 +01:00
|
|
|
mshrs=4
|
2009-02-16 18:09:45 +01:00
|
|
|
prefetch_on_access=false
|
2012-02-12 23:07:43 +01:00
|
|
|
prefetcher=Null
|
2013-01-24 19:29:00 +01:00
|
|
|
response_latency=2
|
2007-03-30 00:39:34 +02:00
|
|
|
size=262144
|
2012-02-12 23:07:43 +01:00
|
|
|
system=system
|
2013-01-24 19:29:00 +01:00
|
|
|
tgts_per_mshr=20
|
2007-03-30 00:39:34 +02:00
|
|
|
two_queue=false
|
|
|
|
write_buffers=8
|
|
|
|
cpu_side=system.cpu.dcache_port
|
2012-05-09 20:52:14 +02:00
|
|
|
mem_side=system.cpu.toL2Bus.slave[1]
|
2007-03-30 00:39:34 +02:00
|
|
|
|
2007-08-27 05:27:53 +02:00
|
|
|
[system.cpu.dtb]
|
2009-04-09 07:21:30 +02:00
|
|
|
type=SparcTLB
|
2007-08-27 05:27:53 +02:00
|
|
|
size=64
|
|
|
|
|
2007-03-30 00:39:34 +02:00
|
|
|
[system.cpu.icache]
|
|
|
|
type=BaseCache
|
2012-05-09 20:52:14 +02:00
|
|
|
addr_ranges=0:18446744073709551615
|
2007-03-30 00:39:34 +02:00
|
|
|
assoc=2
|
|
|
|
block_size=64
|
2013-01-24 19:29:00 +01:00
|
|
|
clock=500
|
2009-04-22 07:55:52 +02:00
|
|
|
forward_snoops=true
|
2013-01-24 19:29:00 +01:00
|
|
|
hit_latency=2
|
2011-04-20 03:45:23 +02:00
|
|
|
is_top_level=true
|
2007-03-30 00:39:34 +02:00
|
|
|
max_miss_count=0
|
2013-01-24 19:29:00 +01:00
|
|
|
mshrs=4
|
2009-02-16 18:09:45 +01:00
|
|
|
prefetch_on_access=false
|
2012-02-12 23:07:43 +01:00
|
|
|
prefetcher=Null
|
2013-01-24 19:29:00 +01:00
|
|
|
response_latency=2
|
2007-03-30 00:39:34 +02:00
|
|
|
size=131072
|
2012-02-12 23:07:43 +01:00
|
|
|
system=system
|
2013-01-24 19:29:00 +01:00
|
|
|
tgts_per_mshr=20
|
2007-03-30 00:39:34 +02:00
|
|
|
two_queue=false
|
|
|
|
write_buffers=8
|
|
|
|
cpu_side=system.cpu.icache_port
|
2012-05-09 20:52:14 +02:00
|
|
|
mem_side=system.cpu.toL2Bus.slave[0]
|
2007-03-30 00:39:34 +02:00
|
|
|
|
2012-02-12 23:07:43 +01:00
|
|
|
[system.cpu.interrupts]
|
|
|
|
type=SparcInterrupts
|
|
|
|
|
2013-01-24 19:29:00 +01:00
|
|
|
[system.cpu.isa]
|
|
|
|
type=SparcISA
|
|
|
|
|
2007-08-27 05:27:53 +02:00
|
|
|
[system.cpu.itb]
|
2009-04-09 07:21:30 +02:00
|
|
|
type=SparcTLB
|
2007-08-27 05:27:53 +02:00
|
|
|
size=64
|
|
|
|
|
2007-03-30 00:39:34 +02:00
|
|
|
[system.cpu.l2cache]
|
|
|
|
type=BaseCache
|
2012-05-09 20:52:14 +02:00
|
|
|
addr_ranges=0:18446744073709551615
|
2013-01-24 19:29:00 +01:00
|
|
|
assoc=8
|
2007-03-30 00:39:34 +02:00
|
|
|
block_size=64
|
2013-01-24 19:29:00 +01:00
|
|
|
clock=500
|
2009-04-22 07:55:52 +02:00
|
|
|
forward_snoops=true
|
2013-01-24 19:29:00 +01:00
|
|
|
hit_latency=20
|
2011-04-20 03:45:23 +02:00
|
|
|
is_top_level=false
|
2007-03-30 00:39:34 +02:00
|
|
|
max_miss_count=0
|
2013-01-24 19:29:00 +01:00
|
|
|
mshrs=20
|
2009-02-16 18:09:45 +01:00
|
|
|
prefetch_on_access=false
|
2012-02-12 23:07:43 +01:00
|
|
|
prefetcher=Null
|
2013-01-24 19:29:00 +01:00
|
|
|
response_latency=20
|
2007-03-30 00:39:34 +02:00
|
|
|
size=2097152
|
2012-02-12 23:07:43 +01:00
|
|
|
system=system
|
2013-01-24 19:29:00 +01:00
|
|
|
tgts_per_mshr=12
|
2007-03-30 00:39:34 +02:00
|
|
|
two_queue=false
|
|
|
|
write_buffers=8
|
2012-05-09 20:52:14 +02:00
|
|
|
cpu_side=system.cpu.toL2Bus.master[0]
|
|
|
|
mem_side=system.membus.slave[1]
|
2007-03-30 00:39:34 +02:00
|
|
|
|
|
|
|
[system.cpu.toL2Bus]
|
2012-06-05 07:23:16 +02:00
|
|
|
type=CoherentBus
|
2007-05-16 01:25:35 +02:00
|
|
|
block_size=64
|
2013-01-24 19:29:00 +01:00
|
|
|
clock=500
|
2008-02-26 08:20:40 +01:00
|
|
|
header_cycles=1
|
2010-08-17 14:06:22 +02:00
|
|
|
use_default_range=false
|
2013-01-24 19:29:00 +01:00
|
|
|
width=32
|
2012-05-09 20:52:14 +02:00
|
|
|
master=system.cpu.l2cache.cpu_side
|
|
|
|
slave=system.cpu.icache.mem_side system.cpu.dcache.mem_side
|
2007-03-30 00:39:34 +02:00
|
|
|
|
2007-08-13 01:43:55 +02:00
|
|
|
[system.cpu.tracer]
|
|
|
|
type=ExeTracer
|
|
|
|
|
2007-03-30 00:39:34 +02:00
|
|
|
[system.cpu.workload]
|
|
|
|
type=LiveProcess
|
|
|
|
cmd=mcf mcf.in
|
2012-08-15 16:38:05 +02:00
|
|
|
cwd=build/SPARC/tests/opt/long/se/10.mcf/sparc/linux/simple-timing
|
2007-03-30 00:39:34 +02:00
|
|
|
egid=100
|
|
|
|
env=
|
2008-07-25 01:31:54 +02:00
|
|
|
errout=cerr
|
2007-03-30 00:39:34 +02:00
|
|
|
euid=100
|
2013-01-24 19:29:00 +01:00
|
|
|
executable=/scratch/nilay/GEM5/dist/m5/cpu2000/binaries/sparc/linux/mcf
|
2007-03-30 00:39:34 +02:00
|
|
|
gid=100
|
2013-01-24 19:29:00 +01:00
|
|
|
input=/scratch/nilay/GEM5/dist/m5/cpu2000/data/mcf/smred/input/mcf.in
|
2007-11-29 09:00:02 +01:00
|
|
|
max_stack_size=67108864
|
2007-03-30 00:39:34 +02:00
|
|
|
output=cout
|
|
|
|
pid=100
|
|
|
|
ppid=99
|
2008-07-22 23:00:18 +02:00
|
|
|
simpoint=55300000000
|
2007-03-30 00:39:34 +02:00
|
|
|
system=system
|
|
|
|
uid=100
|
|
|
|
|
|
|
|
[system.membus]
|
2012-06-05 07:23:16 +02:00
|
|
|
type=CoherentBus
|
2007-05-16 01:25:35 +02:00
|
|
|
block_size=64
|
2007-03-30 00:39:34 +02:00
|
|
|
clock=1000
|
2008-02-26 08:20:40 +01:00
|
|
|
header_cycles=1
|
2010-08-17 14:06:22 +02:00
|
|
|
use_default_range=false
|
2012-07-09 18:35:41 +02:00
|
|
|
width=8
|
2012-08-15 16:38:05 +02:00
|
|
|
master=system.physmem.port
|
2012-05-09 20:52:14 +02:00
|
|
|
slave=system.system_port system.cpu.l2cache.mem_side
|
2007-03-30 00:39:34 +02:00
|
|
|
|
|
|
|
[system.physmem]
|
2012-05-09 20:52:14 +02:00
|
|
|
type=SimpleMemory
|
2013-01-24 19:29:00 +01:00
|
|
|
bandwidth=73.000000
|
|
|
|
clock=1000
|
2012-05-09 20:52:14 +02:00
|
|
|
conf_table_reported=false
|
|
|
|
in_addr_map=true
|
2008-08-04 00:13:29 +02:00
|
|
|
latency=30000
|
2008-07-22 23:00:18 +02:00
|
|
|
latency_var=0
|
|
|
|
null=false
|
2007-11-29 09:00:02 +01:00
|
|
|
range=0:268435455
|
2007-03-30 00:39:34 +02:00
|
|
|
zero=false
|
2012-05-09 20:52:14 +02:00
|
|
|
port=system.membus.master[0]
|
2007-03-30 00:39:34 +02:00
|
|
|
|