2007-02-07 06:16:33 +01:00
|
|
|
[root]
|
|
|
|
type=Root
|
|
|
|
children=system
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2012-02-12 23:07:43 +01:00
|
|
|
full_system=false
|
2014-01-24 22:29:33 +01:00
|
|
|
sim_quantum=0
|
2011-02-08 04:23:13 +01:00
|
|
|
time_sync_enable=false
|
|
|
|
time_sync_period=100000000000
|
|
|
|
time_sync_spin_threshold=100000000
|
2007-02-07 06:16:33 +01:00
|
|
|
|
|
|
|
[system]
|
|
|
|
type=System
|
2015-03-09 15:39:09 +01:00
|
|
|
children=clk_domain cpu0 cpu1 cpu2 cpu3 cpu4 cpu5 cpu6 cpu7 cpu_clk_domain dvfs_handler l2c membus physmem toL2Bus voltage_domain
|
2012-02-12 23:07:43 +01:00
|
|
|
boot_osflags=a
|
2013-09-28 21:25:17 +02:00
|
|
|
cache_line_size=64
|
|
|
|
clk_domain=system.clk_domain
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2016-01-22 16:42:13 +01:00
|
|
|
exit_on_work_items=false
|
2012-02-12 23:07:43 +01:00
|
|
|
init_param=0
|
|
|
|
kernel=
|
2014-09-01 23:55:52 +02:00
|
|
|
kernel_addr_check=true
|
2012-02-12 23:07:43 +01:00
|
|
|
load_addr_mask=1099511627775
|
2014-09-01 23:55:52 +02:00
|
|
|
load_offset=0
|
2007-02-07 06:16:33 +01:00
|
|
|
mem_mode=timing
|
2013-01-24 19:29:00 +01:00
|
|
|
mem_ranges=
|
2015-03-09 15:39:09 +01:00
|
|
|
memories=system.physmem
|
|
|
|
mmap_using_noreserve=false
|
2015-11-16 12:08:57 +01:00
|
|
|
multi_thread=false
|
2012-01-25 18:19:50 +01:00
|
|
|
num_work_ids=16
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
|
|
|
power_model=Null
|
2012-02-12 23:07:43 +01:00
|
|
|
readfile=
|
|
|
|
symbolfile=
|
2016-04-08 18:01:45 +02:00
|
|
|
thermal_components=
|
|
|
|
thermal_model=Null
|
2011-02-08 04:23:13 +01:00
|
|
|
work_begin_ckpt_count=0
|
|
|
|
work_begin_cpu_id_exit=-1
|
|
|
|
work_begin_exit_count=0
|
|
|
|
work_cpus_ckpt_count=0
|
|
|
|
work_end_ckpt_count=0
|
|
|
|
work_end_exit_count=0
|
|
|
|
work_item_id=-1
|
2012-05-09 20:52:14 +02:00
|
|
|
system_port=system.membus.slave[1]
|
2007-02-07 06:16:33 +01:00
|
|
|
|
2013-09-28 21:25:17 +02:00
|
|
|
[system.clk_domain]
|
|
|
|
type=SrcClockDomain
|
|
|
|
clock=1000
|
2014-09-01 23:55:52 +02:00
|
|
|
domain_id=-1
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2014-09-01 23:55:52 +02:00
|
|
|
init_perf_level=0
|
2013-09-28 21:25:17 +02:00
|
|
|
voltage_domain=system.voltage_domain
|
|
|
|
|
2007-02-07 06:16:33 +01:00
|
|
|
[system.cpu0]
|
|
|
|
type=MemTest
|
|
|
|
children=l1c
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2015-03-09 15:39:09 +01:00
|
|
|
interval=1
|
2007-02-07 06:16:33 +01:00
|
|
|
max_loads=100000
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
2007-02-07 06:16:33 +01:00
|
|
|
percent_functional=50
|
|
|
|
percent_reads=65
|
|
|
|
percent_uncacheable=10
|
2016-07-21 18:19:18 +02:00
|
|
|
power_model=Null
|
2015-03-09 15:39:09 +01:00
|
|
|
progress_check=5000000
|
2007-02-07 06:16:33 +01:00
|
|
|
progress_interval=10000
|
2015-03-09 15:39:09 +01:00
|
|
|
size=65536
|
2012-01-25 18:19:50 +01:00
|
|
|
suppress_func_warnings=false
|
2015-03-09 15:39:09 +01:00
|
|
|
system=system
|
|
|
|
port=system.cpu0.l1c.cpu_side
|
2007-02-07 06:16:33 +01:00
|
|
|
|
|
|
|
[system.cpu0.l1c]
|
2015-08-30 19:24:19 +02:00
|
|
|
type=Cache
|
2013-09-28 21:25:17 +02:00
|
|
|
children=tags
|
2012-05-09 20:52:14 +02:00
|
|
|
addr_ranges=0:18446744073709551615
|
2007-02-07 06:16:33 +01:00
|
|
|
assoc=4
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2015-11-16 12:08:57 +01:00
|
|
|
clusivity=mostly_incl
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2015-03-09 15:39:09 +01:00
|
|
|
demand_mshr_reserve=1
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2013-01-24 19:29:00 +01:00
|
|
|
hit_latency=2
|
2015-08-30 19:24:19 +02:00
|
|
|
is_read_only=false
|
2007-02-07 06:16:33 +01:00
|
|
|
max_miss_count=0
|
2013-01-24 19:29:00 +01:00
|
|
|
mshrs=4
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
|
|
|
power_model=Null
|
2009-02-16 18:09:45 +01:00
|
|
|
prefetch_on_access=false
|
2012-02-12 23:07:43 +01:00
|
|
|
prefetcher=Null
|
2013-01-24 19:29:00 +01:00
|
|
|
response_latency=2
|
2014-01-24 22:29:33 +01:00
|
|
|
sequential_access=false
|
2007-02-07 06:16:33 +01:00
|
|
|
size=32768
|
2012-02-12 23:07:43 +01:00
|
|
|
system=system
|
2013-09-28 21:25:17 +02:00
|
|
|
tags=system.cpu0.l1c.tags
|
2013-01-24 19:29:00 +01:00
|
|
|
tgts_per_mshr=20
|
2007-02-07 06:16:33 +01:00
|
|
|
write_buffers=8
|
2015-11-16 12:08:57 +01:00
|
|
|
writeback_clean=false
|
2015-03-09 15:39:09 +01:00
|
|
|
cpu_side=system.cpu0.port
|
2012-05-09 20:52:14 +02:00
|
|
|
mem_side=system.toL2Bus.slave[0]
|
2007-02-07 06:16:33 +01:00
|
|
|
|
2013-09-28 21:25:17 +02:00
|
|
|
[system.cpu0.l1c.tags]
|
|
|
|
type=LRU
|
|
|
|
assoc=4
|
|
|
|
block_size=64
|
|
|
|
clk_domain=system.cpu_clk_domain
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2013-09-28 21:25:17 +02:00
|
|
|
hit_latency=2
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
|
|
|
power_model=Null
|
2014-01-24 22:29:33 +01:00
|
|
|
sequential_access=false
|
2013-09-28 21:25:17 +02:00
|
|
|
size=32768
|
|
|
|
|
2007-02-07 06:16:33 +01:00
|
|
|
[system.cpu1]
|
|
|
|
type=MemTest
|
|
|
|
children=l1c
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2015-03-09 15:39:09 +01:00
|
|
|
interval=1
|
2007-02-07 06:16:33 +01:00
|
|
|
max_loads=100000
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
2007-02-07 06:16:33 +01:00
|
|
|
percent_functional=50
|
|
|
|
percent_reads=65
|
|
|
|
percent_uncacheable=10
|
2016-07-21 18:19:18 +02:00
|
|
|
power_model=Null
|
2015-03-09 15:39:09 +01:00
|
|
|
progress_check=5000000
|
2007-02-07 06:16:33 +01:00
|
|
|
progress_interval=10000
|
2015-03-09 15:39:09 +01:00
|
|
|
size=65536
|
2012-01-25 18:19:50 +01:00
|
|
|
suppress_func_warnings=false
|
2015-03-09 15:39:09 +01:00
|
|
|
system=system
|
|
|
|
port=system.cpu1.l1c.cpu_side
|
2007-02-07 06:16:33 +01:00
|
|
|
|
|
|
|
[system.cpu1.l1c]
|
2015-08-30 19:24:19 +02:00
|
|
|
type=Cache
|
2013-09-28 21:25:17 +02:00
|
|
|
children=tags
|
2012-05-09 20:52:14 +02:00
|
|
|
addr_ranges=0:18446744073709551615
|
2007-02-07 06:16:33 +01:00
|
|
|
assoc=4
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2015-11-16 12:08:57 +01:00
|
|
|
clusivity=mostly_incl
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2015-03-09 15:39:09 +01:00
|
|
|
demand_mshr_reserve=1
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2013-01-24 19:29:00 +01:00
|
|
|
hit_latency=2
|
2015-08-30 19:24:19 +02:00
|
|
|
is_read_only=false
|
2007-02-07 06:16:33 +01:00
|
|
|
max_miss_count=0
|
2013-01-24 19:29:00 +01:00
|
|
|
mshrs=4
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
|
|
|
power_model=Null
|
2009-02-16 18:09:45 +01:00
|
|
|
prefetch_on_access=false
|
2012-02-12 23:07:43 +01:00
|
|
|
prefetcher=Null
|
2013-01-24 19:29:00 +01:00
|
|
|
response_latency=2
|
2014-01-24 22:29:33 +01:00
|
|
|
sequential_access=false
|
2007-02-07 06:16:33 +01:00
|
|
|
size=32768
|
2012-02-12 23:07:43 +01:00
|
|
|
system=system
|
2013-09-28 21:25:17 +02:00
|
|
|
tags=system.cpu1.l1c.tags
|
2013-01-24 19:29:00 +01:00
|
|
|
tgts_per_mshr=20
|
2007-02-07 06:16:33 +01:00
|
|
|
write_buffers=8
|
2015-11-16 12:08:57 +01:00
|
|
|
writeback_clean=false
|
2015-03-09 15:39:09 +01:00
|
|
|
cpu_side=system.cpu1.port
|
2012-05-09 20:52:14 +02:00
|
|
|
mem_side=system.toL2Bus.slave[1]
|
2007-02-07 06:16:33 +01:00
|
|
|
|
2013-09-28 21:25:17 +02:00
|
|
|
[system.cpu1.l1c.tags]
|
|
|
|
type=LRU
|
|
|
|
assoc=4
|
|
|
|
block_size=64
|
|
|
|
clk_domain=system.cpu_clk_domain
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2013-09-28 21:25:17 +02:00
|
|
|
hit_latency=2
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
|
|
|
power_model=Null
|
2014-01-24 22:29:33 +01:00
|
|
|
sequential_access=false
|
2013-09-28 21:25:17 +02:00
|
|
|
size=32768
|
|
|
|
|
2007-02-07 06:16:33 +01:00
|
|
|
[system.cpu2]
|
|
|
|
type=MemTest
|
|
|
|
children=l1c
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2015-03-09 15:39:09 +01:00
|
|
|
interval=1
|
2007-02-07 06:16:33 +01:00
|
|
|
max_loads=100000
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
2007-02-07 06:16:33 +01:00
|
|
|
percent_functional=50
|
|
|
|
percent_reads=65
|
|
|
|
percent_uncacheable=10
|
2016-07-21 18:19:18 +02:00
|
|
|
power_model=Null
|
2015-03-09 15:39:09 +01:00
|
|
|
progress_check=5000000
|
2007-02-07 06:16:33 +01:00
|
|
|
progress_interval=10000
|
2015-03-09 15:39:09 +01:00
|
|
|
size=65536
|
2012-01-25 18:19:50 +01:00
|
|
|
suppress_func_warnings=false
|
2015-03-09 15:39:09 +01:00
|
|
|
system=system
|
|
|
|
port=system.cpu2.l1c.cpu_side
|
2007-02-07 06:16:33 +01:00
|
|
|
|
|
|
|
[system.cpu2.l1c]
|
2015-08-30 19:24:19 +02:00
|
|
|
type=Cache
|
2013-09-28 21:25:17 +02:00
|
|
|
children=tags
|
2012-05-09 20:52:14 +02:00
|
|
|
addr_ranges=0:18446744073709551615
|
2007-02-07 06:16:33 +01:00
|
|
|
assoc=4
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2015-11-16 12:08:57 +01:00
|
|
|
clusivity=mostly_incl
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2015-03-09 15:39:09 +01:00
|
|
|
demand_mshr_reserve=1
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2013-01-24 19:29:00 +01:00
|
|
|
hit_latency=2
|
2015-08-30 19:24:19 +02:00
|
|
|
is_read_only=false
|
2007-02-07 06:16:33 +01:00
|
|
|
max_miss_count=0
|
2013-01-24 19:29:00 +01:00
|
|
|
mshrs=4
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
|
|
|
power_model=Null
|
2009-02-16 18:09:45 +01:00
|
|
|
prefetch_on_access=false
|
2012-02-12 23:07:43 +01:00
|
|
|
prefetcher=Null
|
2013-01-24 19:29:00 +01:00
|
|
|
response_latency=2
|
2014-01-24 22:29:33 +01:00
|
|
|
sequential_access=false
|
2007-02-07 06:16:33 +01:00
|
|
|
size=32768
|
2012-02-12 23:07:43 +01:00
|
|
|
system=system
|
2013-09-28 21:25:17 +02:00
|
|
|
tags=system.cpu2.l1c.tags
|
2013-01-24 19:29:00 +01:00
|
|
|
tgts_per_mshr=20
|
2007-02-07 06:16:33 +01:00
|
|
|
write_buffers=8
|
2015-11-16 12:08:57 +01:00
|
|
|
writeback_clean=false
|
2015-03-09 15:39:09 +01:00
|
|
|
cpu_side=system.cpu2.port
|
2012-05-09 20:52:14 +02:00
|
|
|
mem_side=system.toL2Bus.slave[2]
|
2007-02-07 06:16:33 +01:00
|
|
|
|
2013-09-28 21:25:17 +02:00
|
|
|
[system.cpu2.l1c.tags]
|
|
|
|
type=LRU
|
|
|
|
assoc=4
|
|
|
|
block_size=64
|
|
|
|
clk_domain=system.cpu_clk_domain
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2013-09-28 21:25:17 +02:00
|
|
|
hit_latency=2
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
|
|
|
power_model=Null
|
2014-01-24 22:29:33 +01:00
|
|
|
sequential_access=false
|
2013-09-28 21:25:17 +02:00
|
|
|
size=32768
|
|
|
|
|
2007-02-07 06:16:33 +01:00
|
|
|
[system.cpu3]
|
|
|
|
type=MemTest
|
|
|
|
children=l1c
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2015-03-09 15:39:09 +01:00
|
|
|
interval=1
|
2007-02-07 06:16:33 +01:00
|
|
|
max_loads=100000
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
2007-02-07 06:16:33 +01:00
|
|
|
percent_functional=50
|
|
|
|
percent_reads=65
|
|
|
|
percent_uncacheable=10
|
2016-07-21 18:19:18 +02:00
|
|
|
power_model=Null
|
2015-03-09 15:39:09 +01:00
|
|
|
progress_check=5000000
|
2007-02-07 06:16:33 +01:00
|
|
|
progress_interval=10000
|
2015-03-09 15:39:09 +01:00
|
|
|
size=65536
|
2012-01-25 18:19:50 +01:00
|
|
|
suppress_func_warnings=false
|
2015-03-09 15:39:09 +01:00
|
|
|
system=system
|
|
|
|
port=system.cpu3.l1c.cpu_side
|
2007-02-07 06:16:33 +01:00
|
|
|
|
|
|
|
[system.cpu3.l1c]
|
2015-08-30 19:24:19 +02:00
|
|
|
type=Cache
|
2013-09-28 21:25:17 +02:00
|
|
|
children=tags
|
2012-05-09 20:52:14 +02:00
|
|
|
addr_ranges=0:18446744073709551615
|
2007-02-07 06:16:33 +01:00
|
|
|
assoc=4
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2015-11-16 12:08:57 +01:00
|
|
|
clusivity=mostly_incl
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2015-03-09 15:39:09 +01:00
|
|
|
demand_mshr_reserve=1
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2013-01-24 19:29:00 +01:00
|
|
|
hit_latency=2
|
2015-08-30 19:24:19 +02:00
|
|
|
is_read_only=false
|
2007-02-07 06:16:33 +01:00
|
|
|
max_miss_count=0
|
2013-01-24 19:29:00 +01:00
|
|
|
mshrs=4
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
|
|
|
power_model=Null
|
2009-02-16 18:09:45 +01:00
|
|
|
prefetch_on_access=false
|
2012-02-12 23:07:43 +01:00
|
|
|
prefetcher=Null
|
2013-01-24 19:29:00 +01:00
|
|
|
response_latency=2
|
2014-01-24 22:29:33 +01:00
|
|
|
sequential_access=false
|
2007-02-07 06:16:33 +01:00
|
|
|
size=32768
|
2012-02-12 23:07:43 +01:00
|
|
|
system=system
|
2013-09-28 21:25:17 +02:00
|
|
|
tags=system.cpu3.l1c.tags
|
2013-01-24 19:29:00 +01:00
|
|
|
tgts_per_mshr=20
|
2007-02-07 06:16:33 +01:00
|
|
|
write_buffers=8
|
2015-11-16 12:08:57 +01:00
|
|
|
writeback_clean=false
|
2015-03-09 15:39:09 +01:00
|
|
|
cpu_side=system.cpu3.port
|
2012-05-09 20:52:14 +02:00
|
|
|
mem_side=system.toL2Bus.slave[3]
|
2007-02-07 06:16:33 +01:00
|
|
|
|
2013-09-28 21:25:17 +02:00
|
|
|
[system.cpu3.l1c.tags]
|
|
|
|
type=LRU
|
|
|
|
assoc=4
|
|
|
|
block_size=64
|
|
|
|
clk_domain=system.cpu_clk_domain
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2013-09-28 21:25:17 +02:00
|
|
|
hit_latency=2
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
|
|
|
power_model=Null
|
2014-01-24 22:29:33 +01:00
|
|
|
sequential_access=false
|
2013-09-28 21:25:17 +02:00
|
|
|
size=32768
|
|
|
|
|
2007-02-07 06:16:33 +01:00
|
|
|
[system.cpu4]
|
|
|
|
type=MemTest
|
|
|
|
children=l1c
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2015-03-09 15:39:09 +01:00
|
|
|
interval=1
|
2007-02-07 06:16:33 +01:00
|
|
|
max_loads=100000
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
2007-02-07 06:16:33 +01:00
|
|
|
percent_functional=50
|
|
|
|
percent_reads=65
|
|
|
|
percent_uncacheable=10
|
2016-07-21 18:19:18 +02:00
|
|
|
power_model=Null
|
2015-03-09 15:39:09 +01:00
|
|
|
progress_check=5000000
|
2007-02-07 06:16:33 +01:00
|
|
|
progress_interval=10000
|
2015-03-09 15:39:09 +01:00
|
|
|
size=65536
|
2012-01-25 18:19:50 +01:00
|
|
|
suppress_func_warnings=false
|
2015-03-09 15:39:09 +01:00
|
|
|
system=system
|
|
|
|
port=system.cpu4.l1c.cpu_side
|
2007-02-07 06:16:33 +01:00
|
|
|
|
|
|
|
[system.cpu4.l1c]
|
2015-08-30 19:24:19 +02:00
|
|
|
type=Cache
|
2013-09-28 21:25:17 +02:00
|
|
|
children=tags
|
2012-05-09 20:52:14 +02:00
|
|
|
addr_ranges=0:18446744073709551615
|
2007-02-07 06:16:33 +01:00
|
|
|
assoc=4
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2015-11-16 12:08:57 +01:00
|
|
|
clusivity=mostly_incl
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2015-03-09 15:39:09 +01:00
|
|
|
demand_mshr_reserve=1
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2013-01-24 19:29:00 +01:00
|
|
|
hit_latency=2
|
2015-08-30 19:24:19 +02:00
|
|
|
is_read_only=false
|
2007-02-07 06:16:33 +01:00
|
|
|
max_miss_count=0
|
2013-01-24 19:29:00 +01:00
|
|
|
mshrs=4
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
|
|
|
power_model=Null
|
2009-02-16 18:09:45 +01:00
|
|
|
prefetch_on_access=false
|
2012-02-12 23:07:43 +01:00
|
|
|
prefetcher=Null
|
2013-01-24 19:29:00 +01:00
|
|
|
response_latency=2
|
2014-01-24 22:29:33 +01:00
|
|
|
sequential_access=false
|
2007-02-07 06:16:33 +01:00
|
|
|
size=32768
|
2012-02-12 23:07:43 +01:00
|
|
|
system=system
|
2013-09-28 21:25:17 +02:00
|
|
|
tags=system.cpu4.l1c.tags
|
2013-01-24 19:29:00 +01:00
|
|
|
tgts_per_mshr=20
|
2007-02-07 06:16:33 +01:00
|
|
|
write_buffers=8
|
2015-11-16 12:08:57 +01:00
|
|
|
writeback_clean=false
|
2015-03-09 15:39:09 +01:00
|
|
|
cpu_side=system.cpu4.port
|
2012-05-09 20:52:14 +02:00
|
|
|
mem_side=system.toL2Bus.slave[4]
|
2007-02-07 06:16:33 +01:00
|
|
|
|
2013-09-28 21:25:17 +02:00
|
|
|
[system.cpu4.l1c.tags]
|
|
|
|
type=LRU
|
|
|
|
assoc=4
|
|
|
|
block_size=64
|
|
|
|
clk_domain=system.cpu_clk_domain
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2013-09-28 21:25:17 +02:00
|
|
|
hit_latency=2
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
|
|
|
power_model=Null
|
2014-01-24 22:29:33 +01:00
|
|
|
sequential_access=false
|
2013-09-28 21:25:17 +02:00
|
|
|
size=32768
|
|
|
|
|
2007-02-07 06:16:33 +01:00
|
|
|
[system.cpu5]
|
|
|
|
type=MemTest
|
|
|
|
children=l1c
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2015-03-09 15:39:09 +01:00
|
|
|
interval=1
|
2007-02-07 06:16:33 +01:00
|
|
|
max_loads=100000
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
2007-02-07 06:16:33 +01:00
|
|
|
percent_functional=50
|
|
|
|
percent_reads=65
|
|
|
|
percent_uncacheable=10
|
2016-07-21 18:19:18 +02:00
|
|
|
power_model=Null
|
2015-03-09 15:39:09 +01:00
|
|
|
progress_check=5000000
|
2007-02-07 06:16:33 +01:00
|
|
|
progress_interval=10000
|
2015-03-09 15:39:09 +01:00
|
|
|
size=65536
|
2012-01-25 18:19:50 +01:00
|
|
|
suppress_func_warnings=false
|
2015-03-09 15:39:09 +01:00
|
|
|
system=system
|
|
|
|
port=system.cpu5.l1c.cpu_side
|
2007-02-07 06:16:33 +01:00
|
|
|
|
|
|
|
[system.cpu5.l1c]
|
2015-08-30 19:24:19 +02:00
|
|
|
type=Cache
|
2013-09-28 21:25:17 +02:00
|
|
|
children=tags
|
2012-05-09 20:52:14 +02:00
|
|
|
addr_ranges=0:18446744073709551615
|
2007-02-07 06:16:33 +01:00
|
|
|
assoc=4
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2015-11-16 12:08:57 +01:00
|
|
|
clusivity=mostly_incl
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2015-03-09 15:39:09 +01:00
|
|
|
demand_mshr_reserve=1
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2013-01-24 19:29:00 +01:00
|
|
|
hit_latency=2
|
2015-08-30 19:24:19 +02:00
|
|
|
is_read_only=false
|
2007-02-07 06:16:33 +01:00
|
|
|
max_miss_count=0
|
2013-01-24 19:29:00 +01:00
|
|
|
mshrs=4
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
|
|
|
power_model=Null
|
2009-02-16 18:09:45 +01:00
|
|
|
prefetch_on_access=false
|
2012-02-12 23:07:43 +01:00
|
|
|
prefetcher=Null
|
2013-01-24 19:29:00 +01:00
|
|
|
response_latency=2
|
2014-01-24 22:29:33 +01:00
|
|
|
sequential_access=false
|
2007-02-07 06:16:33 +01:00
|
|
|
size=32768
|
2012-02-12 23:07:43 +01:00
|
|
|
system=system
|
2013-09-28 21:25:17 +02:00
|
|
|
tags=system.cpu5.l1c.tags
|
2013-01-24 19:29:00 +01:00
|
|
|
tgts_per_mshr=20
|
2007-02-07 06:16:33 +01:00
|
|
|
write_buffers=8
|
2015-11-16 12:08:57 +01:00
|
|
|
writeback_clean=false
|
2015-03-09 15:39:09 +01:00
|
|
|
cpu_side=system.cpu5.port
|
2012-05-09 20:52:14 +02:00
|
|
|
mem_side=system.toL2Bus.slave[5]
|
2007-02-07 06:16:33 +01:00
|
|
|
|
2013-09-28 21:25:17 +02:00
|
|
|
[system.cpu5.l1c.tags]
|
|
|
|
type=LRU
|
|
|
|
assoc=4
|
|
|
|
block_size=64
|
|
|
|
clk_domain=system.cpu_clk_domain
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2013-09-28 21:25:17 +02:00
|
|
|
hit_latency=2
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
|
|
|
power_model=Null
|
2014-01-24 22:29:33 +01:00
|
|
|
sequential_access=false
|
2013-09-28 21:25:17 +02:00
|
|
|
size=32768
|
|
|
|
|
2007-02-07 06:16:33 +01:00
|
|
|
[system.cpu6]
|
|
|
|
type=MemTest
|
|
|
|
children=l1c
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2015-03-09 15:39:09 +01:00
|
|
|
interval=1
|
2007-02-07 06:16:33 +01:00
|
|
|
max_loads=100000
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
2007-02-07 06:16:33 +01:00
|
|
|
percent_functional=50
|
|
|
|
percent_reads=65
|
|
|
|
percent_uncacheable=10
|
2016-07-21 18:19:18 +02:00
|
|
|
power_model=Null
|
2015-03-09 15:39:09 +01:00
|
|
|
progress_check=5000000
|
2007-02-07 06:16:33 +01:00
|
|
|
progress_interval=10000
|
2015-03-09 15:39:09 +01:00
|
|
|
size=65536
|
2012-01-25 18:19:50 +01:00
|
|
|
suppress_func_warnings=false
|
2015-03-09 15:39:09 +01:00
|
|
|
system=system
|
|
|
|
port=system.cpu6.l1c.cpu_side
|
2007-02-07 06:16:33 +01:00
|
|
|
|
|
|
|
[system.cpu6.l1c]
|
2015-08-30 19:24:19 +02:00
|
|
|
type=Cache
|
2013-09-28 21:25:17 +02:00
|
|
|
children=tags
|
2012-05-09 20:52:14 +02:00
|
|
|
addr_ranges=0:18446744073709551615
|
2007-02-07 06:16:33 +01:00
|
|
|
assoc=4
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2015-11-16 12:08:57 +01:00
|
|
|
clusivity=mostly_incl
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2015-03-09 15:39:09 +01:00
|
|
|
demand_mshr_reserve=1
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2013-01-24 19:29:00 +01:00
|
|
|
hit_latency=2
|
2015-08-30 19:24:19 +02:00
|
|
|
is_read_only=false
|
2007-02-07 06:16:33 +01:00
|
|
|
max_miss_count=0
|
2013-01-24 19:29:00 +01:00
|
|
|
mshrs=4
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
|
|
|
power_model=Null
|
2009-02-16 18:09:45 +01:00
|
|
|
prefetch_on_access=false
|
2012-02-12 23:07:43 +01:00
|
|
|
prefetcher=Null
|
2013-01-24 19:29:00 +01:00
|
|
|
response_latency=2
|
2014-01-24 22:29:33 +01:00
|
|
|
sequential_access=false
|
2007-02-07 06:16:33 +01:00
|
|
|
size=32768
|
2012-02-12 23:07:43 +01:00
|
|
|
system=system
|
2013-09-28 21:25:17 +02:00
|
|
|
tags=system.cpu6.l1c.tags
|
2013-01-24 19:29:00 +01:00
|
|
|
tgts_per_mshr=20
|
2007-02-07 06:16:33 +01:00
|
|
|
write_buffers=8
|
2015-11-16 12:08:57 +01:00
|
|
|
writeback_clean=false
|
2015-03-09 15:39:09 +01:00
|
|
|
cpu_side=system.cpu6.port
|
2012-05-09 20:52:14 +02:00
|
|
|
mem_side=system.toL2Bus.slave[6]
|
2007-02-07 06:16:33 +01:00
|
|
|
|
2013-09-28 21:25:17 +02:00
|
|
|
[system.cpu6.l1c.tags]
|
|
|
|
type=LRU
|
|
|
|
assoc=4
|
|
|
|
block_size=64
|
|
|
|
clk_domain=system.cpu_clk_domain
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2013-09-28 21:25:17 +02:00
|
|
|
hit_latency=2
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
|
|
|
power_model=Null
|
2014-01-24 22:29:33 +01:00
|
|
|
sequential_access=false
|
2013-09-28 21:25:17 +02:00
|
|
|
size=32768
|
|
|
|
|
2007-02-07 06:16:33 +01:00
|
|
|
[system.cpu7]
|
|
|
|
type=MemTest
|
|
|
|
children=l1c
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2015-03-09 15:39:09 +01:00
|
|
|
interval=1
|
2007-02-07 06:16:33 +01:00
|
|
|
max_loads=100000
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
2007-02-07 06:16:33 +01:00
|
|
|
percent_functional=50
|
|
|
|
percent_reads=65
|
|
|
|
percent_uncacheable=10
|
2016-07-21 18:19:18 +02:00
|
|
|
power_model=Null
|
2015-03-09 15:39:09 +01:00
|
|
|
progress_check=5000000
|
2007-02-07 06:16:33 +01:00
|
|
|
progress_interval=10000
|
2015-03-09 15:39:09 +01:00
|
|
|
size=65536
|
2012-01-25 18:19:50 +01:00
|
|
|
suppress_func_warnings=false
|
2015-03-09 15:39:09 +01:00
|
|
|
system=system
|
|
|
|
port=system.cpu7.l1c.cpu_side
|
2007-02-07 06:16:33 +01:00
|
|
|
|
|
|
|
[system.cpu7.l1c]
|
2015-08-30 19:24:19 +02:00
|
|
|
type=Cache
|
2013-09-28 21:25:17 +02:00
|
|
|
children=tags
|
2012-05-09 20:52:14 +02:00
|
|
|
addr_ranges=0:18446744073709551615
|
2007-02-07 06:16:33 +01:00
|
|
|
assoc=4
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2015-11-16 12:08:57 +01:00
|
|
|
clusivity=mostly_incl
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2015-03-09 15:39:09 +01:00
|
|
|
demand_mshr_reserve=1
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2013-01-24 19:29:00 +01:00
|
|
|
hit_latency=2
|
2015-08-30 19:24:19 +02:00
|
|
|
is_read_only=false
|
2007-02-07 06:16:33 +01:00
|
|
|
max_miss_count=0
|
2013-01-24 19:29:00 +01:00
|
|
|
mshrs=4
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
|
|
|
power_model=Null
|
2009-02-16 18:09:45 +01:00
|
|
|
prefetch_on_access=false
|
2012-02-12 23:07:43 +01:00
|
|
|
prefetcher=Null
|
2013-01-24 19:29:00 +01:00
|
|
|
response_latency=2
|
2014-01-24 22:29:33 +01:00
|
|
|
sequential_access=false
|
2007-02-07 06:16:33 +01:00
|
|
|
size=32768
|
2012-02-12 23:07:43 +01:00
|
|
|
system=system
|
2013-09-28 21:25:17 +02:00
|
|
|
tags=system.cpu7.l1c.tags
|
2013-01-24 19:29:00 +01:00
|
|
|
tgts_per_mshr=20
|
2007-02-07 06:16:33 +01:00
|
|
|
write_buffers=8
|
2015-11-16 12:08:57 +01:00
|
|
|
writeback_clean=false
|
2015-03-09 15:39:09 +01:00
|
|
|
cpu_side=system.cpu7.port
|
2012-05-09 20:52:14 +02:00
|
|
|
mem_side=system.toL2Bus.slave[7]
|
2007-02-07 06:16:33 +01:00
|
|
|
|
2013-09-28 21:25:17 +02:00
|
|
|
[system.cpu7.l1c.tags]
|
|
|
|
type=LRU
|
|
|
|
assoc=4
|
|
|
|
block_size=64
|
|
|
|
clk_domain=system.cpu_clk_domain
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2013-09-28 21:25:17 +02:00
|
|
|
hit_latency=2
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
|
|
|
power_model=Null
|
2014-01-24 22:29:33 +01:00
|
|
|
sequential_access=false
|
2013-09-28 21:25:17 +02:00
|
|
|
size=32768
|
|
|
|
|
|
|
|
[system.cpu_clk_domain]
|
|
|
|
type=SrcClockDomain
|
|
|
|
clock=500
|
2014-09-01 23:55:52 +02:00
|
|
|
domain_id=-1
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2014-09-01 23:55:52 +02:00
|
|
|
init_perf_level=0
|
2013-09-28 21:25:17 +02:00
|
|
|
voltage_domain=system.voltage_domain
|
|
|
|
|
2014-09-01 23:55:52 +02:00
|
|
|
[system.dvfs_handler]
|
|
|
|
type=DVFSHandler
|
|
|
|
domains=
|
|
|
|
enable=false
|
|
|
|
eventq_index=0
|
|
|
|
sys_clk_domain=system.clk_domain
|
|
|
|
transition_latency=100000000
|
|
|
|
|
2007-02-07 06:16:33 +01:00
|
|
|
[system.l2c]
|
2015-08-30 19:24:19 +02:00
|
|
|
type=Cache
|
2013-09-28 21:25:17 +02:00
|
|
|
children=tags
|
2012-05-09 20:52:14 +02:00
|
|
|
addr_ranges=0:18446744073709551615
|
2007-02-07 06:16:33 +01:00
|
|
|
assoc=8
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2015-11-16 12:08:57 +01:00
|
|
|
clusivity=mostly_incl
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2015-03-09 15:39:09 +01:00
|
|
|
demand_mshr_reserve=1
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2013-01-24 19:29:00 +01:00
|
|
|
hit_latency=20
|
2015-08-30 19:24:19 +02:00
|
|
|
is_read_only=false
|
2007-02-07 06:16:33 +01:00
|
|
|
max_miss_count=0
|
2013-01-24 19:29:00 +01:00
|
|
|
mshrs=20
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
|
|
|
power_model=Null
|
2009-02-16 18:09:45 +01:00
|
|
|
prefetch_on_access=false
|
2012-02-12 23:07:43 +01:00
|
|
|
prefetcher=Null
|
2013-01-24 19:29:00 +01:00
|
|
|
response_latency=20
|
2014-01-24 22:29:33 +01:00
|
|
|
sequential_access=false
|
2007-02-07 06:16:33 +01:00
|
|
|
size=65536
|
2012-02-12 23:07:43 +01:00
|
|
|
system=system
|
2013-09-28 21:25:17 +02:00
|
|
|
tags=system.l2c.tags
|
2013-01-24 19:29:00 +01:00
|
|
|
tgts_per_mshr=12
|
2007-02-07 06:16:33 +01:00
|
|
|
write_buffers=8
|
2015-11-16 12:08:57 +01:00
|
|
|
writeback_clean=false
|
2012-05-09 20:52:14 +02:00
|
|
|
cpu_side=system.toL2Bus.master[0]
|
|
|
|
mem_side=system.membus.slave[0]
|
2007-02-07 06:16:33 +01:00
|
|
|
|
2013-09-28 21:25:17 +02:00
|
|
|
[system.l2c.tags]
|
|
|
|
type=LRU
|
|
|
|
assoc=8
|
|
|
|
block_size=64
|
|
|
|
clk_domain=system.cpu_clk_domain
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2013-09-28 21:25:17 +02:00
|
|
|
hit_latency=20
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
|
|
|
power_model=Null
|
2014-01-24 22:29:33 +01:00
|
|
|
sequential_access=false
|
2013-09-28 21:25:17 +02:00
|
|
|
size=65536
|
|
|
|
|
2007-02-07 06:16:33 +01:00
|
|
|
[system.membus]
|
2014-10-11 23:18:51 +02:00
|
|
|
type=CoherentXBar
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.clk_domain
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2015-03-09 15:39:09 +01:00
|
|
|
forward_latency=4
|
|
|
|
frontend_latency=3
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
2016-04-08 18:01:45 +02:00
|
|
|
point_of_coherency=true
|
2016-07-21 18:19:18 +02:00
|
|
|
power_model=Null
|
2015-03-09 15:39:09 +01:00
|
|
|
response_latency=2
|
2014-10-11 23:18:51 +02:00
|
|
|
snoop_filter=Null
|
2015-03-09 15:39:09 +01:00
|
|
|
snoop_response_latency=4
|
2013-03-28 00:36:21 +01:00
|
|
|
system=system
|
2010-08-17 14:06:22 +02:00
|
|
|
use_default_range=false
|
2007-02-07 06:16:33 +01:00
|
|
|
width=16
|
2012-10-02 21:35:46 +02:00
|
|
|
master=system.physmem.port
|
2012-05-09 20:52:14 +02:00
|
|
|
slave=system.l2c.mem_side system.system_port
|
2007-02-07 06:16:33 +01:00
|
|
|
|
|
|
|
[system.physmem]
|
2012-05-09 20:52:14 +02:00
|
|
|
type=SimpleMemory
|
2012-10-02 21:35:46 +02:00
|
|
|
bandwidth=73.000000
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.clk_domain
|
|
|
|
conf_table_reported=true
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2012-05-09 20:52:14 +02:00
|
|
|
in_addr_map=true
|
2008-08-04 00:13:29 +02:00
|
|
|
latency=30000
|
2008-07-22 23:00:18 +02:00
|
|
|
latency_var=0
|
|
|
|
null=false
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
|
|
|
power_model=Null
|
2007-02-07 06:16:33 +01:00
|
|
|
range=0:134217727
|
2012-05-09 20:52:14 +02:00
|
|
|
port=system.membus.master[0]
|
2007-02-07 06:16:33 +01:00
|
|
|
|
|
|
|
[system.toL2Bus]
|
2014-10-11 23:18:51 +02:00
|
|
|
type=CoherentXBar
|
2015-11-16 12:08:57 +01:00
|
|
|
children=snoop_filter
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2015-03-09 15:39:09 +01:00
|
|
|
forward_latency=0
|
|
|
|
frontend_latency=1
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
2016-04-08 18:01:45 +02:00
|
|
|
point_of_coherency=false
|
2016-07-21 18:19:18 +02:00
|
|
|
power_model=Null
|
2015-03-09 15:39:09 +01:00
|
|
|
response_latency=1
|
2015-11-16 12:08:57 +01:00
|
|
|
snoop_filter=system.toL2Bus.snoop_filter
|
2015-03-09 15:39:09 +01:00
|
|
|
snoop_response_latency=1
|
2013-03-28 00:36:21 +01:00
|
|
|
system=system
|
2010-08-17 14:06:22 +02:00
|
|
|
use_default_range=false
|
2015-03-09 15:39:09 +01:00
|
|
|
width=32
|
2012-05-09 20:52:14 +02:00
|
|
|
master=system.l2c.cpu_side
|
|
|
|
slave=system.cpu0.l1c.mem_side system.cpu1.l1c.mem_side system.cpu2.l1c.mem_side system.cpu3.l1c.mem_side system.cpu4.l1c.mem_side system.cpu5.l1c.mem_side system.cpu6.l1c.mem_side system.cpu7.l1c.mem_side
|
2007-02-07 06:16:33 +01:00
|
|
|
|
2015-11-16 12:08:57 +01:00
|
|
|
[system.toL2Bus.snoop_filter]
|
|
|
|
type=SnoopFilter
|
|
|
|
eventq_index=0
|
|
|
|
lookup_latency=0
|
|
|
|
max_capacity=8388608
|
|
|
|
system=system
|
|
|
|
|
2013-09-28 21:25:17 +02:00
|
|
|
[system.voltage_domain]
|
|
|
|
type=VoltageDomain
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2013-09-28 21:25:17 +02:00
|
|
|
voltage=1.000000
|
|
|
|
|