2011-02-08 04:23:11 +01:00
|
|
|
|
|
|
|
---------- Begin Simulation Statistics ----------
|
2012-10-30 14:35:32 +01:00
|
|
|
sim_seconds 0.000015 # Number of seconds simulated
|
2013-03-11 23:45:09 +01:00
|
|
|
sim_ticks 15471000 # Number of ticks simulated
|
|
|
|
final_tick 15471000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
|
2011-02-08 04:23:11 +01:00
|
|
|
sim_freq 1000000000000 # Frequency of simulated ticks
|
2013-03-11 23:45:09 +01:00
|
|
|
host_inst_rate 25126 # Simulator instruction rate (inst/s)
|
|
|
|
host_op_rate 45518 # Simulator op (including micro ops) rate (op/s)
|
|
|
|
host_tick_rate 72243012 # Simulator tick rate (ticks/s)
|
|
|
|
host_mem_usage 287412 # Number of bytes of host memory used
|
|
|
|
host_seconds 0.21 # Real time elapsed on the host
|
2012-08-15 16:38:05 +02:00
|
|
|
sim_insts 5380 # Number of instructions simulated
|
2013-03-11 23:45:09 +01:00
|
|
|
sim_ops 9747 # Number of ops (including micro ops) simulated
|
2012-11-02 17:50:06 +01:00
|
|
|
system.physmem.bytes_read::cpu.inst 19392 # Number of bytes read from this memory
|
|
|
|
system.physmem.bytes_read::cpu.data 9344 # Number of bytes read from this memory
|
|
|
|
system.physmem.bytes_read::total 28736 # Number of bytes read from this memory
|
|
|
|
system.physmem.bytes_inst_read::cpu.inst 19392 # Number of instructions bytes read from this memory
|
|
|
|
system.physmem.bytes_inst_read::total 19392 # Number of instructions bytes read from this memory
|
|
|
|
system.physmem.num_reads::cpu.inst 303 # Number of read requests responded to by this memory
|
|
|
|
system.physmem.num_reads::cpu.data 146 # Number of read requests responded to by this memory
|
|
|
|
system.physmem.num_reads::total 449 # Number of read requests responded to by this memory
|
2013-03-11 23:45:09 +01:00
|
|
|
system.physmem.bw_read::cpu.inst 1253441924 # Total read bandwidth from this memory (bytes/s)
|
|
|
|
system.physmem.bw_read::cpu.data 603968716 # Total read bandwidth from this memory (bytes/s)
|
|
|
|
system.physmem.bw_read::total 1857410639 # Total read bandwidth from this memory (bytes/s)
|
|
|
|
system.physmem.bw_inst_read::cpu.inst 1253441924 # Instruction read bandwidth from this memory (bytes/s)
|
|
|
|
system.physmem.bw_inst_read::total 1253441924 # Instruction read bandwidth from this memory (bytes/s)
|
|
|
|
system.physmem.bw_total::cpu.inst 1253441924 # Total bandwidth to/from this memory (bytes/s)
|
|
|
|
system.physmem.bw_total::cpu.data 603968716 # Total bandwidth to/from this memory (bytes/s)
|
|
|
|
system.physmem.bw_total::total 1857410639 # Total bandwidth to/from this memory (bytes/s)
|
2013-01-31 13:49:16 +01:00
|
|
|
system.physmem.readReqs 451 # Total number of read requests seen
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.writeReqs 0 # Total number of write requests seen
|
2013-01-31 13:49:16 +01:00
|
|
|
system.physmem.cpureqs 451 # Reqs generatd by CPU via cache - shady
|
2012-11-02 17:50:06 +01:00
|
|
|
system.physmem.bytesRead 28736 # Total number of bytes read from memory
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.bytesWritten 0 # Total number of bytes written to memory
|
2012-11-02 17:50:06 +01:00
|
|
|
system.physmem.bytesConsumedRd 28736 # bytesRead derated as per pkt->getSize()
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize()
|
|
|
|
system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q
|
|
|
|
system.physmem.neitherReadNorWrite 0 # Reqs where no action is needed
|
2013-01-31 13:49:16 +01:00
|
|
|
system.physmem.perBankRdReqs::0 49 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::1 14 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::2 26 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::3 29 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::4 36 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::5 48 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::6 28 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::7 34 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::8 40 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::9 24 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::10 8 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::11 32 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::12 41 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::13 11 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::14 5 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::15 26 # Track reads on a per bank basis
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::3 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::4 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::5 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::6 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::7 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::8 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::9 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::10 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::11 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::12 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::13 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
|
|
|
|
system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
|
2013-03-11 23:45:09 +01:00
|
|
|
system.physmem.totGap 15455000 # Total gap between requests
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.readPktSize::0 0 # Categorize read packet sizes
|
|
|
|
system.physmem.readPktSize::1 0 # Categorize read packet sizes
|
|
|
|
system.physmem.readPktSize::2 0 # Categorize read packet sizes
|
|
|
|
system.physmem.readPktSize::3 0 # Categorize read packet sizes
|
|
|
|
system.physmem.readPktSize::4 0 # Categorize read packet sizes
|
|
|
|
system.physmem.readPktSize::5 0 # Categorize read packet sizes
|
2013-01-31 13:49:16 +01:00
|
|
|
system.physmem.readPktSize::6 451 # Categorize read packet sizes
|
2013-03-01 19:20:30 +01:00
|
|
|
system.physmem.writePktSize::0 0 # Categorize write packet sizes
|
|
|
|
system.physmem.writePktSize::1 0 # Categorize write packet sizes
|
|
|
|
system.physmem.writePktSize::2 0 # Categorize write packet sizes
|
|
|
|
system.physmem.writePktSize::3 0 # Categorize write packet sizes
|
|
|
|
system.physmem.writePktSize::4 0 # Categorize write packet sizes
|
|
|
|
system.physmem.writePktSize::5 0 # Categorize write packet sizes
|
|
|
|
system.physmem.writePktSize::6 0 # Categorize write packet sizes
|
2013-03-11 23:45:09 +01:00
|
|
|
system.physmem.rdQLenPdf::0 230 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::1 152 # What read queue length does an incoming req see
|
2013-01-31 13:49:16 +01:00
|
|
|
system.physmem.rdQLenPdf::2 58 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::3 10 # What read queue length does an incoming req see
|
2012-10-30 14:35:32 +01:00
|
|
|
system.physmem.rdQLenPdf::4 1 # What read queue length does an incoming req see
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
|
2013-03-01 19:20:30 +01:00
|
|
|
system.physmem.totQLat 1899500 # Total cycles spent in queuing delays
|
|
|
|
system.physmem.totMemAccLat 13160750 # Sum of mem lat for all requests
|
2013-01-31 13:49:16 +01:00
|
|
|
system.physmem.totBusLat 2255000 # Total cycles spent in databus access
|
|
|
|
system.physmem.totBankLat 9006250 # Total cycles spent in bank access
|
2013-03-01 19:20:30 +01:00
|
|
|
system.physmem.avgQLat 4211.75 # Average queueing delay per request
|
2013-01-31 13:49:16 +01:00
|
|
|
system.physmem.avgBankLat 19969.51 # Average bank access latency per request
|
|
|
|
system.physmem.avgBusLat 5000.00 # Average bus latency per request
|
2013-03-01 19:20:30 +01:00
|
|
|
system.physmem.avgMemAccLat 29181.26 # Average memory access latency
|
2013-03-11 23:45:09 +01:00
|
|
|
system.physmem.avgRdBW 1857.41 # Average achieved read bandwidth in MB/s
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
|
2013-03-11 23:45:09 +01:00
|
|
|
system.physmem.avgConsumedRdBW 1857.41 # Average consumed read bandwidth in MB/s
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s
|
2013-01-31 13:49:16 +01:00
|
|
|
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MB/s
|
|
|
|
system.physmem.busUtil 14.51 # Data bus utilization in percentage
|
|
|
|
system.physmem.avgRdQLen 0.85 # Average read queue length over time
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.avgWrQLen 0.00 # Average write queue length over time
|
2013-01-31 13:49:16 +01:00
|
|
|
system.physmem.readRowHits 333 # Number of row buffer hits during reads
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
|
2013-01-31 13:49:16 +01:00
|
|
|
system.physmem.readRowHitRate 73.84 # Row buffer hit rate for reads
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
|
2013-03-11 23:45:09 +01:00
|
|
|
system.physmem.avgGap 34268.29 # Average gap between requests
|
|
|
|
system.cpu.branchPred.lookups 2992 # Number of BP lookups
|
|
|
|
system.cpu.branchPred.condPredicted 2992 # Number of conditional branches predicted
|
2013-01-24 19:29:00 +01:00
|
|
|
system.cpu.branchPred.condIncorrect 546 # Number of conditional branches incorrect
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.branchPred.BTBLookups 2482 # Number of BTB lookups
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.branchPred.BTBHits 793 # Number of BTB hits
|
2013-01-24 19:29:00 +01:00
|
|
|
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.branchPred.BTBHitPct 31.950040 # BTB Hit Percentage
|
2013-01-24 19:29:00 +01:00
|
|
|
system.cpu.branchPred.usedRAS 0 # Number of times the RAS was used to get a target.
|
|
|
|
system.cpu.branchPred.RASInCorrect 0 # Number of incorrect RAS predictions.
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.workload.num_syscalls 11 # Number of system calls
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.numCycles 30943 # number of cpu cycles simulated
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
|
|
|
|
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.fetch.icacheStallCycles 8896 # Number of cycles fetch is stalled on an Icache miss
|
|
|
|
system.cpu.fetch.Insts 14387 # Number of instructions fetch has processed
|
|
|
|
system.cpu.fetch.Branches 2992 # Number of branches that fetch encountered
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.fetch.predictedBranches 793 # Number of branches that fetch has predicted taken
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.fetch.Cycles 3908 # Number of cycles fetch has run and was not squashing or blocked
|
|
|
|
system.cpu.fetch.SquashCycles 2410 # Number of cycles fetch has spent squashing
|
|
|
|
system.cpu.fetch.BlockedCycles 3707 # Number of cycles fetch has spent blocked
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.fetch.MiscStallCycles 34 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
|
|
|
|
system.cpu.fetch.PendingTrapStallCycles 178 # Number of stall cycles due to pending traps
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.fetch.IcacheWaitRetryStallCycles 18 # Number of stall cycles due to full MSHR
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.fetch.CacheLines 1872 # Number of cache lines fetched
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.fetch.IcacheSquashes 285 # Number of outstanding Icache misses that were squashed
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.fetch.rateDist::samples 18558 # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::mean 1.369490 # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::stdev 2.871739 # Number of instructions fetched each cycle (Total)
|
2011-02-08 04:23:11 +01:00
|
|
|
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.fetch.rateDist::0 14749 79.48% 79.48% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::1 190 1.02% 80.50% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::2 153 0.82% 81.32% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::3 193 1.04% 82.36% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::4 163 0.88% 83.24% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::5 168 0.91% 84.15% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::6 264 1.42% 85.57% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::7 160 0.86% 86.43% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::8 2518 13.57% 100.00% # Number of instructions fetched each cycle (Total)
|
2011-02-08 04:23:11 +01:00
|
|
|
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.fetch.rateDist::total 18558 # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.branchRate 0.096694 # Number of branch fetches per cycle
|
|
|
|
system.cpu.fetch.rate 0.464952 # Number of inst fetches per cycle
|
|
|
|
system.cpu.decode.IdleCycles 9433 # Number of cycles decode is idle
|
|
|
|
system.cpu.decode.BlockedCycles 3646 # Number of cycles decode is blocked
|
|
|
|
system.cpu.decode.RunCycles 3518 # Number of cycles decode is running
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.decode.UnblockCycles 144 # Number of cycles decode is unblocking
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.decode.SquashCycles 1817 # Number of cycles decode is squashing
|
|
|
|
system.cpu.decode.DecodedInsts 24275 # Number of instructions handled by decode
|
|
|
|
system.cpu.rename.SquashCycles 1817 # Number of cycles rename is squashing
|
|
|
|
system.cpu.rename.IdleCycles 9777 # Number of cycles rename is idle
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.rename.BlockCycles 2398 # Number of cycles rename is blocking
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.rename.serializeStallCycles 497 # count of cycles rename stalled for serializing inst
|
|
|
|
system.cpu.rename.RunCycles 3304 # Number of cycles rename is running
|
|
|
|
system.cpu.rename.UnblockCycles 765 # Number of cycles rename is unblocking
|
|
|
|
system.cpu.rename.RenamedInsts 22769 # Number of instructions processed by rename
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.rename.ROBFullEvents 7 # Number of times rename has blocked due to ROB full
|
|
|
|
system.cpu.rename.IQFullEvents 39 # Number of times rename has blocked due to IQ full
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.rename.LSQFullEvents 649 # Number of times rename has blocked due to LSQ full
|
|
|
|
system.cpu.rename.RenamedOperands 24875 # Number of destination operands rename has renamed
|
|
|
|
system.cpu.rename.RenameLookups 54688 # Number of register rename lookups that rename has made
|
|
|
|
system.cpu.rename.int_rename_lookups 54672 # Number of integer rename lookups
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.rename.fp_rename_lookups 16 # Number of floating rename lookups
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.rename.CommittedMaps 11063 # Number of HB maps that are committed
|
|
|
|
system.cpu.rename.UndoneMaps 13812 # Number of HB maps that are undone due to squashing
|
|
|
|
system.cpu.rename.serializingInsts 34 # count of serializing insts renamed
|
|
|
|
system.cpu.rename.tempSerializingInsts 34 # count of temporary serializing insts renamed
|
|
|
|
system.cpu.rename.skidInsts 2061 # count of insts added to the skid buffer
|
|
|
|
system.cpu.memDep0.insertedLoads 2202 # Number of loads inserted to the mem dependence unit.
|
|
|
|
system.cpu.memDep0.insertedStores 1748 # Number of stores inserted to the mem dependence unit.
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.memDep0.conflictingLoads 11 # Number of conflicting loads.
|
|
|
|
system.cpu.memDep0.conflictingStores 7 # Number of conflicting stores.
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.iq.iqInstsAdded 20301 # Number of instructions added to the IQ (excludes non-spec)
|
|
|
|
system.cpu.iq.iqNonSpecInstsAdded 36 # Number of non-speculative instructions added to the IQ
|
|
|
|
system.cpu.iq.iqInstsIssued 17266 # Number of instructions issued
|
|
|
|
system.cpu.iq.iqSquashedInstsIssued 205 # Number of squashed instructions issued
|
|
|
|
system.cpu.iq.iqSquashedInstsExamined 9813 # Number of squashed instructions iterated over during squash; mainly for profiling
|
|
|
|
system.cpu.iq.iqSquashedOperandsExamined 13640 # Number of squashed operands that are examined and possibly removed from graph
|
|
|
|
system.cpu.iq.iqSquashedNonSpecRemoved 24 # Number of squashed non-spec instructions that were removed
|
|
|
|
system.cpu.iq.issued_per_cycle::samples 18558 # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::mean 0.930380 # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::stdev 1.788216 # Number of insts issued each cycle
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.iq.issued_per_cycle::0 13171 70.97% 70.97% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::1 1403 7.56% 78.53% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::2 1055 5.68% 84.22% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::3 693 3.73% 87.95% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::4 728 3.92% 91.87% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::5 621 3.35% 95.22% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::6 594 3.20% 98.42% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::7 251 1.35% 99.77% # Number of insts issued each cycle
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.iq.issued_per_cycle::8 42 0.23% 100.00% # Number of insts issued each cycle
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.iq.issued_per_cycle::total 18558 # Number of insts issued each cycle
|
2011-04-20 03:45:23 +02:00
|
|
|
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.iq.fu_full::IntAlu 132 76.30% 76.30% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::IntMult 0 0.00% 76.30% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::IntDiv 0 0.00% 76.30% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::FloatAdd 0 0.00% 76.30% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::FloatCmp 0 0.00% 76.30% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::FloatCvt 0 0.00% 76.30% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::FloatMult 0 0.00% 76.30% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::FloatDiv 0 0.00% 76.30% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::FloatSqrt 0 0.00% 76.30% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdAdd 0 0.00% 76.30% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 76.30% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdAlu 0 0.00% 76.30% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdCmp 0 0.00% 76.30% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdCvt 0 0.00% 76.30% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdMisc 0 0.00% 76.30% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdMult 0 0.00% 76.30% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 76.30% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdShift 0 0.00% 76.30% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 76.30% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdSqrt 0 0.00% 76.30% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 76.30% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 76.30% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 76.30% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 76.30% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 76.30% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 76.30% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 76.30% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 76.30% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 76.30% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::MemRead 20 11.56% 87.86% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::MemWrite 21 12.14% 100.00% # attempts to use FU when none available
|
2011-04-20 03:45:23 +02:00
|
|
|
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.iq.FU_type_0::No_OpClass 3 0.02% 0.02% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::IntAlu 13880 80.39% 80.41% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::IntMult 0 0.00% 80.41% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::IntDiv 0 0.00% 80.41% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 80.41% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 80.41% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 80.41% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::FloatMult 0 0.00% 80.41% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 80.41% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 80.41% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 80.41% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 80.41% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 80.41% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 80.41% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 80.41% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 80.41% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdMult 0 0.00% 80.41% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 80.41% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdShift 0 0.00% 80.41% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 80.41% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 80.41% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 80.41% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 80.41% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 80.41% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 80.41% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 80.41% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 80.41% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 80.41% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 80.41% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 80.41% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::MemRead 1903 11.02% 91.43% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::MemWrite 1480 8.57% 100.00% # Type of FU issued
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.iq.FU_type_0::total 17266 # Type of FU issued
|
|
|
|
system.cpu.iq.rate 0.557994 # Inst issue rate
|
|
|
|
system.cpu.iq.fu_busy_cnt 173 # FU busy when requested
|
|
|
|
system.cpu.iq.fu_busy_rate 0.010020 # FU busy rate (busy events/executed inst)
|
|
|
|
system.cpu.iq.int_inst_queue_reads 53460 # Number of integer instruction queue reads
|
|
|
|
system.cpu.iq.int_inst_queue_writes 30157 # Number of integer instruction queue writes
|
|
|
|
system.cpu.iq.int_inst_queue_wakeup_accesses 15915 # Number of integer instruction queue wakeup accesses
|
2011-07-10 19:56:09 +02:00
|
|
|
system.cpu.iq.fp_inst_queue_reads 8 # Number of floating instruction queue reads
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.iq.fp_inst_queue_writes 4 # Number of floating instruction queue writes
|
|
|
|
system.cpu.iq.fp_inst_queue_wakeup_accesses 4 # Number of floating instruction queue wakeup accesses
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.iq.int_alu_accesses 17432 # Number of integer alu accesses
|
2011-07-10 19:56:09 +02:00
|
|
|
system.cpu.iq.fp_alu_accesses 4 # Number of floating point alu accesses
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.iew.lsq.thread0.forwLoads 159 # Number of loads that had data forwarded from stores
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.iew.lsq.thread0.squashedLoads 1149 # Number of loads squashed
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.iew.lsq.thread0.ignoredResponses 14 # Number of memory responses ignored because the instruction is squashed
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.iew.lsq.thread0.memOrderViolation 12 # Number of memory ordering violations
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.iew.lsq.thread0.squashedStores 813 # Number of stores squashed
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
|
|
|
|
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
|
|
|
|
system.cpu.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.iew.lsq.thread0.cacheBlocked 13 # Number of times an access to memory failed due to the cache being blocked
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.iew.iewSquashCycles 1817 # Number of cycles IEW is squashing
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.iew.iewBlockCycles 1705 # Number of cycles IEW is blocking
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.iew.iewUnblockCycles 33 # Number of cycles IEW is unblocking
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.iew.iewDispatchedInsts 20337 # Number of instructions dispatched to IQ
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.iew.iewDispSquashedInsts 33 # Number of squashed instructions skipped by dispatch
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.iew.iewDispLoadInsts 2202 # Number of dispatched load instructions
|
|
|
|
system.cpu.iew.iewDispStoreInsts 1748 # Number of dispatched store instructions
|
|
|
|
system.cpu.iew.iewDispNonSpecInsts 32 # Number of dispatched non-speculative instructions
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.iew.iewIQFullEvents 3 # Number of times the IQ has become full, causing a stall
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.iew.memOrderViolationEvents 12 # Number of memory order violations
|
|
|
|
system.cpu.iew.predictedTakenIncorrect 56 # Number of branches that were predicted taken incorrectly
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.iew.predictedNotTakenIncorrect 606 # Number of branches that were predicted not taken incorrectly
|
|
|
|
system.cpu.iew.branchMispredicts 662 # Number of branch mispredicts detected at execute
|
|
|
|
system.cpu.iew.iewExecutedInsts 16344 # Number of executed instructions
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.iew.iewExecLoadInsts 1780 # Number of load instructions executed
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.iew.iewExecSquashedInsts 922 # Number of squashed instructions skipped in execute
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.iew.exec_swp 0 # number of swp insts executed
|
|
|
|
system.cpu.iew.exec_nop 0 # number of nop insts executed
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.iew.exec_refs 3142 # number of memory reference insts executed
|
|
|
|
system.cpu.iew.exec_branches 1619 # Number of branches executed
|
|
|
|
system.cpu.iew.exec_stores 1362 # Number of stores executed
|
|
|
|
system.cpu.iew.exec_rate 0.528197 # Inst execution rate
|
|
|
|
system.cpu.iew.wb_sent 16113 # cumulative count of insts sent to commit
|
|
|
|
system.cpu.iew.wb_count 15919 # cumulative count of insts written-back
|
|
|
|
system.cpu.iew.wb_producers 10115 # num instructions producing a value
|
|
|
|
system.cpu.iew.wb_consumers 15622 # num instructions consuming a value
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.iew.wb_rate 0.514462 # insts written-back per cycle
|
|
|
|
system.cpu.iew.wb_fanout 0.647484 # average fanout of values written-back
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.commit.commitSquashedInsts 10589 # The number of squashed insts skipped by commit
|
2012-12-30 19:45:52 +01:00
|
|
|
system.cpu.commit.commitNonSpecStalls 12 # The number of times commit has been forced to stall to communicate backwards
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.commit.branchMispredicts 572 # The number of times a branch was mispredicted
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.commit.committed_per_cycle::samples 16741 # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::mean 0.582223 # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::stdev 1.458057 # Number of insts commited each cycle
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.commit.committed_per_cycle::0 13206 78.88% 78.88% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::1 1328 7.93% 86.82% # Number of insts commited each cycle
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.commit.committed_per_cycle::2 594 3.55% 90.36% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::3 704 4.21% 94.57% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::4 355 2.12% 96.69% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::5 141 0.84% 97.53% # Number of insts commited each cycle
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.commit.committed_per_cycle::6 118 0.70% 98.24% # Number of insts commited each cycle
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.commit.committed_per_cycle::7 74 0.44% 98.68% # Number of insts commited each cycle
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.commit.committed_per_cycle::8 221 1.32% 100.00% # Number of insts commited each cycle
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.commit.committed_per_cycle::total 16741 # Number of insts commited each cycle
|
2012-08-15 16:38:05 +02:00
|
|
|
system.cpu.commit.committedInsts 5380 # Number of instructions committed
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.commit.committedOps 9747 # Number of ops (including micro ops) committed
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.commit.refs 1988 # Number of memory references committed
|
|
|
|
system.cpu.commit.loads 1053 # Number of loads committed
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.commit.membars 0 # Number of memory barriers committed
|
2012-08-15 16:38:05 +02:00
|
|
|
system.cpu.commit.branches 1208 # Number of branches committed
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.commit.fp_insts 0 # Number of committed floating point instructions.
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.commit.int_insts 9654 # Number of committed integer instructions.
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.commit.function_calls 0 # Number of function calls committed.
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.commit.bw_lim_events 221 # number cycles where commit BW limit reached
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.rob.rob_reads 36856 # The number of ROB reads
|
|
|
|
system.cpu.rob.rob_writes 42518 # The number of ROB writes
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.timesIdled 155 # Number of times that the entire CPU went into an idle state and unscheduled itself
|
|
|
|
system.cpu.idleCycles 12385 # Total number of cycles that the CPU has spent unscheduled due to idling
|
2012-08-15 16:38:05 +02:00
|
|
|
system.cpu.committedInsts 5380 # Number of Instructions Simulated
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.committedOps 9747 # Number of Ops (including micro ops) Simulated
|
2012-08-15 16:38:05 +02:00
|
|
|
system.cpu.committedInsts_total 5380 # Number of Instructions Simulated
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.cpi 5.751487 # CPI: Cycles Per Instruction
|
|
|
|
system.cpu.cpi_total 5.751487 # CPI: Total CPI of All Threads
|
|
|
|
system.cpu.ipc 0.173868 # IPC: Instructions Per Cycle
|
|
|
|
system.cpu.ipc_total 0.173868 # IPC: Total IPC of All Threads
|
|
|
|
system.cpu.int_regfile_reads 28772 # number of integer regfile reads
|
|
|
|
system.cpu.int_regfile_writes 17143 # number of integer regfile writes
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.fp_regfile_reads 4 # number of floating regfile reads
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.misc_regfile_reads 7129 # number of misc regfile reads
|
|
|
|
system.cpu.misc_regfile_writes 1 # number of misc regfile writes
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.icache.replacements 0 # number of replacements
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.icache.tagsinuse 144.801510 # Cycle average of tags in use
|
|
|
|
system.cpu.icache.total_refs 1474 # Total number of references to valid blocks.
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.icache.sampled_refs 304 # Sample count of references to valid blocks.
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.icache.avg_refs 4.848684 # Average number of references to valid blocks.
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.icache.occ_blocks::cpu.inst 144.801510 # Average occupied blocks per requestor
|
|
|
|
system.cpu.icache.occ_percent::cpu.inst 0.070704 # Average percentage of cache occupancy
|
|
|
|
system.cpu.icache.occ_percent::total 0.070704 # Average percentage of cache occupancy
|
|
|
|
system.cpu.icache.ReadReq_hits::cpu.inst 1474 # number of ReadReq hits
|
|
|
|
system.cpu.icache.ReadReq_hits::total 1474 # number of ReadReq hits
|
|
|
|
system.cpu.icache.demand_hits::cpu.inst 1474 # number of demand (read+write) hits
|
|
|
|
system.cpu.icache.demand_hits::total 1474 # number of demand (read+write) hits
|
|
|
|
system.cpu.icache.overall_hits::cpu.inst 1474 # number of overall hits
|
|
|
|
system.cpu.icache.overall_hits::total 1474 # number of overall hits
|
|
|
|
system.cpu.icache.ReadReq_misses::cpu.inst 398 # number of ReadReq misses
|
|
|
|
system.cpu.icache.ReadReq_misses::total 398 # number of ReadReq misses
|
|
|
|
system.cpu.icache.demand_misses::cpu.inst 398 # number of demand (read+write) misses
|
|
|
|
system.cpu.icache.demand_misses::total 398 # number of demand (read+write) misses
|
|
|
|
system.cpu.icache.overall_misses::cpu.inst 398 # number of overall misses
|
|
|
|
system.cpu.icache.overall_misses::total 398 # number of overall misses
|
|
|
|
system.cpu.icache.ReadReq_miss_latency::cpu.inst 20575500 # number of ReadReq miss cycles
|
|
|
|
system.cpu.icache.ReadReq_miss_latency::total 20575500 # number of ReadReq miss cycles
|
|
|
|
system.cpu.icache.demand_miss_latency::cpu.inst 20575500 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.icache.demand_miss_latency::total 20575500 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.icache.overall_miss_latency::cpu.inst 20575500 # number of overall miss cycles
|
|
|
|
system.cpu.icache.overall_miss_latency::total 20575500 # number of overall miss cycles
|
|
|
|
system.cpu.icache.ReadReq_accesses::cpu.inst 1872 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.icache.ReadReq_accesses::total 1872 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.icache.demand_accesses::cpu.inst 1872 # number of demand (read+write) accesses
|
|
|
|
system.cpu.icache.demand_accesses::total 1872 # number of demand (read+write) accesses
|
|
|
|
system.cpu.icache.overall_accesses::cpu.inst 1872 # number of overall (read+write) accesses
|
|
|
|
system.cpu.icache.overall_accesses::total 1872 # number of overall (read+write) accesses
|
|
|
|
system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.212607 # miss rate for ReadReq accesses
|
|
|
|
system.cpu.icache.ReadReq_miss_rate::total 0.212607 # miss rate for ReadReq accesses
|
|
|
|
system.cpu.icache.demand_miss_rate::cpu.inst 0.212607 # miss rate for demand accesses
|
|
|
|
system.cpu.icache.demand_miss_rate::total 0.212607 # miss rate for demand accesses
|
|
|
|
system.cpu.icache.overall_miss_rate::cpu.inst 0.212607 # miss rate for overall accesses
|
|
|
|
system.cpu.icache.overall_miss_rate::total 0.212607 # miss rate for overall accesses
|
|
|
|
system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 51697.236181 # average ReadReq miss latency
|
|
|
|
system.cpu.icache.ReadReq_avg_miss_latency::total 51697.236181 # average ReadReq miss latency
|
|
|
|
system.cpu.icache.demand_avg_miss_latency::cpu.inst 51697.236181 # average overall miss latency
|
|
|
|
system.cpu.icache.demand_avg_miss_latency::total 51697.236181 # average overall miss latency
|
|
|
|
system.cpu.icache.overall_avg_miss_latency::cpu.inst 51697.236181 # average overall miss latency
|
|
|
|
system.cpu.icache.overall_avg_miss_latency::total 51697.236181 # average overall miss latency
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.icache.blocked_cycles::no_mshrs 312 # number of cycles access was blocked
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
2012-10-30 14:35:32 +01:00
|
|
|
system.cpu.icache.blocked::no_mshrs 7 # number of cycles access was blocked
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.icache.avg_blocked_cycles::no_mshrs 44.571429 # average number of cycles each access was blocked
|
2012-05-09 20:52:14 +02:00
|
|
|
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.icache.fast_writes 0 # number of fast writes performed
|
|
|
|
system.cpu.icache.cache_copies 0 # number of cache copies performed
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.icache.ReadReq_mshr_hits::cpu.inst 94 # number of ReadReq MSHR hits
|
|
|
|
system.cpu.icache.ReadReq_mshr_hits::total 94 # number of ReadReq MSHR hits
|
|
|
|
system.cpu.icache.demand_mshr_hits::cpu.inst 94 # number of demand (read+write) MSHR hits
|
|
|
|
system.cpu.icache.demand_mshr_hits::total 94 # number of demand (read+write) MSHR hits
|
|
|
|
system.cpu.icache.overall_mshr_hits::cpu.inst 94 # number of overall MSHR hits
|
|
|
|
system.cpu.icache.overall_mshr_hits::total 94 # number of overall MSHR hits
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.icache.ReadReq_mshr_misses::cpu.inst 304 # number of ReadReq MSHR misses
|
|
|
|
system.cpu.icache.ReadReq_mshr_misses::total 304 # number of ReadReq MSHR misses
|
|
|
|
system.cpu.icache.demand_mshr_misses::cpu.inst 304 # number of demand (read+write) MSHR misses
|
|
|
|
system.cpu.icache.demand_mshr_misses::total 304 # number of demand (read+write) MSHR misses
|
|
|
|
system.cpu.icache.overall_mshr_misses::cpu.inst 304 # number of overall MSHR misses
|
|
|
|
system.cpu.icache.overall_mshr_misses::total 304 # number of overall MSHR misses
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 16157000 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.icache.ReadReq_mshr_miss_latency::total 16157000 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.icache.demand_mshr_miss_latency::cpu.inst 16157000 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.icache.demand_mshr_miss_latency::total 16157000 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.icache.overall_mshr_miss_latency::cpu.inst 16157000 # number of overall MSHR miss cycles
|
|
|
|
system.cpu.icache.overall_mshr_miss_latency::total 16157000 # number of overall MSHR miss cycles
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.162393 # mshr miss rate for ReadReq accesses
|
|
|
|
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.162393 # mshr miss rate for ReadReq accesses
|
|
|
|
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.162393 # mshr miss rate for demand accesses
|
|
|
|
system.cpu.icache.demand_mshr_miss_rate::total 0.162393 # mshr miss rate for demand accesses
|
|
|
|
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.162393 # mshr miss rate for overall accesses
|
|
|
|
system.cpu.icache.overall_mshr_miss_rate::total 0.162393 # mshr miss rate for overall accesses
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 53148.026316 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 53148.026316 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 53148.026316 # average overall mshr miss latency
|
|
|
|
system.cpu.icache.demand_avg_mshr_miss_latency::total 53148.026316 # average overall mshr miss latency
|
|
|
|
system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 53148.026316 # average overall mshr miss latency
|
|
|
|
system.cpu.icache.overall_avg_mshr_miss_latency::total 53148.026316 # average overall mshr miss latency
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
|
|
|
|
system.cpu.l2cache.replacements 0 # number of replacements
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.l2cache.tagsinuse 177.956413 # Cycle average of tags in use
|
2012-10-25 19:14:42 +02:00
|
|
|
system.cpu.l2cache.total_refs 1 # Total number of references to valid blocks.
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.l2cache.sampled_refs 373 # Sample count of references to valid blocks.
|
|
|
|
system.cpu.l2cache.avg_refs 0.002681 # Average number of references to valid blocks.
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.l2cache.occ_blocks::cpu.inst 144.938671 # Average occupied blocks per requestor
|
|
|
|
system.cpu.l2cache.occ_blocks::cpu.data 33.017743 # Average occupied blocks per requestor
|
|
|
|
system.cpu.l2cache.occ_percent::cpu.inst 0.004423 # Average percentage of cache occupancy
|
2012-10-30 14:35:32 +01:00
|
|
|
system.cpu.l2cache.occ_percent::cpu.data 0.001008 # Average percentage of cache occupancy
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.l2cache.occ_percent::total 0.005431 # Average percentage of cache occupancy
|
2012-10-25 19:14:42 +02:00
|
|
|
system.cpu.l2cache.ReadReq_hits::cpu.inst 1 # number of ReadReq hits
|
|
|
|
system.cpu.l2cache.ReadReq_hits::total 1 # number of ReadReq hits
|
|
|
|
system.cpu.l2cache.demand_hits::cpu.inst 1 # number of demand (read+write) hits
|
|
|
|
system.cpu.l2cache.demand_hits::total 1 # number of demand (read+write) hits
|
|
|
|
system.cpu.l2cache.overall_hits::cpu.inst 1 # number of overall hits
|
|
|
|
system.cpu.l2cache.overall_hits::total 1 # number of overall hits
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.l2cache.ReadReq_misses::cpu.inst 303 # number of ReadReq misses
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.l2cache.ReadReq_misses::cpu.data 72 # number of ReadReq misses
|
|
|
|
system.cpu.l2cache.ReadReq_misses::total 375 # number of ReadReq misses
|
2012-02-12 23:07:43 +01:00
|
|
|
system.cpu.l2cache.ReadExReq_misses::cpu.data 76 # number of ReadExReq misses
|
|
|
|
system.cpu.l2cache.ReadExReq_misses::total 76 # number of ReadExReq misses
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.l2cache.demand_misses::cpu.inst 303 # number of demand (read+write) misses
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.l2cache.demand_misses::cpu.data 148 # number of demand (read+write) misses
|
|
|
|
system.cpu.l2cache.demand_misses::total 451 # number of demand (read+write) misses
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.l2cache.overall_misses::cpu.inst 303 # number of overall misses
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.l2cache.overall_misses::cpu.data 148 # number of overall misses
|
|
|
|
system.cpu.l2cache.overall_misses::total 451 # number of overall misses
|
|
|
|
system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 15842000 # number of ReadReq miss cycles
|
|
|
|
system.cpu.l2cache.ReadReq_miss_latency::cpu.data 3892500 # number of ReadReq miss cycles
|
|
|
|
system.cpu.l2cache.ReadReq_miss_latency::total 19734500 # number of ReadReq miss cycles
|
|
|
|
system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 3990500 # number of ReadExReq miss cycles
|
|
|
|
system.cpu.l2cache.ReadExReq_miss_latency::total 3990500 # number of ReadExReq miss cycles
|
|
|
|
system.cpu.l2cache.demand_miss_latency::cpu.inst 15842000 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.l2cache.demand_miss_latency::cpu.data 7883000 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.l2cache.demand_miss_latency::total 23725000 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.l2cache.overall_miss_latency::cpu.inst 15842000 # number of overall miss cycles
|
|
|
|
system.cpu.l2cache.overall_miss_latency::cpu.data 7883000 # number of overall miss cycles
|
|
|
|
system.cpu.l2cache.overall_miss_latency::total 23725000 # number of overall miss cycles
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.l2cache.ReadReq_accesses::cpu.inst 304 # number of ReadReq accesses(hits+misses)
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.l2cache.ReadReq_accesses::cpu.data 72 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.l2cache.ReadReq_accesses::total 376 # number of ReadReq accesses(hits+misses)
|
2012-02-12 23:07:43 +01:00
|
|
|
system.cpu.l2cache.ReadExReq_accesses::cpu.data 76 # number of ReadExReq accesses(hits+misses)
|
|
|
|
system.cpu.l2cache.ReadExReq_accesses::total 76 # number of ReadExReq accesses(hits+misses)
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.l2cache.demand_accesses::cpu.inst 304 # number of demand (read+write) accesses
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.l2cache.demand_accesses::cpu.data 148 # number of demand (read+write) accesses
|
|
|
|
system.cpu.l2cache.demand_accesses::total 452 # number of demand (read+write) accesses
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.l2cache.overall_accesses::cpu.inst 304 # number of overall (read+write) accesses
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.l2cache.overall_accesses::cpu.data 148 # number of overall (read+write) accesses
|
|
|
|
system.cpu.l2cache.overall_accesses::total 452 # number of overall (read+write) accesses
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.996711 # miss rate for ReadReq accesses
|
2012-02-12 23:07:43 +01:00
|
|
|
system.cpu.l2cache.ReadReq_miss_rate::cpu.data 1 # miss rate for ReadReq accesses
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.l2cache.ReadReq_miss_rate::total 0.997340 # miss rate for ReadReq accesses
|
2012-02-12 23:07:43 +01:00
|
|
|
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses
|
2012-06-05 07:23:16 +02:00
|
|
|
system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.l2cache.demand_miss_rate::cpu.inst 0.996711 # miss rate for demand accesses
|
2012-02-12 23:07:43 +01:00
|
|
|
system.cpu.l2cache.demand_miss_rate::cpu.data 1 # miss rate for demand accesses
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.l2cache.demand_miss_rate::total 0.997788 # miss rate for demand accesses
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.l2cache.overall_miss_rate::cpu.inst 0.996711 # miss rate for overall accesses
|
2012-02-12 23:07:43 +01:00
|
|
|
system.cpu.l2cache.overall_miss_rate::cpu.data 1 # miss rate for overall accesses
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.l2cache.overall_miss_rate::total 0.997788 # miss rate for overall accesses
|
|
|
|
system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 52283.828383 # average ReadReq miss latency
|
|
|
|
system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 54062.500000 # average ReadReq miss latency
|
|
|
|
system.cpu.l2cache.ReadReq_avg_miss_latency::total 52625.333333 # average ReadReq miss latency
|
|
|
|
system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 52506.578947 # average ReadExReq miss latency
|
|
|
|
system.cpu.l2cache.ReadExReq_avg_miss_latency::total 52506.578947 # average ReadExReq miss latency
|
|
|
|
system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 52283.828383 # average overall miss latency
|
|
|
|
system.cpu.l2cache.demand_avg_miss_latency::cpu.data 53263.513514 # average overall miss latency
|
|
|
|
system.cpu.l2cache.demand_avg_miss_latency::total 52605.321508 # average overall miss latency
|
|
|
|
system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 52283.828383 # average overall miss latency
|
|
|
|
system.cpu.l2cache.overall_avg_miss_latency::cpu.data 53263.513514 # average overall miss latency
|
|
|
|
system.cpu.l2cache.overall_avg_miss_latency::total 52605.321508 # average overall miss latency
|
2011-02-08 04:23:11 +01:00
|
|
|
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
|
|
|
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
|
|
|
|
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
|
2012-05-09 20:52:14 +02:00
|
|
|
system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
|
|
|
|
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
|
2011-02-08 04:23:11 +01:00
|
|
|
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 303 # number of ReadReq MSHR misses
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 72 # number of ReadReq MSHR misses
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_misses::total 375 # number of ReadReq MSHR misses
|
2012-02-12 23:07:43 +01:00
|
|
|
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 76 # number of ReadExReq MSHR misses
|
|
|
|
system.cpu.l2cache.ReadExReq_mshr_misses::total 76 # number of ReadExReq MSHR misses
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.l2cache.demand_mshr_misses::cpu.inst 303 # number of demand (read+write) MSHR misses
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.l2cache.demand_mshr_misses::cpu.data 148 # number of demand (read+write) MSHR misses
|
|
|
|
system.cpu.l2cache.demand_mshr_misses::total 451 # number of demand (read+write) MSHR misses
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.l2cache.overall_mshr_misses::cpu.inst 303 # number of overall MSHR misses
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.l2cache.overall_mshr_misses::cpu.data 148 # number of overall MSHR misses
|
|
|
|
system.cpu.l2cache.overall_mshr_misses::total 451 # number of overall MSHR misses
|
2013-03-01 19:20:30 +01:00
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 12091981 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 3030041 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_latency::total 15122022 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 3058056 # number of ReadExReq MSHR miss cycles
|
|
|
|
system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 3058056 # number of ReadExReq MSHR miss cycles
|
|
|
|
system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 12091981 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 6088097 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.l2cache.demand_mshr_miss_latency::total 18180078 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 12091981 # number of overall MSHR miss cycles
|
|
|
|
system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 6088097 # number of overall MSHR miss cycles
|
|
|
|
system.cpu.l2cache.overall_mshr_miss_latency::total 18180078 # number of overall MSHR miss cycles
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.996711 # mshr miss rate for ReadReq accesses
|
2012-02-12 23:07:43 +01:00
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadReq accesses
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.997340 # mshr miss rate for ReadReq accesses
|
2012-02-12 23:07:43 +01:00
|
|
|
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses
|
2012-06-05 07:23:16 +02:00
|
|
|
system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.996711 # mshr miss rate for demand accesses
|
2012-02-12 23:07:43 +01:00
|
|
|
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 1 # mshr miss rate for demand accesses
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.l2cache.demand_mshr_miss_rate::total 0.997788 # mshr miss rate for demand accesses
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.996711 # mshr miss rate for overall accesses
|
2012-02-12 23:07:43 +01:00
|
|
|
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 1 # mshr miss rate for overall accesses
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.l2cache.overall_mshr_miss_rate::total 0.997788 # mshr miss rate for overall accesses
|
2013-03-01 19:20:30 +01:00
|
|
|
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 39907.528053 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 42083.902778 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 40325.392000 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 40237.578947 # average ReadExReq mshr miss latency
|
|
|
|
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 40237.578947 # average ReadExReq mshr miss latency
|
|
|
|
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 39907.528053 # average overall mshr miss latency
|
|
|
|
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 41135.790541 # average overall mshr miss latency
|
|
|
|
system.cpu.l2cache.demand_avg_mshr_miss_latency::total 40310.594235 # average overall mshr miss latency
|
|
|
|
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 39907.528053 # average overall mshr miss latency
|
|
|
|
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 41135.790541 # average overall mshr miss latency
|
|
|
|
system.cpu.l2cache.overall_avg_mshr_miss_latency::total 40310.594235 # average overall mshr miss latency
|
2011-05-23 17:59:13 +02:00
|
|
|
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.dcache.replacements 0 # number of replacements
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.dcache.tagsinuse 83.486269 # Cycle average of tags in use
|
|
|
|
system.cpu.dcache.total_refs 2285 # Total number of references to valid blocks.
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.dcache.sampled_refs 146 # Sample count of references to valid blocks.
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.dcache.avg_refs 15.650685 # Average number of references to valid blocks.
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.dcache.occ_blocks::cpu.data 83.486269 # Average occupied blocks per requestor
|
|
|
|
system.cpu.dcache.occ_percent::cpu.data 0.020382 # Average percentage of cache occupancy
|
|
|
|
system.cpu.dcache.occ_percent::total 0.020382 # Average percentage of cache occupancy
|
|
|
|
system.cpu.dcache.ReadReq_hits::cpu.data 1426 # number of ReadReq hits
|
|
|
|
system.cpu.dcache.ReadReq_hits::total 1426 # number of ReadReq hits
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.dcache.WriteReq_hits::cpu.data 859 # number of WriteReq hits
|
|
|
|
system.cpu.dcache.WriteReq_hits::total 859 # number of WriteReq hits
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.dcache.demand_hits::cpu.data 2285 # number of demand (read+write) hits
|
|
|
|
system.cpu.dcache.demand_hits::total 2285 # number of demand (read+write) hits
|
|
|
|
system.cpu.dcache.overall_hits::cpu.data 2285 # number of overall hits
|
|
|
|
system.cpu.dcache.overall_hits::total 2285 # number of overall hits
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.dcache.ReadReq_misses::cpu.data 127 # number of ReadReq misses
|
|
|
|
system.cpu.dcache.ReadReq_misses::total 127 # number of ReadReq misses
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.dcache.WriteReq_misses::cpu.data 76 # number of WriteReq misses
|
|
|
|
system.cpu.dcache.WriteReq_misses::total 76 # number of WriteReq misses
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.dcache.demand_misses::cpu.data 203 # number of demand (read+write) misses
|
|
|
|
system.cpu.dcache.demand_misses::total 203 # number of demand (read+write) misses
|
|
|
|
system.cpu.dcache.overall_misses::cpu.data 203 # number of overall misses
|
|
|
|
system.cpu.dcache.overall_misses::total 203 # number of overall misses
|
|
|
|
system.cpu.dcache.ReadReq_miss_latency::cpu.data 6648000 # number of ReadReq miss cycles
|
|
|
|
system.cpu.dcache.ReadReq_miss_latency::total 6648000 # number of ReadReq miss cycles
|
|
|
|
system.cpu.dcache.WriteReq_miss_latency::cpu.data 4218500 # number of WriteReq miss cycles
|
|
|
|
system.cpu.dcache.WriteReq_miss_latency::total 4218500 # number of WriteReq miss cycles
|
|
|
|
system.cpu.dcache.demand_miss_latency::cpu.data 10866500 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.dcache.demand_miss_latency::total 10866500 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.dcache.overall_miss_latency::cpu.data 10866500 # number of overall miss cycles
|
|
|
|
system.cpu.dcache.overall_miss_latency::total 10866500 # number of overall miss cycles
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.dcache.ReadReq_accesses::cpu.data 1553 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.dcache.ReadReq_accesses::total 1553 # number of ReadReq accesses(hits+misses)
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.dcache.WriteReq_accesses::cpu.data 935 # number of WriteReq accesses(hits+misses)
|
|
|
|
system.cpu.dcache.WriteReq_accesses::total 935 # number of WriteReq accesses(hits+misses)
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.dcache.demand_accesses::cpu.data 2488 # number of demand (read+write) accesses
|
|
|
|
system.cpu.dcache.demand_accesses::total 2488 # number of demand (read+write) accesses
|
|
|
|
system.cpu.dcache.overall_accesses::cpu.data 2488 # number of overall (read+write) accesses
|
|
|
|
system.cpu.dcache.overall_accesses::total 2488 # number of overall (read+write) accesses
|
|
|
|
system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.081777 # miss rate for ReadReq accesses
|
|
|
|
system.cpu.dcache.ReadReq_miss_rate::total 0.081777 # miss rate for ReadReq accesses
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.081283 # miss rate for WriteReq accesses
|
|
|
|
system.cpu.dcache.WriteReq_miss_rate::total 0.081283 # miss rate for WriteReq accesses
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.dcache.demand_miss_rate::cpu.data 0.081592 # miss rate for demand accesses
|
|
|
|
system.cpu.dcache.demand_miss_rate::total 0.081592 # miss rate for demand accesses
|
|
|
|
system.cpu.dcache.overall_miss_rate::cpu.data 0.081592 # miss rate for overall accesses
|
|
|
|
system.cpu.dcache.overall_miss_rate::total 0.081592 # miss rate for overall accesses
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 52346.456693 # average ReadReq miss latency
|
|
|
|
system.cpu.dcache.ReadReq_avg_miss_latency::total 52346.456693 # average ReadReq miss latency
|
|
|
|
system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 55506.578947 # average WriteReq miss latency
|
|
|
|
system.cpu.dcache.WriteReq_avg_miss_latency::total 55506.578947 # average WriteReq miss latency
|
|
|
|
system.cpu.dcache.demand_avg_miss_latency::cpu.data 53529.556650 # average overall miss latency
|
|
|
|
system.cpu.dcache.demand_avg_miss_latency::total 53529.556650 # average overall miss latency
|
|
|
|
system.cpu.dcache.overall_avg_miss_latency::cpu.data 53529.556650 # average overall miss latency
|
|
|
|
system.cpu.dcache.overall_avg_miss_latency::total 53529.556650 # average overall miss latency
|
|
|
|
system.cpu.dcache.blocked_cycles::no_mshrs 103 # number of cycles access was blocked
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.dcache.blocked::no_mshrs 5 # number of cycles access was blocked
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.dcache.avg_blocked_cycles::no_mshrs 20.600000 # average number of cycles each access was blocked
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
|
|
|
|
system.cpu.dcache.fast_writes 0 # number of fast writes performed
|
|
|
|
system.cpu.dcache.cache_copies 0 # number of cache copies performed
|
|
|
|
system.cpu.dcache.ReadReq_mshr_hits::cpu.data 55 # number of ReadReq MSHR hits
|
|
|
|
system.cpu.dcache.ReadReq_mshr_hits::total 55 # number of ReadReq MSHR hits
|
|
|
|
system.cpu.dcache.demand_mshr_hits::cpu.data 55 # number of demand (read+write) MSHR hits
|
|
|
|
system.cpu.dcache.demand_mshr_hits::total 55 # number of demand (read+write) MSHR hits
|
|
|
|
system.cpu.dcache.overall_mshr_hits::cpu.data 55 # number of overall MSHR hits
|
|
|
|
system.cpu.dcache.overall_mshr_hits::total 55 # number of overall MSHR hits
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.dcache.ReadReq_mshr_misses::cpu.data 72 # number of ReadReq MSHR misses
|
|
|
|
system.cpu.dcache.ReadReq_mshr_misses::total 72 # number of ReadReq MSHR misses
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.dcache.WriteReq_mshr_misses::cpu.data 76 # number of WriteReq MSHR misses
|
|
|
|
system.cpu.dcache.WriteReq_mshr_misses::total 76 # number of WriteReq MSHR misses
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.dcache.demand_mshr_misses::cpu.data 148 # number of demand (read+write) MSHR misses
|
|
|
|
system.cpu.dcache.demand_mshr_misses::total 148 # number of demand (read+write) MSHR misses
|
|
|
|
system.cpu.dcache.overall_mshr_misses::cpu.data 148 # number of overall MSHR misses
|
|
|
|
system.cpu.dcache.overall_mshr_misses::total 148 # number of overall MSHR misses
|
|
|
|
system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 3962500 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.dcache.ReadReq_mshr_miss_latency::total 3962500 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 4066500 # number of WriteReq MSHR miss cycles
|
|
|
|
system.cpu.dcache.WriteReq_mshr_miss_latency::total 4066500 # number of WriteReq MSHR miss cycles
|
|
|
|
system.cpu.dcache.demand_mshr_miss_latency::cpu.data 8029000 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.dcache.demand_mshr_miss_latency::total 8029000 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.dcache.overall_mshr_miss_latency::cpu.data 8029000 # number of overall MSHR miss cycles
|
|
|
|
system.cpu.dcache.overall_mshr_miss_latency::total 8029000 # number of overall MSHR miss cycles
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.046362 # mshr miss rate for ReadReq accesses
|
|
|
|
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.046362 # mshr miss rate for ReadReq accesses
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.081283 # mshr miss rate for WriteReq accesses
|
|
|
|
system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.081283 # mshr miss rate for WriteReq accesses
|
2013-03-11 23:45:09 +01:00
|
|
|
system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.059486 # mshr miss rate for demand accesses
|
|
|
|
system.cpu.dcache.demand_mshr_miss_rate::total 0.059486 # mshr miss rate for demand accesses
|
|
|
|
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.059486 # mshr miss rate for overall accesses
|
|
|
|
system.cpu.dcache.overall_mshr_miss_rate::total 0.059486 # mshr miss rate for overall accesses
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 55034.722222 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 55034.722222 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 53506.578947 # average WriteReq mshr miss latency
|
|
|
|
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 53506.578947 # average WriteReq mshr miss latency
|
|
|
|
system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 54250 # average overall mshr miss latency
|
|
|
|
system.cpu.dcache.demand_avg_mshr_miss_latency::total 54250 # average overall mshr miss latency
|
|
|
|
system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 54250 # average overall mshr miss latency
|
|
|
|
system.cpu.dcache.overall_avg_mshr_miss_latency::total 54250 # average overall mshr miss latency
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
|
2011-02-08 04:23:11 +01:00
|
|
|
|
|
|
|
---------- End Simulation Statistics ----------
|