2010-07-27 07:03:44 +02:00
|
|
|
[root]
|
|
|
|
type=Root
|
|
|
|
children=system
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2012-02-12 23:07:43 +01:00
|
|
|
full_system=false
|
2014-01-24 22:29:33 +01:00
|
|
|
sim_quantum=0
|
2011-02-08 04:23:13 +01:00
|
|
|
time_sync_enable=false
|
|
|
|
time_sync_period=100000000000
|
|
|
|
time_sync_spin_threshold=100000000
|
2010-07-27 07:03:44 +02:00
|
|
|
|
|
|
|
[system]
|
|
|
|
type=System
|
2014-09-01 23:55:52 +02:00
|
|
|
children=clk_domain cpu cpu_clk_domain dvfs_handler membus physmem voltage_domain
|
2012-02-12 23:07:43 +01:00
|
|
|
boot_osflags=a
|
2013-09-28 21:25:17 +02:00
|
|
|
cache_line_size=64
|
|
|
|
clk_domain=system.clk_domain
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2016-01-22 16:42:13 +01:00
|
|
|
exit_on_work_items=false
|
2012-02-12 23:07:43 +01:00
|
|
|
init_param=0
|
|
|
|
kernel=
|
2014-09-01 23:55:52 +02:00
|
|
|
kernel_addr_check=true
|
2012-02-12 23:07:43 +01:00
|
|
|
load_addr_mask=1099511627775
|
2014-01-24 22:29:34 +01:00
|
|
|
load_offset=0
|
2013-01-24 19:29:00 +01:00
|
|
|
mem_mode=timing
|
|
|
|
mem_ranges=
|
2012-01-25 18:19:50 +01:00
|
|
|
memories=system.physmem
|
2015-08-30 19:24:19 +02:00
|
|
|
mmap_using_noreserve=false
|
2015-11-16 12:08:57 +01:00
|
|
|
multi_thread=false
|
2012-01-25 18:19:50 +01:00
|
|
|
num_work_ids=16
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
|
|
|
power_model=Null
|
2012-02-12 23:07:43 +01:00
|
|
|
readfile=
|
|
|
|
symbolfile=
|
2016-04-08 18:01:45 +02:00
|
|
|
thermal_components=
|
|
|
|
thermal_model=Null
|
2011-02-08 04:23:13 +01:00
|
|
|
work_begin_ckpt_count=0
|
|
|
|
work_begin_cpu_id_exit=-1
|
|
|
|
work_begin_exit_count=0
|
|
|
|
work_cpus_ckpt_count=0
|
|
|
|
work_end_ckpt_count=0
|
|
|
|
work_end_exit_count=0
|
|
|
|
work_item_id=-1
|
2012-03-09 21:33:07 +01:00
|
|
|
system_port=system.membus.slave[0]
|
2010-07-27 07:03:44 +02:00
|
|
|
|
2013-09-28 21:25:17 +02:00
|
|
|
[system.clk_domain]
|
|
|
|
type=SrcClockDomain
|
|
|
|
clock=1000
|
2014-09-01 23:55:52 +02:00
|
|
|
domain_id=-1
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2014-09-01 23:55:52 +02:00
|
|
|
init_perf_level=0
|
2013-09-28 21:25:17 +02:00
|
|
|
voltage_domain=system.voltage_domain
|
|
|
|
|
2010-07-27 07:03:44 +02:00
|
|
|
[system.cpu]
|
|
|
|
type=TimingSimpleCPU
|
2014-01-24 22:29:34 +01:00
|
|
|
children=dcache dstage2_mmu dtb icache interrupts isa istage2_mmu itb l2cache toL2Bus tracer workload
|
2014-09-01 23:55:52 +02:00
|
|
|
branchPred=Null
|
2010-07-27 07:03:44 +02:00
|
|
|
checker=Null
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2010-07-27 07:03:44 +02:00
|
|
|
cpu_id=0
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2010-07-27 07:03:44 +02:00
|
|
|
do_checkpoint_insts=true
|
2012-02-12 23:07:43 +01:00
|
|
|
do_quiesce=true
|
2010-07-27 07:03:44 +02:00
|
|
|
do_statistics_insts=true
|
2014-01-24 22:29:34 +01:00
|
|
|
dstage2_mmu=system.cpu.dstage2_mmu
|
2010-07-27 07:03:44 +02:00
|
|
|
dtb=system.cpu.dtb
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2010-07-27 07:03:44 +02:00
|
|
|
function_trace=false
|
|
|
|
function_trace_start=0
|
2012-02-12 23:07:43 +01:00
|
|
|
interrupts=system.cpu.interrupts
|
2013-01-24 19:29:00 +01:00
|
|
|
isa=system.cpu.isa
|
2014-01-24 22:29:34 +01:00
|
|
|
istage2_mmu=system.cpu.istage2_mmu
|
2010-07-27 07:03:44 +02:00
|
|
|
itb=system.cpu.itb
|
|
|
|
max_insts_all_threads=0
|
|
|
|
max_insts_any_thread=0
|
|
|
|
max_loads_all_threads=0
|
|
|
|
max_loads_any_thread=0
|
|
|
|
numThreads=1
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
|
|
|
power_model=Null
|
2012-02-12 23:07:43 +01:00
|
|
|
profile=0
|
2010-07-27 07:03:44 +02:00
|
|
|
progress_interval=0
|
2013-09-28 21:25:17 +02:00
|
|
|
simpoint_start_insts=
|
2014-09-01 23:55:52 +02:00
|
|
|
socket_id=0
|
2013-01-24 19:29:00 +01:00
|
|
|
switched_out=false
|
2010-07-27 07:03:44 +02:00
|
|
|
system=system
|
|
|
|
tracer=system.cpu.tracer
|
|
|
|
workload=system.cpu.workload
|
|
|
|
dcache_port=system.cpu.dcache.cpu_side
|
|
|
|
icache_port=system.cpu.icache.cpu_side
|
|
|
|
|
|
|
|
[system.cpu.dcache]
|
2015-08-30 19:24:19 +02:00
|
|
|
type=Cache
|
2013-09-28 21:25:17 +02:00
|
|
|
children=tags
|
2012-03-09 21:33:07 +01:00
|
|
|
addr_ranges=0:18446744073709551615
|
2010-07-27 07:03:44 +02:00
|
|
|
assoc=2
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2015-11-16 12:08:57 +01:00
|
|
|
clusivity=mostly_incl
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2015-08-30 19:24:19 +02:00
|
|
|
demand_mshr_reserve=1
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2013-01-24 19:29:00 +01:00
|
|
|
hit_latency=2
|
2015-08-30 19:24:19 +02:00
|
|
|
is_read_only=false
|
2010-07-27 07:03:44 +02:00
|
|
|
max_miss_count=0
|
2013-01-24 19:29:00 +01:00
|
|
|
mshrs=4
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
|
|
|
power_model=Null
|
2010-07-27 07:03:44 +02:00
|
|
|
prefetch_on_access=false
|
2012-02-12 23:07:43 +01:00
|
|
|
prefetcher=Null
|
2013-01-24 19:29:00 +01:00
|
|
|
response_latency=2
|
2014-01-24 22:29:33 +01:00
|
|
|
sequential_access=false
|
2010-07-27 07:03:44 +02:00
|
|
|
size=262144
|
2012-02-12 23:07:43 +01:00
|
|
|
system=system
|
2013-09-28 21:25:17 +02:00
|
|
|
tags=system.cpu.dcache.tags
|
2013-01-24 19:29:00 +01:00
|
|
|
tgts_per_mshr=20
|
2010-07-27 07:03:44 +02:00
|
|
|
write_buffers=8
|
2015-11-16 12:08:57 +01:00
|
|
|
writeback_clean=false
|
2010-07-27 07:03:44 +02:00
|
|
|
cpu_side=system.cpu.dcache_port
|
2012-03-09 21:33:07 +01:00
|
|
|
mem_side=system.cpu.toL2Bus.slave[1]
|
2010-07-27 07:03:44 +02:00
|
|
|
|
2013-09-28 21:25:17 +02:00
|
|
|
[system.cpu.dcache.tags]
|
|
|
|
type=LRU
|
|
|
|
assoc=2
|
|
|
|
block_size=64
|
|
|
|
clk_domain=system.cpu_clk_domain
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2013-09-28 21:25:17 +02:00
|
|
|
hit_latency=2
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
|
|
|
power_model=Null
|
2014-01-24 22:29:33 +01:00
|
|
|
sequential_access=false
|
2013-09-28 21:25:17 +02:00
|
|
|
size=262144
|
|
|
|
|
2014-01-24 22:29:34 +01:00
|
|
|
[system.cpu.dstage2_mmu]
|
|
|
|
type=ArmStage2MMU
|
|
|
|
children=stage2_tlb
|
|
|
|
eventq_index=0
|
|
|
|
stage2_tlb=system.cpu.dstage2_mmu.stage2_tlb
|
2015-08-30 19:24:19 +02:00
|
|
|
sys=system
|
2014-01-24 22:29:34 +01:00
|
|
|
tlb=system.cpu.dtb
|
|
|
|
|
|
|
|
[system.cpu.dstage2_mmu.stage2_tlb]
|
|
|
|
type=ArmTLB
|
|
|
|
children=walker
|
|
|
|
eventq_index=0
|
|
|
|
is_stage2=true
|
|
|
|
size=32
|
|
|
|
walker=system.cpu.dstage2_mmu.stage2_tlb.walker
|
|
|
|
|
|
|
|
[system.cpu.dstage2_mmu.stage2_tlb.walker]
|
|
|
|
type=ArmTableWalker
|
|
|
|
clk_domain=system.cpu_clk_domain
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2014-01-24 22:29:34 +01:00
|
|
|
eventq_index=0
|
|
|
|
is_stage2=true
|
|
|
|
num_squash_per_cycle=2
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
|
|
|
power_model=Null
|
2014-01-24 22:29:34 +01:00
|
|
|
sys=system
|
|
|
|
|
2010-07-27 07:03:44 +02:00
|
|
|
[system.cpu.dtb]
|
|
|
|
type=ArmTLB
|
2012-02-12 23:07:43 +01:00
|
|
|
children=walker
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2014-01-24 22:29:34 +01:00
|
|
|
is_stage2=false
|
2010-07-27 07:03:44 +02:00
|
|
|
size=64
|
2012-02-12 23:07:43 +01:00
|
|
|
walker=system.cpu.dtb.walker
|
|
|
|
|
|
|
|
[system.cpu.dtb.walker]
|
|
|
|
type=ArmTableWalker
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2014-01-24 22:29:34 +01:00
|
|
|
is_stage2=false
|
2012-09-25 18:49:41 +02:00
|
|
|
num_squash_per_cycle=2
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
|
|
|
power_model=Null
|
2012-02-12 23:07:43 +01:00
|
|
|
sys=system
|
2012-03-09 21:33:07 +01:00
|
|
|
port=system.cpu.toL2Bus.slave[3]
|
2010-07-27 07:03:44 +02:00
|
|
|
|
|
|
|
[system.cpu.icache]
|
2015-08-30 19:24:19 +02:00
|
|
|
type=Cache
|
2013-09-28 21:25:17 +02:00
|
|
|
children=tags
|
2012-03-09 21:33:07 +01:00
|
|
|
addr_ranges=0:18446744073709551615
|
2010-07-27 07:03:44 +02:00
|
|
|
assoc=2
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2015-11-16 12:08:57 +01:00
|
|
|
clusivity=mostly_incl
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2015-08-30 19:24:19 +02:00
|
|
|
demand_mshr_reserve=1
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2013-01-24 19:29:00 +01:00
|
|
|
hit_latency=2
|
2015-08-30 19:24:19 +02:00
|
|
|
is_read_only=true
|
2010-07-27 07:03:44 +02:00
|
|
|
max_miss_count=0
|
2013-01-24 19:29:00 +01:00
|
|
|
mshrs=4
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
|
|
|
power_model=Null
|
2010-07-27 07:03:44 +02:00
|
|
|
prefetch_on_access=false
|
2012-02-12 23:07:43 +01:00
|
|
|
prefetcher=Null
|
2013-01-24 19:29:00 +01:00
|
|
|
response_latency=2
|
2014-01-24 22:29:33 +01:00
|
|
|
sequential_access=false
|
2010-07-27 07:03:44 +02:00
|
|
|
size=131072
|
2012-02-12 23:07:43 +01:00
|
|
|
system=system
|
2013-09-28 21:25:17 +02:00
|
|
|
tags=system.cpu.icache.tags
|
2013-01-24 19:29:00 +01:00
|
|
|
tgts_per_mshr=20
|
2010-07-27 07:03:44 +02:00
|
|
|
write_buffers=8
|
2015-11-16 12:08:57 +01:00
|
|
|
writeback_clean=true
|
2010-07-27 07:03:44 +02:00
|
|
|
cpu_side=system.cpu.icache_port
|
2012-03-09 21:33:07 +01:00
|
|
|
mem_side=system.cpu.toL2Bus.slave[0]
|
2010-07-27 07:03:44 +02:00
|
|
|
|
2013-09-28 21:25:17 +02:00
|
|
|
[system.cpu.icache.tags]
|
|
|
|
type=LRU
|
|
|
|
assoc=2
|
|
|
|
block_size=64
|
|
|
|
clk_domain=system.cpu_clk_domain
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2013-09-28 21:25:17 +02:00
|
|
|
hit_latency=2
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
|
|
|
power_model=Null
|
2014-01-24 22:29:33 +01:00
|
|
|
sequential_access=false
|
2013-09-28 21:25:17 +02:00
|
|
|
size=131072
|
|
|
|
|
2012-02-12 23:07:43 +01:00
|
|
|
[system.cpu.interrupts]
|
|
|
|
type=ArmInterrupts
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2012-02-12 23:07:43 +01:00
|
|
|
|
2013-01-24 19:29:00 +01:00
|
|
|
[system.cpu.isa]
|
|
|
|
type=ArmISA
|
2015-11-16 12:08:57 +01:00
|
|
|
decoderFlavour=Generic
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2013-01-24 19:29:00 +01:00
|
|
|
fpsid=1090793632
|
2014-01-24 22:29:34 +01:00
|
|
|
id_aa64afr0_el1=0
|
|
|
|
id_aa64afr1_el1=0
|
|
|
|
id_aa64dfr0_el1=1052678
|
|
|
|
id_aa64dfr1_el1=0
|
|
|
|
id_aa64isar0_el1=0
|
|
|
|
id_aa64isar1_el1=0
|
|
|
|
id_aa64mmfr0_el1=15728642
|
|
|
|
id_aa64mmfr1_el1=0
|
|
|
|
id_aa64pfr0_el1=17
|
|
|
|
id_aa64pfr1_el1=0
|
2013-01-24 19:29:00 +01:00
|
|
|
id_isar0=34607377
|
|
|
|
id_isar1=34677009
|
|
|
|
id_isar2=555950401
|
|
|
|
id_isar3=17899825
|
|
|
|
id_isar4=268501314
|
|
|
|
id_isar5=0
|
2014-01-24 22:29:34 +01:00
|
|
|
id_mmfr0=270536963
|
2013-01-24 19:29:00 +01:00
|
|
|
id_mmfr1=0
|
|
|
|
id_mmfr2=19070976
|
2014-01-24 22:29:34 +01:00
|
|
|
id_mmfr3=34611729
|
2013-01-24 19:29:00 +01:00
|
|
|
id_pfr0=49
|
2014-01-24 22:29:34 +01:00
|
|
|
id_pfr1=4113
|
|
|
|
midr=1091551472
|
2015-08-30 19:24:19 +02:00
|
|
|
pmu=Null
|
2014-01-24 22:29:34 +01:00
|
|
|
system=system
|
|
|
|
|
|
|
|
[system.cpu.istage2_mmu]
|
|
|
|
type=ArmStage2MMU
|
|
|
|
children=stage2_tlb
|
|
|
|
eventq_index=0
|
|
|
|
stage2_tlb=system.cpu.istage2_mmu.stage2_tlb
|
2015-08-30 19:24:19 +02:00
|
|
|
sys=system
|
2014-01-24 22:29:34 +01:00
|
|
|
tlb=system.cpu.itb
|
|
|
|
|
|
|
|
[system.cpu.istage2_mmu.stage2_tlb]
|
|
|
|
type=ArmTLB
|
|
|
|
children=walker
|
|
|
|
eventq_index=0
|
|
|
|
is_stage2=true
|
|
|
|
size=32
|
|
|
|
walker=system.cpu.istage2_mmu.stage2_tlb.walker
|
|
|
|
|
|
|
|
[system.cpu.istage2_mmu.stage2_tlb.walker]
|
|
|
|
type=ArmTableWalker
|
|
|
|
clk_domain=system.cpu_clk_domain
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2014-01-24 22:29:34 +01:00
|
|
|
eventq_index=0
|
|
|
|
is_stage2=true
|
|
|
|
num_squash_per_cycle=2
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
|
|
|
power_model=Null
|
2014-01-24 22:29:34 +01:00
|
|
|
sys=system
|
2013-01-24 19:29:00 +01:00
|
|
|
|
2010-07-27 07:03:44 +02:00
|
|
|
[system.cpu.itb]
|
|
|
|
type=ArmTLB
|
2012-02-12 23:07:43 +01:00
|
|
|
children=walker
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2014-01-24 22:29:34 +01:00
|
|
|
is_stage2=false
|
2010-07-27 07:03:44 +02:00
|
|
|
size=64
|
2012-02-12 23:07:43 +01:00
|
|
|
walker=system.cpu.itb.walker
|
|
|
|
|
|
|
|
[system.cpu.itb.walker]
|
|
|
|
type=ArmTableWalker
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2014-01-24 22:29:34 +01:00
|
|
|
is_stage2=false
|
2012-09-25 18:49:41 +02:00
|
|
|
num_squash_per_cycle=2
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
|
|
|
power_model=Null
|
2012-02-12 23:07:43 +01:00
|
|
|
sys=system
|
2012-03-09 21:33:07 +01:00
|
|
|
port=system.cpu.toL2Bus.slave[2]
|
2010-07-27 07:03:44 +02:00
|
|
|
|
|
|
|
[system.cpu.l2cache]
|
2015-08-30 19:24:19 +02:00
|
|
|
type=Cache
|
2013-09-28 21:25:17 +02:00
|
|
|
children=tags
|
2012-03-09 21:33:07 +01:00
|
|
|
addr_ranges=0:18446744073709551615
|
2013-01-24 19:29:00 +01:00
|
|
|
assoc=8
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2015-11-16 12:08:57 +01:00
|
|
|
clusivity=mostly_incl
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2015-08-30 19:24:19 +02:00
|
|
|
demand_mshr_reserve=1
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2013-01-24 19:29:00 +01:00
|
|
|
hit_latency=20
|
2015-08-30 19:24:19 +02:00
|
|
|
is_read_only=false
|
2010-07-27 07:03:44 +02:00
|
|
|
max_miss_count=0
|
2013-01-24 19:29:00 +01:00
|
|
|
mshrs=20
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
|
|
|
power_model=Null
|
2010-07-27 07:03:44 +02:00
|
|
|
prefetch_on_access=false
|
2012-02-12 23:07:43 +01:00
|
|
|
prefetcher=Null
|
2013-01-24 19:29:00 +01:00
|
|
|
response_latency=20
|
2014-01-24 22:29:33 +01:00
|
|
|
sequential_access=false
|
2010-07-27 07:03:44 +02:00
|
|
|
size=2097152
|
2012-02-12 23:07:43 +01:00
|
|
|
system=system
|
2013-09-28 21:25:17 +02:00
|
|
|
tags=system.cpu.l2cache.tags
|
2013-01-24 19:29:00 +01:00
|
|
|
tgts_per_mshr=12
|
2010-07-27 07:03:44 +02:00
|
|
|
write_buffers=8
|
2015-11-16 12:08:57 +01:00
|
|
|
writeback_clean=false
|
2012-03-09 21:33:07 +01:00
|
|
|
cpu_side=system.cpu.toL2Bus.master[0]
|
|
|
|
mem_side=system.membus.slave[1]
|
2010-07-27 07:03:44 +02:00
|
|
|
|
2013-09-28 21:25:17 +02:00
|
|
|
[system.cpu.l2cache.tags]
|
|
|
|
type=LRU
|
|
|
|
assoc=8
|
|
|
|
block_size=64
|
|
|
|
clk_domain=system.cpu_clk_domain
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2013-09-28 21:25:17 +02:00
|
|
|
hit_latency=20
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
|
|
|
power_model=Null
|
2014-01-24 22:29:33 +01:00
|
|
|
sequential_access=false
|
2013-09-28 21:25:17 +02:00
|
|
|
size=2097152
|
|
|
|
|
2010-07-27 07:03:44 +02:00
|
|
|
[system.cpu.toL2Bus]
|
2014-10-11 23:18:51 +02:00
|
|
|
type=CoherentXBar
|
2015-11-16 12:08:57 +01:00
|
|
|
children=snoop_filter
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2015-08-30 19:24:19 +02:00
|
|
|
forward_latency=0
|
|
|
|
frontend_latency=1
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
2016-04-08 18:01:45 +02:00
|
|
|
point_of_coherency=false
|
2016-07-21 18:19:18 +02:00
|
|
|
power_model=Null
|
2015-08-30 19:24:19 +02:00
|
|
|
response_latency=1
|
2015-11-16 12:08:57 +01:00
|
|
|
snoop_filter=system.cpu.toL2Bus.snoop_filter
|
2015-08-30 19:24:19 +02:00
|
|
|
snoop_response_latency=1
|
2013-09-28 21:25:17 +02:00
|
|
|
system=system
|
2010-08-17 14:06:22 +02:00
|
|
|
use_default_range=false
|
2013-01-24 19:29:00 +01:00
|
|
|
width=32
|
2012-03-09 21:33:07 +01:00
|
|
|
master=system.cpu.l2cache.cpu_side
|
2015-08-30 19:24:19 +02:00
|
|
|
slave=system.cpu.icache.mem_side system.cpu.dcache.mem_side system.cpu.itb.walker.port system.cpu.dtb.walker.port
|
2010-07-27 07:03:44 +02:00
|
|
|
|
2015-11-16 12:08:57 +01:00
|
|
|
[system.cpu.toL2Bus.snoop_filter]
|
|
|
|
type=SnoopFilter
|
|
|
|
eventq_index=0
|
|
|
|
lookup_latency=0
|
|
|
|
max_capacity=8388608
|
|
|
|
system=system
|
|
|
|
|
2010-07-27 07:03:44 +02:00
|
|
|
[system.cpu.tracer]
|
|
|
|
type=ExeTracer
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2010-07-27 07:03:44 +02:00
|
|
|
|
|
|
|
[system.cpu.workload]
|
|
|
|
type=LiveProcess
|
|
|
|
cmd=twolf smred
|
2015-08-30 19:24:19 +02:00
|
|
|
cwd=build/ARM/tests/opt/quick/se/70.twolf/arm/linux/simple-timing
|
|
|
|
drivers=
|
2010-07-27 07:03:44 +02:00
|
|
|
egid=100
|
|
|
|
env=
|
|
|
|
errout=cerr
|
|
|
|
euid=100
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2016-07-21 18:19:18 +02:00
|
|
|
executable=/arm/projectscratch/randd/systems/dist/cpu2000/binaries/arm/linux/twolf
|
2010-07-27 07:03:44 +02:00
|
|
|
gid=100
|
|
|
|
input=cin
|
2015-08-30 19:24:19 +02:00
|
|
|
kvmInSE=false
|
2010-07-27 07:03:44 +02:00
|
|
|
max_stack_size=67108864
|
|
|
|
output=cout
|
|
|
|
pid=100
|
|
|
|
ppid=99
|
|
|
|
simpoint=0
|
|
|
|
system=system
|
|
|
|
uid=100
|
2014-10-11 23:18:51 +02:00
|
|
|
useArchPT=false
|
2010-07-27 07:03:44 +02:00
|
|
|
|
2013-09-28 21:25:17 +02:00
|
|
|
[system.cpu_clk_domain]
|
|
|
|
type=SrcClockDomain
|
|
|
|
clock=500
|
2014-09-01 23:55:52 +02:00
|
|
|
domain_id=-1
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2014-09-01 23:55:52 +02:00
|
|
|
init_perf_level=0
|
2013-09-28 21:25:17 +02:00
|
|
|
voltage_domain=system.voltage_domain
|
|
|
|
|
2014-09-01 23:55:52 +02:00
|
|
|
[system.dvfs_handler]
|
|
|
|
type=DVFSHandler
|
|
|
|
domains=
|
|
|
|
enable=false
|
|
|
|
eventq_index=0
|
|
|
|
sys_clk_domain=system.clk_domain
|
|
|
|
transition_latency=100000000
|
|
|
|
|
2010-07-27 07:03:44 +02:00
|
|
|
[system.membus]
|
2014-10-11 23:18:51 +02:00
|
|
|
type=CoherentXBar
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.clk_domain
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2015-08-30 19:24:19 +02:00
|
|
|
forward_latency=4
|
|
|
|
frontend_latency=3
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
2016-04-08 18:01:45 +02:00
|
|
|
point_of_coherency=true
|
2016-07-21 18:19:18 +02:00
|
|
|
power_model=Null
|
2015-08-30 19:24:19 +02:00
|
|
|
response_latency=2
|
2014-10-11 23:18:51 +02:00
|
|
|
snoop_filter=Null
|
2015-08-30 19:24:19 +02:00
|
|
|
snoop_response_latency=4
|
2013-09-28 21:25:17 +02:00
|
|
|
system=system
|
2010-08-17 14:06:22 +02:00
|
|
|
use_default_range=false
|
2015-08-30 19:24:19 +02:00
|
|
|
width=16
|
2012-09-25 18:49:41 +02:00
|
|
|
master=system.physmem.port
|
2012-03-09 21:33:07 +01:00
|
|
|
slave=system.system_port system.cpu.l2cache.mem_side
|
2010-07-27 07:03:44 +02:00
|
|
|
|
|
|
|
[system.physmem]
|
2012-05-09 20:52:14 +02:00
|
|
|
type=SimpleMemory
|
2012-09-25 18:49:41 +02:00
|
|
|
bandwidth=73.000000
|
2013-09-28 21:25:17 +02:00
|
|
|
clk_domain=system.clk_domain
|
|
|
|
conf_table_reported=true
|
2016-07-21 18:19:18 +02:00
|
|
|
default_p_state=UNDEFINED
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2012-05-09 20:52:14 +02:00
|
|
|
in_addr_map=true
|
2010-07-27 07:03:44 +02:00
|
|
|
latency=30000
|
|
|
|
latency_var=0
|
|
|
|
null=false
|
2016-07-21 18:19:18 +02:00
|
|
|
p_state_clk_gate_bins=20
|
|
|
|
p_state_clk_gate_max=1000000000000
|
|
|
|
p_state_clk_gate_min=1000
|
|
|
|
power_model=Null
|
2010-07-27 07:03:44 +02:00
|
|
|
range=0:134217727
|
2012-03-09 21:33:07 +01:00
|
|
|
port=system.membus.master[0]
|
2010-07-27 07:03:44 +02:00
|
|
|
|
2013-09-28 21:25:17 +02:00
|
|
|
[system.voltage_domain]
|
|
|
|
type=VoltageDomain
|
2014-01-24 22:29:33 +01:00
|
|
|
eventq_index=0
|
2013-09-28 21:25:17 +02:00
|
|
|
voltage=1.000000
|
|
|
|
|