2009-04-18 16:42:29 +02:00
|
|
|
|
|
|
|
---------- Begin Simulation Statistics ----------
|
2013-05-30 18:54:18 +02:00
|
|
|
sim_seconds 0.000022 # Number of seconds simulated
|
|
|
|
sim_ticks 21759500 # Number of ticks simulated
|
|
|
|
final_tick 21759500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
|
2011-06-21 00:57:14 +02:00
|
|
|
sim_freq 1000000000000 # Frequency of simulated ticks
|
2013-05-30 18:54:18 +02:00
|
|
|
host_inst_rate 43168 # Simulator instruction rate (inst/s)
|
|
|
|
host_op_rate 43158 # Simulator op (including micro ops) rate (op/s)
|
|
|
|
host_tick_rate 182102261 # Simulator tick rate (ticks/s)
|
|
|
|
host_mem_usage 228268 # Number of bytes of host memory used
|
|
|
|
host_seconds 0.12 # Real time elapsed on the host
|
2012-08-15 16:38:05 +02:00
|
|
|
sim_insts 5156 # Number of instructions simulated
|
|
|
|
sim_ops 5156 # Number of ops (including micro ops) simulated
|
2013-01-31 13:49:16 +01:00
|
|
|
system.physmem.bytes_read::cpu.inst 21504 # Number of bytes read from this memory
|
|
|
|
system.physmem.bytes_read::cpu.data 9088 # Number of bytes read from this memory
|
|
|
|
system.physmem.bytes_read::total 30592 # Number of bytes read from this memory
|
|
|
|
system.physmem.bytes_inst_read::cpu.inst 21504 # Number of instructions bytes read from this memory
|
|
|
|
system.physmem.bytes_inst_read::total 21504 # Number of instructions bytes read from this memory
|
|
|
|
system.physmem.num_reads::cpu.inst 336 # Number of read requests responded to by this memory
|
|
|
|
system.physmem.num_reads::cpu.data 142 # Number of read requests responded to by this memory
|
|
|
|
system.physmem.num_reads::total 478 # Number of read requests responded to by this memory
|
2013-05-30 18:54:18 +02:00
|
|
|
system.physmem.bw_read::cpu.inst 988258002 # Total read bandwidth from this memory (bytes/s)
|
|
|
|
system.physmem.bw_read::cpu.data 417656656 # Total read bandwidth from this memory (bytes/s)
|
|
|
|
system.physmem.bw_read::total 1405914658 # Total read bandwidth from this memory (bytes/s)
|
|
|
|
system.physmem.bw_inst_read::cpu.inst 988258002 # Instruction read bandwidth from this memory (bytes/s)
|
|
|
|
system.physmem.bw_inst_read::total 988258002 # Instruction read bandwidth from this memory (bytes/s)
|
|
|
|
system.physmem.bw_total::cpu.inst 988258002 # Total bandwidth to/from this memory (bytes/s)
|
|
|
|
system.physmem.bw_total::cpu.data 417656656 # Total bandwidth to/from this memory (bytes/s)
|
|
|
|
system.physmem.bw_total::total 1405914658 # Total bandwidth to/from this memory (bytes/s)
|
2013-01-31 13:49:16 +01:00
|
|
|
system.physmem.readReqs 478 # Total number of read requests seen
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.writeReqs 0 # Total number of write requests seen
|
2013-01-31 13:49:16 +01:00
|
|
|
system.physmem.cpureqs 478 # Reqs generatd by CPU via cache - shady
|
|
|
|
system.physmem.bytesRead 30592 # Total number of bytes read from memory
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.bytesWritten 0 # Total number of bytes written to memory
|
2013-01-31 13:49:16 +01:00
|
|
|
system.physmem.bytesConsumedRd 30592 # bytesRead derated as per pkt->getSize()
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize()
|
|
|
|
system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q
|
|
|
|
system.physmem.neitherReadNorWrite 0 # Reqs where no action is needed
|
2013-05-30 18:54:18 +02:00
|
|
|
system.physmem.perBankRdReqs::0 30 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::1 0 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::2 1 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::3 0 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::4 7 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::5 3 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::6 13 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::7 54 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::8 64 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::9 77 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::10 44 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::11 20 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::12 51 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::13 29 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::14 77 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::15 8 # Track reads on a per bank basis
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::3 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::4 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::5 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::6 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::7 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::8 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::9 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::10 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::11 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::12 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::13 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
|
|
|
|
system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
|
2013-05-30 18:54:18 +02:00
|
|
|
system.physmem.totGap 21680500 # Total gap between requests
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.readPktSize::0 0 # Categorize read packet sizes
|
|
|
|
system.physmem.readPktSize::1 0 # Categorize read packet sizes
|
|
|
|
system.physmem.readPktSize::2 0 # Categorize read packet sizes
|
|
|
|
system.physmem.readPktSize::3 0 # Categorize read packet sizes
|
|
|
|
system.physmem.readPktSize::4 0 # Categorize read packet sizes
|
|
|
|
system.physmem.readPktSize::5 0 # Categorize read packet sizes
|
2013-01-31 13:49:16 +01:00
|
|
|
system.physmem.readPktSize::6 478 # Categorize read packet sizes
|
2013-03-01 19:20:30 +01:00
|
|
|
system.physmem.writePktSize::0 0 # Categorize write packet sizes
|
|
|
|
system.physmem.writePktSize::1 0 # Categorize write packet sizes
|
|
|
|
system.physmem.writePktSize::2 0 # Categorize write packet sizes
|
|
|
|
system.physmem.writePktSize::3 0 # Categorize write packet sizes
|
|
|
|
system.physmem.writePktSize::4 0 # Categorize write packet sizes
|
|
|
|
system.physmem.writePktSize::5 0 # Categorize write packet sizes
|
|
|
|
system.physmem.writePktSize::6 0 # Categorize write packet sizes
|
2013-05-30 18:54:18 +02:00
|
|
|
system.physmem.rdQLenPdf::0 284 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::1 132 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::2 43 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::3 16 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::4 3 # What read queue length does an incoming req see
|
2012-10-30 14:35:32 +01:00
|
|
|
system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
|
2013-05-30 18:54:18 +02:00
|
|
|
system.physmem.bytesPerActivate::samples 103 # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::mean 242.330097 # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::gmean 156.624939 # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::stdev 303.862985 # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::64 39 37.86% 37.86% # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::128 15 14.56% 52.43% # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::192 16 15.53% 67.96% # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::256 7 6.80% 74.76% # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::320 8 7.77% 82.52% # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::384 2 1.94% 84.47% # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::448 4 3.88% 88.35% # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::512 1 0.97% 89.32% # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::576 4 3.88% 93.20% # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::704 1 0.97% 94.17% # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::832 2 1.94% 96.12% # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::960 1 0.97% 97.09% # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::1024 2 1.94% 99.03% # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::2368 1 0.97% 100.00% # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::total 103 # Bytes accessed per row activation
|
|
|
|
system.physmem.totQLat 2435500 # Total cycles spent in queuing delays
|
|
|
|
system.physmem.totMemAccLat 13501750 # Sum of mem lat for all requests
|
2013-01-31 13:49:16 +01:00
|
|
|
system.physmem.totBusLat 2390000 # Total cycles spent in databus access
|
2013-05-30 18:54:18 +02:00
|
|
|
system.physmem.totBankLat 8676250 # Total cycles spent in bank access
|
|
|
|
system.physmem.avgQLat 5095.19 # Average queueing delay per request
|
|
|
|
system.physmem.avgBankLat 18151.15 # Average bank access latency per request
|
2013-01-31 13:49:16 +01:00
|
|
|
system.physmem.avgBusLat 5000.00 # Average bus latency per request
|
2013-05-30 18:54:18 +02:00
|
|
|
system.physmem.avgMemAccLat 28246.34 # Average memory access latency
|
|
|
|
system.physmem.avgRdBW 1405.91 # Average achieved read bandwidth in MB/s
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
|
2013-05-30 18:54:18 +02:00
|
|
|
system.physmem.avgConsumedRdBW 1405.91 # Average consumed read bandwidth in MB/s
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s
|
2013-01-31 13:49:16 +01:00
|
|
|
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MB/s
|
2013-05-30 18:54:18 +02:00
|
|
|
system.physmem.busUtil 10.98 # Data bus utilization in percentage
|
|
|
|
system.physmem.avgRdQLen 0.62 # Average read queue length over time
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.avgWrQLen 0.00 # Average write queue length over time
|
2013-05-30 18:54:18 +02:00
|
|
|
system.physmem.readRowHits 375 # Number of row buffer hits during reads
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
|
2013-05-30 18:54:18 +02:00
|
|
|
system.physmem.readRowHitRate 78.45 # Row buffer hit rate for reads
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
|
2013-05-30 18:54:18 +02:00
|
|
|
system.physmem.avgGap 45356.69 # Average gap between requests
|
|
|
|
system.membus.throughput 1405914658 # Throughput (bytes/s)
|
|
|
|
system.membus.trans_dist::ReadReq 427 # Transaction distribution
|
|
|
|
system.membus.trans_dist::ReadResp 427 # Transaction distribution
|
|
|
|
system.membus.trans_dist::ReadExReq 51 # Transaction distribution
|
|
|
|
system.membus.trans_dist::ReadExResp 51 # Transaction distribution
|
|
|
|
system.membus.pkt_count_system.cpu.l2cache.mem_side 956 # Packet count per connected master and slave (bytes)
|
|
|
|
system.membus.pkt_count 956 # Packet count per connected master and slave (bytes)
|
|
|
|
system.membus.tot_pkt_size_system.cpu.l2cache.mem_side 30592 # Cumulative packet size per connected master and slave (bytes)
|
|
|
|
system.membus.tot_pkt_size 30592 # Cumulative packet size per connected master and slave (bytes)
|
|
|
|
system.membus.data_through_bus 30592 # Total data (bytes)
|
|
|
|
system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
|
|
|
|
system.membus.reqLayer0.occupancy 590000 # Layer occupancy (ticks)
|
|
|
|
system.membus.reqLayer0.utilization 2.7 # Layer utilization (%)
|
|
|
|
system.membus.respLayer1.occupancy 4475750 # Layer occupancy (ticks)
|
|
|
|
system.membus.respLayer1.utilization 20.6 # Layer utilization (%)
|
|
|
|
system.cpu.branchPred.lookups 2196 # Number of BP lookups
|
|
|
|
system.cpu.branchPred.condPredicted 1494 # Number of conditional branches predicted
|
|
|
|
system.cpu.branchPred.condIncorrect 438 # Number of conditional branches incorrect
|
|
|
|
system.cpu.branchPred.BTBLookups 1671 # Number of BTB lookups
|
|
|
|
system.cpu.branchPred.BTBHits 505 # Number of BTB hits
|
2013-01-24 19:29:00 +01:00
|
|
|
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.branchPred.BTBHitPct 30.221424 # BTB Hit Percentage
|
|
|
|
system.cpu.branchPred.usedRAS 262 # Number of times the RAS was used to get a target.
|
|
|
|
system.cpu.branchPred.RASInCorrect 68 # Number of incorrect RAS predictions.
|
2009-04-18 16:42:29 +02:00
|
|
|
system.cpu.dtb.read_hits 0 # DTB read hits
|
|
|
|
system.cpu.dtb.read_misses 0 # DTB read misses
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.dtb.read_accesses 0 # DTB read accesses
|
2009-04-18 16:42:29 +02:00
|
|
|
system.cpu.dtb.write_hits 0 # DTB write hits
|
|
|
|
system.cpu.dtb.write_misses 0 # DTB write misses
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.dtb.write_accesses 0 # DTB write accesses
|
|
|
|
system.cpu.dtb.hits 0 # DTB hits
|
|
|
|
system.cpu.dtb.misses 0 # DTB misses
|
|
|
|
system.cpu.dtb.accesses 0 # DTB accesses
|
|
|
|
system.cpu.itb.read_hits 0 # DTB read hits
|
|
|
|
system.cpu.itb.read_misses 0 # DTB read misses
|
|
|
|
system.cpu.itb.read_accesses 0 # DTB read accesses
|
|
|
|
system.cpu.itb.write_hits 0 # DTB write hits
|
|
|
|
system.cpu.itb.write_misses 0 # DTB write misses
|
|
|
|
system.cpu.itb.write_accesses 0 # DTB write accesses
|
|
|
|
system.cpu.itb.hits 0 # DTB hits
|
|
|
|
system.cpu.itb.misses 0 # DTB misses
|
|
|
|
system.cpu.itb.accesses 0 # DTB accesses
|
|
|
|
system.cpu.workload.num_syscalls 8 # Number of system calls
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.numCycles 43520 # number of cpu cycles simulated
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
|
|
|
|
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.fetch.icacheStallCycles 8865 # Number of cycles fetch is stalled on an Icache miss
|
|
|
|
system.cpu.fetch.Insts 13232 # Number of instructions fetch has processed
|
|
|
|
system.cpu.fetch.Branches 2196 # Number of branches that fetch encountered
|
|
|
|
system.cpu.fetch.predictedBranches 767 # Number of branches that fetch has predicted taken
|
|
|
|
system.cpu.fetch.Cycles 3240 # Number of cycles fetch has run and was not squashing or blocked
|
|
|
|
system.cpu.fetch.SquashCycles 1388 # Number of cycles fetch has spent squashing
|
|
|
|
system.cpu.fetch.BlockedCycles 1327 # Number of cycles fetch has spent blocked
|
2012-10-30 14:35:32 +01:00
|
|
|
system.cpu.fetch.PendingTrapStallCycles 143 # Number of stall cycles due to pending traps
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.fetch.CacheLines 1994 # Number of cache lines fetched
|
|
|
|
system.cpu.fetch.IcacheSquashes 285 # Number of outstanding Icache misses that were squashed
|
|
|
|
system.cpu.fetch.rateDist::samples 14495 # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::mean 0.912867 # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::stdev 2.222713 # Number of instructions fetched each cycle (Total)
|
2009-07-07 00:49:48 +02:00
|
|
|
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.fetch.rateDist::0 11255 77.65% 77.65% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::1 1338 9.23% 86.88% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::2 104 0.72% 87.60% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::3 132 0.91% 88.51% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::4 307 2.12% 90.62% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::5 118 0.81% 91.44% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::6 149 1.03% 92.47% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::7 158 1.09% 93.56% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::8 934 6.44% 100.00% # Number of instructions fetched each cycle (Total)
|
2009-07-07 00:49:48 +02:00
|
|
|
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.fetch.rateDist::total 14495 # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.branchRate 0.050460 # Number of branch fetches per cycle
|
|
|
|
system.cpu.fetch.rate 0.304044 # Number of inst fetches per cycle
|
|
|
|
system.cpu.decode.IdleCycles 8953 # Number of cycles decode is idle
|
|
|
|
system.cpu.decode.BlockedCycles 1558 # Number of cycles decode is blocked
|
|
|
|
system.cpu.decode.RunCycles 3054 # Number of cycles decode is running
|
|
|
|
system.cpu.decode.UnblockCycles 53 # Number of cycles decode is unblocking
|
|
|
|
system.cpu.decode.SquashCycles 877 # Number of cycles decode is squashing
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.decode.BranchResolved 168 # Number of times decode resolved a branch
|
|
|
|
system.cpu.decode.BranchMispred 44 # Number of times decode detected a branch misprediction
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.decode.DecodedInsts 12351 # Number of instructions handled by decode
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.decode.SquashedInsts 174 # Number of squashed instructions handled by decode
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.rename.SquashCycles 877 # Number of cycles rename is squashing
|
|
|
|
system.cpu.rename.IdleCycles 9138 # Number of cycles rename is idle
|
|
|
|
system.cpu.rename.BlockCycles 511 # Number of cycles rename is blocking
|
|
|
|
system.cpu.rename.serializeStallCycles 897 # count of cycles rename stalled for serializing inst
|
|
|
|
system.cpu.rename.RunCycles 2924 # Number of cycles rename is running
|
|
|
|
system.cpu.rename.UnblockCycles 148 # Number of cycles rename is unblocking
|
|
|
|
system.cpu.rename.RenamedInsts 11915 # Number of instructions processed by rename
|
|
|
|
system.cpu.rename.ROBFullEvents 7 # Number of times rename has blocked due to ROB full
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.rename.IQFullEvents 6 # Number of times rename has blocked due to IQ full
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.rename.LSQFullEvents 124 # Number of times rename has blocked due to LSQ full
|
|
|
|
system.cpu.rename.RenamedOperands 7195 # Number of destination operands rename has renamed
|
|
|
|
system.cpu.rename.RenameLookups 14132 # Number of register rename lookups that rename has made
|
|
|
|
system.cpu.rename.int_rename_lookups 14128 # Number of integer rename lookups
|
2011-09-17 18:34:03 +02:00
|
|
|
system.cpu.rename.fp_rename_lookups 4 # Number of floating rename lookups
|
2012-08-15 16:38:05 +02:00
|
|
|
system.cpu.rename.CommittedMaps 3398 # Number of HB maps that are committed
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.rename.UndoneMaps 3797 # Number of HB maps that are undone due to squashing
|
|
|
|
system.cpu.rename.serializingInsts 17 # count of serializing insts renamed
|
|
|
|
system.cpu.rename.tempSerializingInsts 11 # count of temporary serializing insts renamed
|
|
|
|
system.cpu.rename.skidInsts 333 # count of insts added to the skid buffer
|
|
|
|
system.cpu.memDep0.insertedLoads 2463 # Number of loads inserted to the mem dependence unit.
|
|
|
|
system.cpu.memDep0.insertedStores 1193 # Number of stores inserted to the mem dependence unit.
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.memDep0.conflictingLoads 1 # Number of conflicting loads.
|
|
|
|
system.cpu.memDep0.conflictingStores 1 # Number of conflicting stores.
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.iq.iqInstsAdded 9245 # Number of instructions added to the IQ (excludes non-spec)
|
|
|
|
system.cpu.iq.iqNonSpecInstsAdded 12 # Number of non-speculative instructions added to the IQ
|
|
|
|
system.cpu.iq.iqInstsIssued 8313 # Number of instructions issued
|
|
|
|
system.cpu.iq.iqSquashedInstsIssued 42 # Number of squashed instructions issued
|
|
|
|
system.cpu.iq.iqSquashedInstsExamined 3584 # Number of squashed instructions iterated over during squash; mainly for profiling
|
|
|
|
system.cpu.iq.iqSquashedOperandsExamined 2108 # Number of squashed operands that are examined and possibly removed from graph
|
|
|
|
system.cpu.iq.iqSquashedNonSpecRemoved 2 # Number of squashed non-spec instructions that were removed
|
|
|
|
system.cpu.iq.issued_per_cycle::samples 14495 # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::mean 0.573508 # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::stdev 1.239818 # Number of insts issued each cycle
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.iq.issued_per_cycle::0 10895 75.16% 75.16% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::1 1434 9.89% 85.06% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::2 892 6.15% 91.21% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::3 557 3.84% 95.05% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::4 358 2.47% 97.52% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::5 226 1.56% 99.08% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::6 86 0.59% 99.68% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::7 30 0.21% 99.88% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::8 17 0.12% 100.00% # Number of insts issued each cycle
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.iq.issued_per_cycle::total 14495 # Number of insts issued each cycle
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.iq.fu_full::IntAlu 5 3.14% 3.14% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::IntMult 0 0.00% 3.14% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::IntDiv 0 0.00% 3.14% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::FloatAdd 0 0.00% 3.14% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::FloatCmp 0 0.00% 3.14% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::FloatCvt 0 0.00% 3.14% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::FloatMult 0 0.00% 3.14% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::FloatDiv 0 0.00% 3.14% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::FloatSqrt 0 0.00% 3.14% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdAdd 0 0.00% 3.14% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 3.14% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdAlu 0 0.00% 3.14% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdCmp 0 0.00% 3.14% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdCvt 0 0.00% 3.14% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdMisc 0 0.00% 3.14% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdMult 0 0.00% 3.14% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 3.14% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdShift 0 0.00% 3.14% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 3.14% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdSqrt 0 0.00% 3.14% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 3.14% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 3.14% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 3.14% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 3.14% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 3.14% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 3.14% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 3.14% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 3.14% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 3.14% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::MemRead 100 62.89% 66.04% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::MemWrite 54 33.96% 100.00% # attempts to use FU when none available
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
|
2011-04-20 03:45:23 +02:00
|
|
|
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.iq.FU_type_0::IntAlu 4947 59.51% 59.51% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::IntMult 5 0.06% 59.57% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::IntDiv 2 0.02% 59.59% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::FloatAdd 2 0.02% 59.62% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 59.62% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 59.62% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::FloatMult 0 0.00% 59.62% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 59.62% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 59.62% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 59.62% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 59.62% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 59.62% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 59.62% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 59.62% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 59.62% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdMult 0 0.00% 59.62% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 59.62% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdShift 0 0.00% 59.62% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 59.62% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 59.62% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 59.62% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 59.62% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 59.62% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 59.62% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 59.62% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 59.62% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 59.62% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 59.62% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 59.62% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::MemRead 2253 27.10% 86.72% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::MemWrite 1104 13.28% 100.00% # Type of FU issued
|
2011-04-20 03:45:23 +02:00
|
|
|
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.iq.FU_type_0::total 8313 # Type of FU issued
|
|
|
|
system.cpu.iq.rate 0.191016 # Inst issue rate
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.iq.fu_busy_cnt 159 # FU busy when requested
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.iq.fu_busy_rate 0.019127 # FU busy rate (busy events/executed inst)
|
|
|
|
system.cpu.iq.int_inst_queue_reads 31318 # Number of integer instruction queue reads
|
|
|
|
system.cpu.iq.int_inst_queue_writes 12850 # Number of integer instruction queue writes
|
|
|
|
system.cpu.iq.int_inst_queue_wakeup_accesses 7467 # Number of integer instruction queue wakeup accesses
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.iq.fp_inst_queue_reads 4 # Number of floating instruction queue reads
|
|
|
|
system.cpu.iq.fp_inst_queue_writes 2 # Number of floating instruction queue writes
|
|
|
|
system.cpu.iq.fp_inst_queue_wakeup_accesses 2 # Number of floating instruction queue wakeup accesses
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.iq.int_alu_accesses 8470 # Number of integer alu accesses
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.iq.fp_alu_accesses 2 # Number of floating point alu accesses
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.iew.lsq.thread0.forwLoads 69 # Number of loads that had data forwarded from stores
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.iew.lsq.thread0.squashedLoads 1300 # Number of loads squashed
|
2012-10-30 14:35:32 +01:00
|
|
|
system.cpu.iew.lsq.thread0.ignoredResponses 5 # Number of memory responses ignored because the instruction is squashed
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.iew.lsq.thread0.memOrderViolation 12 # Number of memory ordering violations
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.iew.lsq.thread0.squashedStores 268 # Number of stores squashed
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
|
|
|
|
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
|
|
|
|
system.cpu.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.iew.lsq.thread0.cacheBlocked 38 # Number of times an access to memory failed due to the cache being blocked
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.iew.iewSquashCycles 877 # Number of cycles IEW is squashing
|
|
|
|
system.cpu.iew.iewBlockCycles 334 # Number of cycles IEW is blocking
|
|
|
|
system.cpu.iew.iewUnblockCycles 17 # Number of cycles IEW is unblocking
|
|
|
|
system.cpu.iew.iewDispatchedInsts 10786 # Number of instructions dispatched to IQ
|
|
|
|
system.cpu.iew.iewDispSquashedInsts 86 # Number of squashed instructions skipped by dispatch
|
|
|
|
system.cpu.iew.iewDispLoadInsts 2463 # Number of dispatched load instructions
|
|
|
|
system.cpu.iew.iewDispStoreInsts 1193 # Number of dispatched store instructions
|
|
|
|
system.cpu.iew.iewDispNonSpecInsts 12 # Number of dispatched non-speculative instructions
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.iew.iewIQFullEvents 2 # Number of times the IQ has become full, causing a stall
|
2012-10-30 14:35:32 +01:00
|
|
|
system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.iew.memOrderViolationEvents 12 # Number of memory order violations
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.iew.predictedTakenIncorrect 102 # Number of branches that were predicted taken incorrectly
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.iew.predictedNotTakenIncorrect 359 # Number of branches that were predicted not taken incorrectly
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.iew.branchMispredicts 461 # Number of branch mispredicts detected at execute
|
|
|
|
system.cpu.iew.iewExecutedInsts 7936 # Number of executed instructions
|
|
|
|
system.cpu.iew.iewExecLoadInsts 2118 # Number of load instructions executed
|
|
|
|
system.cpu.iew.iewExecSquashedInsts 377 # Number of squashed instructions skipped in execute
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.iew.exec_swp 0 # number of swp insts executed
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.iew.exec_nop 1529 # number of nop insts executed
|
|
|
|
system.cpu.iew.exec_refs 3196 # number of memory reference insts executed
|
|
|
|
system.cpu.iew.exec_branches 1356 # Number of branches executed
|
|
|
|
system.cpu.iew.exec_stores 1078 # Number of stores executed
|
|
|
|
system.cpu.iew.exec_rate 0.182353 # Inst execution rate
|
|
|
|
system.cpu.iew.wb_sent 7562 # cumulative count of insts sent to commit
|
|
|
|
system.cpu.iew.wb_count 7469 # cumulative count of insts written-back
|
|
|
|
system.cpu.iew.wb_producers 2922 # num instructions producing a value
|
|
|
|
system.cpu.iew.wb_consumers 4200 # num instructions consuming a value
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.iew.wb_rate 0.171622 # insts written-back per cycle
|
|
|
|
system.cpu.iew.wb_fanout 0.695714 # average fanout of values written-back
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.commit.commitSquashedInsts 4965 # The number of squashed insts skipped by commit
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.commit.commitNonSpecStalls 10 # The number of times commit has been forced to stall to communicate backwards
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.commit.branchMispredicts 395 # The number of times a branch was mispredicted
|
|
|
|
system.cpu.commit.committed_per_cycle::samples 13618 # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::mean 0.426862 # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::stdev 1.205287 # Number of insts commited each cycle
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.commit.committed_per_cycle::0 11210 82.32% 82.32% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::1 1002 7.36% 89.68% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::2 633 4.65% 94.32% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::3 319 2.34% 96.67% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::4 147 1.08% 97.75% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::5 94 0.69% 98.44% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::6 67 0.49% 98.93% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::7 40 0.29% 99.22% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::8 106 0.78% 100.00% # Number of insts commited each cycle
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.commit.committed_per_cycle::total 13618 # Number of insts commited each cycle
|
2012-08-15 16:38:05 +02:00
|
|
|
system.cpu.commit.committedInsts 5813 # Number of instructions committed
|
|
|
|
system.cpu.commit.committedOps 5813 # Number of ops (including micro ops) committed
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
|
2012-08-15 16:38:05 +02:00
|
|
|
system.cpu.commit.refs 2088 # Number of memory references committed
|
|
|
|
system.cpu.commit.loads 1163 # Number of loads committed
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.commit.membars 0 # Number of memory barriers committed
|
2012-08-15 16:38:05 +02:00
|
|
|
system.cpu.commit.branches 915 # Number of branches committed
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.commit.fp_insts 2 # Number of committed floating point instructions.
|
2012-08-15 16:38:05 +02:00
|
|
|
system.cpu.commit.int_insts 5111 # Number of committed integer instructions.
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.commit.function_calls 87 # Number of function calls committed.
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.commit.bw_lim_events 106 # number cycles where commit BW limit reached
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.rob.rob_reads 24277 # The number of ROB reads
|
|
|
|
system.cpu.rob.rob_writes 22442 # The number of ROB writes
|
|
|
|
system.cpu.timesIdled 289 # Number of times that the entire CPU went into an idle state and unscheduled itself
|
|
|
|
system.cpu.idleCycles 29025 # Total number of cycles that the CPU has spent unscheduled due to idling
|
2012-08-15 16:38:05 +02:00
|
|
|
system.cpu.committedInsts 5156 # Number of Instructions Simulated
|
|
|
|
system.cpu.committedOps 5156 # Number of Ops (including micro ops) Simulated
|
|
|
|
system.cpu.committedInsts_total 5156 # Number of Instructions Simulated
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.cpi 8.440652 # CPI: Cycles Per Instruction
|
|
|
|
system.cpu.cpi_total 8.440652 # CPI: Total CPI of All Threads
|
|
|
|
system.cpu.ipc 0.118474 # IPC: Instructions Per Cycle
|
|
|
|
system.cpu.ipc_total 0.118474 # IPC: Total IPC of All Threads
|
|
|
|
system.cpu.int_regfile_reads 10757 # number of integer regfile reads
|
|
|
|
system.cpu.int_regfile_writes 5239 # number of integer regfile writes
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.fp_regfile_reads 3 # number of floating regfile reads
|
|
|
|
system.cpu.fp_regfile_writes 1 # number of floating regfile writes
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.misc_regfile_reads 148 # number of misc regfile reads
|
|
|
|
system.cpu.toL2Bus.throughput 1414738390 # Throughput (bytes/s)
|
|
|
|
system.cpu.toL2Bus.trans_dist::ReadReq 430 # Transaction distribution
|
|
|
|
system.cpu.toL2Bus.trans_dist::ReadResp 430 # Transaction distribution
|
|
|
|
system.cpu.toL2Bus.trans_dist::ReadExReq 51 # Transaction distribution
|
|
|
|
system.cpu.toL2Bus.trans_dist::ReadExResp 51 # Transaction distribution
|
|
|
|
system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side 678 # Packet count per connected master and slave (bytes)
|
|
|
|
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side 284 # Packet count per connected master and slave (bytes)
|
|
|
|
system.cpu.toL2Bus.pkt_count 962 # Packet count per connected master and slave (bytes)
|
|
|
|
system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side 21696 # Cumulative packet size per connected master and slave (bytes)
|
|
|
|
system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side 9088 # Cumulative packet size per connected master and slave (bytes)
|
|
|
|
system.cpu.toL2Bus.tot_pkt_size 30784 # Cumulative packet size per connected master and slave (bytes)
|
|
|
|
system.cpu.toL2Bus.data_through_bus 30784 # Total data (bytes)
|
|
|
|
system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes)
|
|
|
|
system.cpu.toL2Bus.reqLayer0.occupancy 240500 # Layer occupancy (ticks)
|
|
|
|
system.cpu.toL2Bus.reqLayer0.utilization 1.1 # Layer utilization (%)
|
|
|
|
system.cpu.toL2Bus.respLayer0.occupancy 508500 # Layer occupancy (ticks)
|
|
|
|
system.cpu.toL2Bus.respLayer0.utilization 2.3 # Layer utilization (%)
|
|
|
|
system.cpu.toL2Bus.respLayer1.occupancy 213000 # Layer occupancy (ticks)
|
|
|
|
system.cpu.toL2Bus.respLayer1.utilization 1.0 # Layer utilization (%)
|
2012-06-29 17:19:03 +02:00
|
|
|
system.cpu.icache.replacements 17 # number of replacements
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.icache.tagsinuse 161.130962 # Cycle average of tags in use
|
|
|
|
system.cpu.icache.total_refs 1541 # Total number of references to valid blocks.
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.icache.sampled_refs 339 # Sample count of references to valid blocks.
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.icache.avg_refs 4.545723 # Average number of references to valid blocks.
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.icache.occ_blocks::cpu.inst 161.130962 # Average occupied blocks per requestor
|
|
|
|
system.cpu.icache.occ_percent::cpu.inst 0.078677 # Average percentage of cache occupancy
|
|
|
|
system.cpu.icache.occ_percent::total 0.078677 # Average percentage of cache occupancy
|
|
|
|
system.cpu.icache.ReadReq_hits::cpu.inst 1541 # number of ReadReq hits
|
|
|
|
system.cpu.icache.ReadReq_hits::total 1541 # number of ReadReq hits
|
|
|
|
system.cpu.icache.demand_hits::cpu.inst 1541 # number of demand (read+write) hits
|
|
|
|
system.cpu.icache.demand_hits::total 1541 # number of demand (read+write) hits
|
|
|
|
system.cpu.icache.overall_hits::cpu.inst 1541 # number of overall hits
|
|
|
|
system.cpu.icache.overall_hits::total 1541 # number of overall hits
|
|
|
|
system.cpu.icache.ReadReq_misses::cpu.inst 453 # number of ReadReq misses
|
|
|
|
system.cpu.icache.ReadReq_misses::total 453 # number of ReadReq misses
|
|
|
|
system.cpu.icache.demand_misses::cpu.inst 453 # number of demand (read+write) misses
|
|
|
|
system.cpu.icache.demand_misses::total 453 # number of demand (read+write) misses
|
|
|
|
system.cpu.icache.overall_misses::cpu.inst 453 # number of overall misses
|
|
|
|
system.cpu.icache.overall_misses::total 453 # number of overall misses
|
|
|
|
system.cpu.icache.ReadReq_miss_latency::cpu.inst 30806000 # number of ReadReq miss cycles
|
|
|
|
system.cpu.icache.ReadReq_miss_latency::total 30806000 # number of ReadReq miss cycles
|
|
|
|
system.cpu.icache.demand_miss_latency::cpu.inst 30806000 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.icache.demand_miss_latency::total 30806000 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.icache.overall_miss_latency::cpu.inst 30806000 # number of overall miss cycles
|
|
|
|
system.cpu.icache.overall_miss_latency::total 30806000 # number of overall miss cycles
|
|
|
|
system.cpu.icache.ReadReq_accesses::cpu.inst 1994 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.icache.ReadReq_accesses::total 1994 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.icache.demand_accesses::cpu.inst 1994 # number of demand (read+write) accesses
|
|
|
|
system.cpu.icache.demand_accesses::total 1994 # number of demand (read+write) accesses
|
|
|
|
system.cpu.icache.overall_accesses::cpu.inst 1994 # number of overall (read+write) accesses
|
|
|
|
system.cpu.icache.overall_accesses::total 1994 # number of overall (read+write) accesses
|
|
|
|
system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.227182 # miss rate for ReadReq accesses
|
|
|
|
system.cpu.icache.ReadReq_miss_rate::total 0.227182 # miss rate for ReadReq accesses
|
|
|
|
system.cpu.icache.demand_miss_rate::cpu.inst 0.227182 # miss rate for demand accesses
|
|
|
|
system.cpu.icache.demand_miss_rate::total 0.227182 # miss rate for demand accesses
|
|
|
|
system.cpu.icache.overall_miss_rate::cpu.inst 0.227182 # miss rate for overall accesses
|
|
|
|
system.cpu.icache.overall_miss_rate::total 0.227182 # miss rate for overall accesses
|
|
|
|
system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 68004.415011 # average ReadReq miss latency
|
|
|
|
system.cpu.icache.ReadReq_avg_miss_latency::total 68004.415011 # average ReadReq miss latency
|
|
|
|
system.cpu.icache.demand_avg_miss_latency::cpu.inst 68004.415011 # average overall miss latency
|
|
|
|
system.cpu.icache.demand_avg_miss_latency::total 68004.415011 # average overall miss latency
|
|
|
|
system.cpu.icache.overall_avg_miss_latency::cpu.inst 68004.415011 # average overall miss latency
|
|
|
|
system.cpu.icache.overall_avg_miss_latency::total 68004.415011 # average overall miss latency
|
|
|
|
system.cpu.icache.blocked_cycles::no_mshrs 46 # number of cycles access was blocked
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
2012-10-30 14:35:32 +01:00
|
|
|
system.cpu.icache.blocked::no_mshrs 1 # number of cycles access was blocked
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.icache.avg_blocked_cycles::no_mshrs 46 # average number of cycles each access was blocked
|
2012-05-09 20:52:14 +02:00
|
|
|
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.icache.fast_writes 0 # number of fast writes performed
|
|
|
|
system.cpu.icache.cache_copies 0 # number of cache copies performed
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.icache.ReadReq_mshr_hits::cpu.inst 114 # number of ReadReq MSHR hits
|
|
|
|
system.cpu.icache.ReadReq_mshr_hits::total 114 # number of ReadReq MSHR hits
|
|
|
|
system.cpu.icache.demand_mshr_hits::cpu.inst 114 # number of demand (read+write) MSHR hits
|
|
|
|
system.cpu.icache.demand_mshr_hits::total 114 # number of demand (read+write) MSHR hits
|
|
|
|
system.cpu.icache.overall_mshr_hits::cpu.inst 114 # number of overall MSHR hits
|
|
|
|
system.cpu.icache.overall_mshr_hits::total 114 # number of overall MSHR hits
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.icache.ReadReq_mshr_misses::cpu.inst 339 # number of ReadReq MSHR misses
|
|
|
|
system.cpu.icache.ReadReq_mshr_misses::total 339 # number of ReadReq MSHR misses
|
|
|
|
system.cpu.icache.demand_mshr_misses::cpu.inst 339 # number of demand (read+write) MSHR misses
|
|
|
|
system.cpu.icache.demand_mshr_misses::total 339 # number of demand (read+write) MSHR misses
|
|
|
|
system.cpu.icache.overall_mshr_misses::cpu.inst 339 # number of overall MSHR misses
|
|
|
|
system.cpu.icache.overall_mshr_misses::total 339 # number of overall MSHR misses
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 23945500 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.icache.ReadReq_mshr_miss_latency::total 23945500 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.icache.demand_mshr_miss_latency::cpu.inst 23945500 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.icache.demand_mshr_miss_latency::total 23945500 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.icache.overall_mshr_miss_latency::cpu.inst 23945500 # number of overall MSHR miss cycles
|
|
|
|
system.cpu.icache.overall_mshr_miss_latency::total 23945500 # number of overall MSHR miss cycles
|
|
|
|
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.170010 # mshr miss rate for ReadReq accesses
|
|
|
|
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.170010 # mshr miss rate for ReadReq accesses
|
|
|
|
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.170010 # mshr miss rate for demand accesses
|
|
|
|
system.cpu.icache.demand_mshr_miss_rate::total 0.170010 # mshr miss rate for demand accesses
|
|
|
|
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.170010 # mshr miss rate for overall accesses
|
|
|
|
system.cpu.icache.overall_mshr_miss_rate::total 0.170010 # mshr miss rate for overall accesses
|
|
|
|
system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 70635.693215 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 70635.693215 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 70635.693215 # average overall mshr miss latency
|
|
|
|
system.cpu.icache.demand_avg_mshr_miss_latency::total 70635.693215 # average overall mshr miss latency
|
|
|
|
system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 70635.693215 # average overall mshr miss latency
|
|
|
|
system.cpu.icache.overall_avg_mshr_miss_latency::total 70635.693215 # average overall mshr miss latency
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
|
|
|
|
system.cpu.l2cache.replacements 0 # number of replacements
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.l2cache.tagsinuse 221.094003 # Cycle average of tags in use
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.l2cache.total_refs 3 # Total number of references to valid blocks.
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.l2cache.sampled_refs 427 # Sample count of references to valid blocks.
|
|
|
|
system.cpu.l2cache.avg_refs 0.007026 # Average number of references to valid blocks.
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.l2cache.occ_blocks::cpu.inst 163.410737 # Average occupied blocks per requestor
|
|
|
|
system.cpu.l2cache.occ_blocks::cpu.data 57.683266 # Average occupied blocks per requestor
|
|
|
|
system.cpu.l2cache.occ_percent::cpu.inst 0.004987 # Average percentage of cache occupancy
|
|
|
|
system.cpu.l2cache.occ_percent::cpu.data 0.001760 # Average percentage of cache occupancy
|
|
|
|
system.cpu.l2cache.occ_percent::total 0.006747 # Average percentage of cache occupancy
|
2012-02-12 23:07:43 +01:00
|
|
|
system.cpu.l2cache.ReadReq_hits::cpu.inst 3 # number of ReadReq hits
|
|
|
|
system.cpu.l2cache.ReadReq_hits::total 3 # number of ReadReq hits
|
|
|
|
system.cpu.l2cache.demand_hits::cpu.inst 3 # number of demand (read+write) hits
|
|
|
|
system.cpu.l2cache.demand_hits::total 3 # number of demand (read+write) hits
|
|
|
|
system.cpu.l2cache.overall_hits::cpu.inst 3 # number of overall hits
|
|
|
|
system.cpu.l2cache.overall_hits::total 3 # number of overall hits
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.l2cache.ReadReq_misses::cpu.inst 336 # number of ReadReq misses
|
|
|
|
system.cpu.l2cache.ReadReq_misses::cpu.data 91 # number of ReadReq misses
|
|
|
|
system.cpu.l2cache.ReadReq_misses::total 427 # number of ReadReq misses
|
2012-02-12 23:07:43 +01:00
|
|
|
system.cpu.l2cache.ReadExReq_misses::cpu.data 51 # number of ReadExReq misses
|
|
|
|
system.cpu.l2cache.ReadExReq_misses::total 51 # number of ReadExReq misses
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.l2cache.demand_misses::cpu.inst 336 # number of demand (read+write) misses
|
|
|
|
system.cpu.l2cache.demand_misses::cpu.data 142 # number of demand (read+write) misses
|
|
|
|
system.cpu.l2cache.demand_misses::total 478 # number of demand (read+write) misses
|
|
|
|
system.cpu.l2cache.overall_misses::cpu.inst 336 # number of overall misses
|
|
|
|
system.cpu.l2cache.overall_misses::cpu.data 142 # number of overall misses
|
|
|
|
system.cpu.l2cache.overall_misses::total 478 # number of overall misses
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 23576500 # number of ReadReq miss cycles
|
|
|
|
system.cpu.l2cache.ReadReq_miss_latency::cpu.data 7069500 # number of ReadReq miss cycles
|
|
|
|
system.cpu.l2cache.ReadReq_miss_latency::total 30646000 # number of ReadReq miss cycles
|
|
|
|
system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 3844000 # number of ReadExReq miss cycles
|
|
|
|
system.cpu.l2cache.ReadExReq_miss_latency::total 3844000 # number of ReadExReq miss cycles
|
|
|
|
system.cpu.l2cache.demand_miss_latency::cpu.inst 23576500 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.l2cache.demand_miss_latency::cpu.data 10913500 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.l2cache.demand_miss_latency::total 34490000 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.l2cache.overall_miss_latency::cpu.inst 23576500 # number of overall miss cycles
|
|
|
|
system.cpu.l2cache.overall_miss_latency::cpu.data 10913500 # number of overall miss cycles
|
|
|
|
system.cpu.l2cache.overall_miss_latency::total 34490000 # number of overall miss cycles
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.l2cache.ReadReq_accesses::cpu.inst 339 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.l2cache.ReadReq_accesses::cpu.data 91 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.l2cache.ReadReq_accesses::total 430 # number of ReadReq accesses(hits+misses)
|
2012-02-12 23:07:43 +01:00
|
|
|
system.cpu.l2cache.ReadExReq_accesses::cpu.data 51 # number of ReadExReq accesses(hits+misses)
|
|
|
|
system.cpu.l2cache.ReadExReq_accesses::total 51 # number of ReadExReq accesses(hits+misses)
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.l2cache.demand_accesses::cpu.inst 339 # number of demand (read+write) accesses
|
|
|
|
system.cpu.l2cache.demand_accesses::cpu.data 142 # number of demand (read+write) accesses
|
|
|
|
system.cpu.l2cache.demand_accesses::total 481 # number of demand (read+write) accesses
|
|
|
|
system.cpu.l2cache.overall_accesses::cpu.inst 339 # number of overall (read+write) accesses
|
|
|
|
system.cpu.l2cache.overall_accesses::cpu.data 142 # number of overall (read+write) accesses
|
|
|
|
system.cpu.l2cache.overall_accesses::total 481 # number of overall (read+write) accesses
|
|
|
|
system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.991150 # miss rate for ReadReq accesses
|
2012-02-12 23:07:43 +01:00
|
|
|
system.cpu.l2cache.ReadReq_miss_rate::cpu.data 1 # miss rate for ReadReq accesses
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.l2cache.ReadReq_miss_rate::total 0.993023 # miss rate for ReadReq accesses
|
2012-02-12 23:07:43 +01:00
|
|
|
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses
|
2012-06-05 07:23:16 +02:00
|
|
|
system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.l2cache.demand_miss_rate::cpu.inst 0.991150 # miss rate for demand accesses
|
2012-02-12 23:07:43 +01:00
|
|
|
system.cpu.l2cache.demand_miss_rate::cpu.data 1 # miss rate for demand accesses
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.l2cache.demand_miss_rate::total 0.993763 # miss rate for demand accesses
|
|
|
|
system.cpu.l2cache.overall_miss_rate::cpu.inst 0.991150 # miss rate for overall accesses
|
2012-02-12 23:07:43 +01:00
|
|
|
system.cpu.l2cache.overall_miss_rate::cpu.data 1 # miss rate for overall accesses
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.l2cache.overall_miss_rate::total 0.993763 # miss rate for overall accesses
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 70168.154762 # average ReadReq miss latency
|
|
|
|
system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 77686.813187 # average ReadReq miss latency
|
|
|
|
system.cpu.l2cache.ReadReq_avg_miss_latency::total 71770.491803 # average ReadReq miss latency
|
|
|
|
system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 75372.549020 # average ReadExReq miss latency
|
|
|
|
system.cpu.l2cache.ReadExReq_avg_miss_latency::total 75372.549020 # average ReadExReq miss latency
|
|
|
|
system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 70168.154762 # average overall miss latency
|
|
|
|
system.cpu.l2cache.demand_avg_miss_latency::cpu.data 76855.633803 # average overall miss latency
|
|
|
|
system.cpu.l2cache.demand_avg_miss_latency::total 72154.811715 # average overall miss latency
|
|
|
|
system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 70168.154762 # average overall miss latency
|
|
|
|
system.cpu.l2cache.overall_avg_miss_latency::cpu.data 76855.633803 # average overall miss latency
|
|
|
|
system.cpu.l2cache.overall_avg_miss_latency::total 72154.811715 # average overall miss latency
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
|
|
|
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
|
|
|
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
|
|
|
|
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
|
2012-05-09 20:52:14 +02:00
|
|
|
system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
|
|
|
|
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
|
|
|
|
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 336 # number of ReadReq MSHR misses
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 91 # number of ReadReq MSHR misses
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_misses::total 427 # number of ReadReq MSHR misses
|
2012-02-12 23:07:43 +01:00
|
|
|
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 51 # number of ReadExReq MSHR misses
|
|
|
|
system.cpu.l2cache.ReadExReq_mshr_misses::total 51 # number of ReadExReq MSHR misses
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.l2cache.demand_mshr_misses::cpu.inst 336 # number of demand (read+write) MSHR misses
|
|
|
|
system.cpu.l2cache.demand_mshr_misses::cpu.data 142 # number of demand (read+write) MSHR misses
|
|
|
|
system.cpu.l2cache.demand_mshr_misses::total 478 # number of demand (read+write) MSHR misses
|
|
|
|
system.cpu.l2cache.overall_mshr_misses::cpu.inst 336 # number of overall MSHR misses
|
|
|
|
system.cpu.l2cache.overall_mshr_misses::cpu.data 142 # number of overall MSHR misses
|
|
|
|
system.cpu.l2cache.overall_mshr_misses::total 478 # number of overall MSHR misses
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 19402750 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 5959000 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_latency::total 25361750 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 3218500 # number of ReadExReq MSHR miss cycles
|
|
|
|
system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 3218500 # number of ReadExReq MSHR miss cycles
|
|
|
|
system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 19402750 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 9177500 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.l2cache.demand_mshr_miss_latency::total 28580250 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 19402750 # number of overall MSHR miss cycles
|
|
|
|
system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 9177500 # number of overall MSHR miss cycles
|
|
|
|
system.cpu.l2cache.overall_mshr_miss_latency::total 28580250 # number of overall MSHR miss cycles
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.991150 # mshr miss rate for ReadReq accesses
|
2012-02-12 23:07:43 +01:00
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadReq accesses
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.993023 # mshr miss rate for ReadReq accesses
|
2012-02-12 23:07:43 +01:00
|
|
|
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses
|
2012-06-05 07:23:16 +02:00
|
|
|
system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.991150 # mshr miss rate for demand accesses
|
2012-02-12 23:07:43 +01:00
|
|
|
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 1 # mshr miss rate for demand accesses
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.l2cache.demand_mshr_miss_rate::total 0.993763 # mshr miss rate for demand accesses
|
|
|
|
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.991150 # mshr miss rate for overall accesses
|
2012-02-12 23:07:43 +01:00
|
|
|
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 1 # mshr miss rate for overall accesses
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.l2cache.overall_mshr_miss_rate::total 0.993763 # mshr miss rate for overall accesses
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 57746.279762 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 65483.516484 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 59395.199063 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 63107.843137 # average ReadExReq mshr miss latency
|
|
|
|
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 63107.843137 # average ReadExReq mshr miss latency
|
|
|
|
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 57746.279762 # average overall mshr miss latency
|
|
|
|
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 64630.281690 # average overall mshr miss latency
|
|
|
|
system.cpu.l2cache.demand_avg_mshr_miss_latency::total 59791.317992 # average overall mshr miss latency
|
|
|
|
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 57746.279762 # average overall mshr miss latency
|
|
|
|
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 64630.281690 # average overall mshr miss latency
|
|
|
|
system.cpu.l2cache.overall_avg_mshr_miss_latency::total 59791.317992 # average overall mshr miss latency
|
2011-06-21 00:57:14 +02:00
|
|
|
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.dcache.replacements 0 # number of replacements
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.dcache.tagsinuse 91.370944 # Cycle average of tags in use
|
|
|
|
system.cpu.dcache.total_refs 2400 # Total number of references to valid blocks.
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.dcache.sampled_refs 142 # Sample count of references to valid blocks.
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.dcache.avg_refs 16.901408 # Average number of references to valid blocks.
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.dcache.occ_blocks::cpu.data 91.370944 # Average occupied blocks per requestor
|
|
|
|
system.cpu.dcache.occ_percent::cpu.data 0.022307 # Average percentage of cache occupancy
|
|
|
|
system.cpu.dcache.occ_percent::total 0.022307 # Average percentage of cache occupancy
|
|
|
|
system.cpu.dcache.ReadReq_hits::cpu.data 1837 # number of ReadReq hits
|
|
|
|
system.cpu.dcache.ReadReq_hits::total 1837 # number of ReadReq hits
|
|
|
|
system.cpu.dcache.WriteReq_hits::cpu.data 563 # number of WriteReq hits
|
|
|
|
system.cpu.dcache.WriteReq_hits::total 563 # number of WriteReq hits
|
|
|
|
system.cpu.dcache.demand_hits::cpu.data 2400 # number of demand (read+write) hits
|
|
|
|
system.cpu.dcache.demand_hits::total 2400 # number of demand (read+write) hits
|
|
|
|
system.cpu.dcache.overall_hits::cpu.data 2400 # number of overall hits
|
|
|
|
system.cpu.dcache.overall_hits::total 2400 # number of overall hits
|
|
|
|
system.cpu.dcache.ReadReq_misses::cpu.data 149 # number of ReadReq misses
|
|
|
|
system.cpu.dcache.ReadReq_misses::total 149 # number of ReadReq misses
|
|
|
|
system.cpu.dcache.WriteReq_misses::cpu.data 362 # number of WriteReq misses
|
|
|
|
system.cpu.dcache.WriteReq_misses::total 362 # number of WriteReq misses
|
|
|
|
system.cpu.dcache.demand_misses::cpu.data 511 # number of demand (read+write) misses
|
|
|
|
system.cpu.dcache.demand_misses::total 511 # number of demand (read+write) misses
|
|
|
|
system.cpu.dcache.overall_misses::cpu.data 511 # number of overall misses
|
|
|
|
system.cpu.dcache.overall_misses::total 511 # number of overall misses
|
|
|
|
system.cpu.dcache.ReadReq_miss_latency::cpu.data 10242000 # number of ReadReq miss cycles
|
|
|
|
system.cpu.dcache.ReadReq_miss_latency::total 10242000 # number of ReadReq miss cycles
|
|
|
|
system.cpu.dcache.WriteReq_miss_latency::cpu.data 22669999 # number of WriteReq miss cycles
|
|
|
|
system.cpu.dcache.WriteReq_miss_latency::total 22669999 # number of WriteReq miss cycles
|
|
|
|
system.cpu.dcache.demand_miss_latency::cpu.data 32911999 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.dcache.demand_miss_latency::total 32911999 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.dcache.overall_miss_latency::cpu.data 32911999 # number of overall miss cycles
|
|
|
|
system.cpu.dcache.overall_miss_latency::total 32911999 # number of overall miss cycles
|
|
|
|
system.cpu.dcache.ReadReq_accesses::cpu.data 1986 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.dcache.ReadReq_accesses::total 1986 # number of ReadReq accesses(hits+misses)
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.dcache.WriteReq_accesses::cpu.data 925 # number of WriteReq accesses(hits+misses)
|
|
|
|
system.cpu.dcache.WriteReq_accesses::total 925 # number of WriteReq accesses(hits+misses)
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.dcache.demand_accesses::cpu.data 2911 # number of demand (read+write) accesses
|
|
|
|
system.cpu.dcache.demand_accesses::total 2911 # number of demand (read+write) accesses
|
|
|
|
system.cpu.dcache.overall_accesses::cpu.data 2911 # number of overall (read+write) accesses
|
|
|
|
system.cpu.dcache.overall_accesses::total 2911 # number of overall (read+write) accesses
|
|
|
|
system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.075025 # miss rate for ReadReq accesses
|
|
|
|
system.cpu.dcache.ReadReq_miss_rate::total 0.075025 # miss rate for ReadReq accesses
|
|
|
|
system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.391351 # miss rate for WriteReq accesses
|
|
|
|
system.cpu.dcache.WriteReq_miss_rate::total 0.391351 # miss rate for WriteReq accesses
|
|
|
|
system.cpu.dcache.demand_miss_rate::cpu.data 0.175541 # miss rate for demand accesses
|
|
|
|
system.cpu.dcache.demand_miss_rate::total 0.175541 # miss rate for demand accesses
|
|
|
|
system.cpu.dcache.overall_miss_rate::cpu.data 0.175541 # miss rate for overall accesses
|
|
|
|
system.cpu.dcache.overall_miss_rate::total 0.175541 # miss rate for overall accesses
|
|
|
|
system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 68738.255034 # average ReadReq miss latency
|
|
|
|
system.cpu.dcache.ReadReq_avg_miss_latency::total 68738.255034 # average ReadReq miss latency
|
|
|
|
system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 62624.306630 # average WriteReq miss latency
|
|
|
|
system.cpu.dcache.WriteReq_avg_miss_latency::total 62624.306630 # average WriteReq miss latency
|
|
|
|
system.cpu.dcache.demand_avg_miss_latency::cpu.data 64407.043053 # average overall miss latency
|
|
|
|
system.cpu.dcache.demand_avg_miss_latency::total 64407.043053 # average overall miss latency
|
|
|
|
system.cpu.dcache.overall_avg_miss_latency::cpu.data 64407.043053 # average overall miss latency
|
|
|
|
system.cpu.dcache.overall_avg_miss_latency::total 64407.043053 # average overall miss latency
|
|
|
|
system.cpu.dcache.blocked_cycles::no_mshrs 642 # number of cycles access was blocked
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
|
|
|
system.cpu.dcache.blocked::no_mshrs 11 # number of cycles access was blocked
|
|
|
|
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.dcache.avg_blocked_cycles::no_mshrs 58.363636 # average number of cycles each access was blocked
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
|
|
|
|
system.cpu.dcache.fast_writes 0 # number of fast writes performed
|
|
|
|
system.cpu.dcache.cache_copies 0 # number of cache copies performed
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.dcache.ReadReq_mshr_hits::cpu.data 58 # number of ReadReq MSHR hits
|
|
|
|
system.cpu.dcache.ReadReq_mshr_hits::total 58 # number of ReadReq MSHR hits
|
|
|
|
system.cpu.dcache.WriteReq_mshr_hits::cpu.data 311 # number of WriteReq MSHR hits
|
|
|
|
system.cpu.dcache.WriteReq_mshr_hits::total 311 # number of WriteReq MSHR hits
|
|
|
|
system.cpu.dcache.demand_mshr_hits::cpu.data 369 # number of demand (read+write) MSHR hits
|
|
|
|
system.cpu.dcache.demand_mshr_hits::total 369 # number of demand (read+write) MSHR hits
|
|
|
|
system.cpu.dcache.overall_mshr_hits::cpu.data 369 # number of overall MSHR hits
|
|
|
|
system.cpu.dcache.overall_mshr_hits::total 369 # number of overall MSHR hits
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.dcache.ReadReq_mshr_misses::cpu.data 91 # number of ReadReq MSHR misses
|
|
|
|
system.cpu.dcache.ReadReq_mshr_misses::total 91 # number of ReadReq MSHR misses
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.dcache.WriteReq_mshr_misses::cpu.data 51 # number of WriteReq MSHR misses
|
|
|
|
system.cpu.dcache.WriteReq_mshr_misses::total 51 # number of WriteReq MSHR misses
|
2013-01-31 13:49:16 +01:00
|
|
|
system.cpu.dcache.demand_mshr_misses::cpu.data 142 # number of demand (read+write) MSHR misses
|
|
|
|
system.cpu.dcache.demand_mshr_misses::total 142 # number of demand (read+write) MSHR misses
|
|
|
|
system.cpu.dcache.overall_mshr_misses::cpu.data 142 # number of overall MSHR misses
|
|
|
|
system.cpu.dcache.overall_mshr_misses::total 142 # number of overall MSHR misses
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 7164000 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.dcache.ReadReq_mshr_miss_latency::total 7164000 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 3895999 # number of WriteReq MSHR miss cycles
|
|
|
|
system.cpu.dcache.WriteReq_mshr_miss_latency::total 3895999 # number of WriteReq MSHR miss cycles
|
|
|
|
system.cpu.dcache.demand_mshr_miss_latency::cpu.data 11059999 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.dcache.demand_mshr_miss_latency::total 11059999 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.dcache.overall_mshr_miss_latency::cpu.data 11059999 # number of overall MSHR miss cycles
|
|
|
|
system.cpu.dcache.overall_mshr_miss_latency::total 11059999 # number of overall MSHR miss cycles
|
|
|
|
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.045821 # mshr miss rate for ReadReq accesses
|
|
|
|
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.045821 # mshr miss rate for ReadReq accesses
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.055135 # mshr miss rate for WriteReq accesses
|
|
|
|
system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.055135 # mshr miss rate for WriteReq accesses
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.048780 # mshr miss rate for demand accesses
|
|
|
|
system.cpu.dcache.demand_mshr_miss_rate::total 0.048780 # mshr miss rate for demand accesses
|
|
|
|
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.048780 # mshr miss rate for overall accesses
|
|
|
|
system.cpu.dcache.overall_mshr_miss_rate::total 0.048780 # mshr miss rate for overall accesses
|
|
|
|
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 78725.274725 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 78725.274725 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 76392.137255 # average WriteReq mshr miss latency
|
|
|
|
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 76392.137255 # average WriteReq mshr miss latency
|
|
|
|
system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 77887.316901 # average overall mshr miss latency
|
|
|
|
system.cpu.dcache.demand_avg_mshr_miss_latency::total 77887.316901 # average overall mshr miss latency
|
|
|
|
system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 77887.316901 # average overall mshr miss latency
|
|
|
|
system.cpu.dcache.overall_avg_mshr_miss_latency::total 77887.316901 # average overall mshr miss latency
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
|
2009-04-18 16:42:29 +02:00
|
|
|
|
|
|
|
---------- End Simulation Statistics ----------
|