2008-11-06 00:10:30 +01:00
|
|
|
[root]
|
|
|
|
type=Root
|
|
|
|
children=system
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2012-02-29 07:51:39 +01:00
|
|
|
full_system=false
|
2014-01-27 06:38:58 +01:00
|
|
|
sim_quantum=0
|
2011-02-08 04:23:13 +01:00
|
|
|
time_sync_enable=false
|
|
|
|
time_sync_period=100000000000
|
|
|
|
time_sync_spin_threshold=100000000
|
2008-11-06 00:10:30 +01:00
|
|
|
|
|
|
|
[system]
|
|
|
|
type=System
|
2014-09-01 23:55:52 +02:00
|
|
|
children=clk_domain cpu0 cpu1 cpu2 cpu3 cpu_clk_domain dvfs_handler l2c membus physmem toL2Bus voltage_domain
|
2012-02-29 07:51:39 +01:00
|
|
|
boot_osflags=a
|
2013-08-24 18:03:10 +02:00
|
|
|
cache_line_size=64
|
|
|
|
clk_domain=system.clk_domain
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2012-02-29 07:51:39 +01:00
|
|
|
init_param=0
|
|
|
|
kernel=
|
2014-09-01 23:55:52 +02:00
|
|
|
kernel_addr_check=true
|
2012-02-29 07:51:39 +01:00
|
|
|
load_addr_mask=1099511627775
|
2014-01-27 06:38:58 +01:00
|
|
|
load_offset=0
|
2008-11-06 00:10:30 +01:00
|
|
|
mem_mode=timing
|
2013-03-28 15:32:01 +01:00
|
|
|
mem_ranges=
|
2012-02-29 07:51:39 +01:00
|
|
|
memories=system.physmem
|
|
|
|
num_work_ids=16
|
|
|
|
readfile=
|
|
|
|
symbolfile=
|
2011-02-08 04:23:13 +01:00
|
|
|
work_begin_ckpt_count=0
|
|
|
|
work_begin_cpu_id_exit=-1
|
|
|
|
work_begin_exit_count=0
|
|
|
|
work_cpus_ckpt_count=0
|
|
|
|
work_end_ckpt_count=0
|
|
|
|
work_end_exit_count=0
|
|
|
|
work_item_id=-1
|
2013-08-24 18:03:10 +02:00
|
|
|
system_port=system.membus.slave[0]
|
|
|
|
|
|
|
|
[system.clk_domain]
|
|
|
|
type=SrcClockDomain
|
|
|
|
clock=1000
|
2014-09-01 23:55:52 +02:00
|
|
|
domain_id=-1
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2014-09-01 23:55:52 +02:00
|
|
|
init_perf_level=0
|
2013-08-24 18:03:10 +02:00
|
|
|
voltage_domain=system.voltage_domain
|
2008-11-06 00:10:30 +01:00
|
|
|
|
|
|
|
[system.cpu0]
|
|
|
|
type=TimingSimpleCPU
|
2013-03-28 15:32:01 +01:00
|
|
|
children=dcache dtb icache interrupts isa itb tracer workload
|
2014-05-11 04:13:51 +02:00
|
|
|
branchPred=Null
|
2009-02-16 18:09:45 +01:00
|
|
|
checker=Null
|
2013-08-24 18:03:10 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2008-11-06 00:10:30 +01:00
|
|
|
cpu_id=0
|
2009-02-16 18:09:45 +01:00
|
|
|
do_checkpoint_insts=true
|
2012-02-29 07:51:39 +01:00
|
|
|
do_quiesce=true
|
2009-02-16 18:09:45 +01:00
|
|
|
do_statistics_insts=true
|
2008-11-06 00:10:30 +01:00
|
|
|
dtb=system.cpu0.dtb
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2008-11-06 00:10:30 +01:00
|
|
|
function_trace=false
|
|
|
|
function_trace_start=0
|
2012-02-29 07:51:39 +01:00
|
|
|
interrupts=system.cpu0.interrupts
|
2013-03-28 15:32:01 +01:00
|
|
|
isa=system.cpu0.isa
|
2008-11-06 00:10:30 +01:00
|
|
|
itb=system.cpu0.itb
|
|
|
|
max_insts_all_threads=0
|
|
|
|
max_insts_any_thread=500000
|
|
|
|
max_loads_all_threads=0
|
|
|
|
max_loads_any_thread=0
|
|
|
|
numThreads=1
|
2012-02-29 07:51:39 +01:00
|
|
|
profile=0
|
2008-11-06 00:10:30 +01:00
|
|
|
progress_interval=0
|
2013-06-08 16:28:33 +02:00
|
|
|
simpoint_start_insts=
|
2014-05-11 04:13:51 +02:00
|
|
|
socket_id=0
|
2013-03-28 15:32:01 +01:00
|
|
|
switched_out=false
|
2008-11-06 00:10:30 +01:00
|
|
|
system=system
|
|
|
|
tracer=system.cpu0.tracer
|
|
|
|
workload=system.cpu0.workload
|
|
|
|
dcache_port=system.cpu0.dcache.cpu_side
|
|
|
|
icache_port=system.cpu0.icache.cpu_side
|
|
|
|
|
|
|
|
[system.cpu0.dcache]
|
|
|
|
type=BaseCache
|
2013-08-24 18:03:10 +02:00
|
|
|
children=tags
|
2012-07-23 06:39:12 +02:00
|
|
|
addr_ranges=0:18446744073709551615
|
2008-11-06 00:10:30 +01:00
|
|
|
assoc=4
|
2013-08-24 18:03:10 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2009-04-22 07:55:52 +02:00
|
|
|
forward_snoops=true
|
2013-03-28 15:32:01 +01:00
|
|
|
hit_latency=2
|
2011-04-20 03:45:23 +02:00
|
|
|
is_top_level=true
|
2008-11-06 00:10:30 +01:00
|
|
|
max_miss_count=0
|
|
|
|
mshrs=4
|
2009-02-16 18:09:45 +01:00
|
|
|
prefetch_on_access=false
|
2012-02-29 07:51:39 +01:00
|
|
|
prefetcher=Null
|
2013-03-28 15:32:01 +01:00
|
|
|
response_latency=2
|
2014-01-27 06:38:58 +01:00
|
|
|
sequential_access=false
|
2008-11-06 00:10:30 +01:00
|
|
|
size=32768
|
2012-02-29 07:51:39 +01:00
|
|
|
system=system
|
2013-08-24 18:03:10 +02:00
|
|
|
tags=system.cpu0.dcache.tags
|
2013-03-28 15:32:01 +01:00
|
|
|
tgts_per_mshr=20
|
2008-11-06 00:10:30 +01:00
|
|
|
two_queue=false
|
|
|
|
write_buffers=8
|
|
|
|
cpu_side=system.cpu0.dcache_port
|
2012-02-29 07:51:39 +01:00
|
|
|
mem_side=system.toL2Bus.slave[1]
|
2008-11-06 00:10:30 +01:00
|
|
|
|
2013-08-24 18:03:10 +02:00
|
|
|
[system.cpu0.dcache.tags]
|
|
|
|
type=LRU
|
|
|
|
assoc=4
|
|
|
|
block_size=64
|
|
|
|
clk_domain=system.cpu_clk_domain
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2013-08-24 18:03:10 +02:00
|
|
|
hit_latency=2
|
2014-01-27 06:38:58 +01:00
|
|
|
sequential_access=false
|
2013-08-24 18:03:10 +02:00
|
|
|
size=32768
|
|
|
|
|
2008-11-06 00:10:30 +01:00
|
|
|
[system.cpu0.dtb]
|
2009-04-09 07:21:30 +02:00
|
|
|
type=AlphaTLB
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2008-11-06 00:10:30 +01:00
|
|
|
size=64
|
|
|
|
|
|
|
|
[system.cpu0.icache]
|
|
|
|
type=BaseCache
|
2013-08-24 18:03:10 +02:00
|
|
|
children=tags
|
2012-07-23 06:39:12 +02:00
|
|
|
addr_ranges=0:18446744073709551615
|
2008-11-06 00:10:30 +01:00
|
|
|
assoc=1
|
2013-08-24 18:03:10 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2009-04-22 07:55:52 +02:00
|
|
|
forward_snoops=true
|
2013-03-28 15:32:01 +01:00
|
|
|
hit_latency=2
|
2011-04-20 03:45:23 +02:00
|
|
|
is_top_level=true
|
2008-11-06 00:10:30 +01:00
|
|
|
max_miss_count=0
|
|
|
|
mshrs=4
|
2009-02-16 18:09:45 +01:00
|
|
|
prefetch_on_access=false
|
2012-02-29 07:51:39 +01:00
|
|
|
prefetcher=Null
|
2013-03-28 15:32:01 +01:00
|
|
|
response_latency=2
|
2014-01-27 06:38:58 +01:00
|
|
|
sequential_access=false
|
2008-11-06 00:10:30 +01:00
|
|
|
size=32768
|
2012-02-29 07:51:39 +01:00
|
|
|
system=system
|
2013-08-24 18:03:10 +02:00
|
|
|
tags=system.cpu0.icache.tags
|
2013-03-28 15:32:01 +01:00
|
|
|
tgts_per_mshr=20
|
2008-11-06 00:10:30 +01:00
|
|
|
two_queue=false
|
|
|
|
write_buffers=8
|
|
|
|
cpu_side=system.cpu0.icache_port
|
2012-02-29 07:51:39 +01:00
|
|
|
mem_side=system.toL2Bus.slave[0]
|
|
|
|
|
2013-08-24 18:03:10 +02:00
|
|
|
[system.cpu0.icache.tags]
|
|
|
|
type=LRU
|
|
|
|
assoc=1
|
|
|
|
block_size=64
|
|
|
|
clk_domain=system.cpu_clk_domain
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2013-08-24 18:03:10 +02:00
|
|
|
hit_latency=2
|
2014-01-27 06:38:58 +01:00
|
|
|
sequential_access=false
|
2013-08-24 18:03:10 +02:00
|
|
|
size=32768
|
|
|
|
|
2012-02-29 07:51:39 +01:00
|
|
|
[system.cpu0.interrupts]
|
|
|
|
type=AlphaInterrupts
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2008-11-06 00:10:30 +01:00
|
|
|
|
2013-03-28 15:32:01 +01:00
|
|
|
[system.cpu0.isa]
|
|
|
|
type=AlphaISA
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
|
|
|
system=system
|
2013-03-28 15:32:01 +01:00
|
|
|
|
2008-11-06 00:10:30 +01:00
|
|
|
[system.cpu0.itb]
|
2009-04-09 07:21:30 +02:00
|
|
|
type=AlphaTLB
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2008-11-06 00:10:30 +01:00
|
|
|
size=48
|
|
|
|
|
|
|
|
[system.cpu0.tracer]
|
|
|
|
type=ExeTracer
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2008-11-06 00:10:30 +01:00
|
|
|
|
|
|
|
[system.cpu0.workload]
|
|
|
|
type=EioProcess
|
|
|
|
chkpt=
|
|
|
|
errout=cerr
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2014-09-21 22:15:14 +02:00
|
|
|
file=/dist/m5/regression/test-progs/anagram/bin/alpha/eio/anagram-vshort.eio.gz
|
2008-11-06 00:10:30 +01:00
|
|
|
input=None
|
|
|
|
max_stack_size=67108864
|
|
|
|
output=cout
|
|
|
|
system=system
|
2014-09-21 22:15:14 +02:00
|
|
|
useArchPT=false
|
2008-11-06 00:10:30 +01:00
|
|
|
|
|
|
|
[system.cpu1]
|
|
|
|
type=TimingSimpleCPU
|
2013-03-28 15:32:01 +01:00
|
|
|
children=dcache dtb icache interrupts isa itb tracer workload
|
2014-05-11 04:13:51 +02:00
|
|
|
branchPred=Null
|
2009-02-16 18:09:45 +01:00
|
|
|
checker=Null
|
2013-08-24 18:03:10 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2008-11-06 00:10:30 +01:00
|
|
|
cpu_id=1
|
2009-02-16 18:09:45 +01:00
|
|
|
do_checkpoint_insts=true
|
2012-02-29 07:51:39 +01:00
|
|
|
do_quiesce=true
|
2009-02-16 18:09:45 +01:00
|
|
|
do_statistics_insts=true
|
2008-11-06 00:10:30 +01:00
|
|
|
dtb=system.cpu1.dtb
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2008-11-06 00:10:30 +01:00
|
|
|
function_trace=false
|
|
|
|
function_trace_start=0
|
2012-02-29 07:51:39 +01:00
|
|
|
interrupts=system.cpu1.interrupts
|
2013-03-28 15:32:01 +01:00
|
|
|
isa=system.cpu1.isa
|
2008-11-06 00:10:30 +01:00
|
|
|
itb=system.cpu1.itb
|
|
|
|
max_insts_all_threads=0
|
|
|
|
max_insts_any_thread=500000
|
|
|
|
max_loads_all_threads=0
|
|
|
|
max_loads_any_thread=0
|
|
|
|
numThreads=1
|
2012-02-29 07:51:39 +01:00
|
|
|
profile=0
|
2008-11-06 00:10:30 +01:00
|
|
|
progress_interval=0
|
2013-06-08 16:28:33 +02:00
|
|
|
simpoint_start_insts=
|
2014-05-11 04:13:51 +02:00
|
|
|
socket_id=0
|
2013-03-28 15:32:01 +01:00
|
|
|
switched_out=false
|
2008-11-06 00:10:30 +01:00
|
|
|
system=system
|
|
|
|
tracer=system.cpu1.tracer
|
|
|
|
workload=system.cpu1.workload
|
|
|
|
dcache_port=system.cpu1.dcache.cpu_side
|
|
|
|
icache_port=system.cpu1.icache.cpu_side
|
|
|
|
|
|
|
|
[system.cpu1.dcache]
|
|
|
|
type=BaseCache
|
2013-08-24 18:03:10 +02:00
|
|
|
children=tags
|
2012-07-23 06:39:12 +02:00
|
|
|
addr_ranges=0:18446744073709551615
|
2008-11-06 00:10:30 +01:00
|
|
|
assoc=4
|
2013-08-24 18:03:10 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2009-04-22 07:55:52 +02:00
|
|
|
forward_snoops=true
|
2013-03-28 15:32:01 +01:00
|
|
|
hit_latency=2
|
2011-04-20 03:45:23 +02:00
|
|
|
is_top_level=true
|
2008-11-06 00:10:30 +01:00
|
|
|
max_miss_count=0
|
|
|
|
mshrs=4
|
2009-02-16 18:09:45 +01:00
|
|
|
prefetch_on_access=false
|
2012-02-29 07:51:39 +01:00
|
|
|
prefetcher=Null
|
2013-03-28 15:32:01 +01:00
|
|
|
response_latency=2
|
2014-01-27 06:38:58 +01:00
|
|
|
sequential_access=false
|
2008-11-06 00:10:30 +01:00
|
|
|
size=32768
|
2012-02-29 07:51:39 +01:00
|
|
|
system=system
|
2013-08-24 18:03:10 +02:00
|
|
|
tags=system.cpu1.dcache.tags
|
2013-03-28 15:32:01 +01:00
|
|
|
tgts_per_mshr=20
|
2008-11-06 00:10:30 +01:00
|
|
|
two_queue=false
|
|
|
|
write_buffers=8
|
|
|
|
cpu_side=system.cpu1.dcache_port
|
2012-02-29 07:51:39 +01:00
|
|
|
mem_side=system.toL2Bus.slave[3]
|
2008-11-06 00:10:30 +01:00
|
|
|
|
2013-08-24 18:03:10 +02:00
|
|
|
[system.cpu1.dcache.tags]
|
|
|
|
type=LRU
|
|
|
|
assoc=4
|
|
|
|
block_size=64
|
|
|
|
clk_domain=system.cpu_clk_domain
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2013-08-24 18:03:10 +02:00
|
|
|
hit_latency=2
|
2014-01-27 06:38:58 +01:00
|
|
|
sequential_access=false
|
2013-08-24 18:03:10 +02:00
|
|
|
size=32768
|
|
|
|
|
2008-11-06 00:10:30 +01:00
|
|
|
[system.cpu1.dtb]
|
2009-04-09 07:21:30 +02:00
|
|
|
type=AlphaTLB
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2008-11-06 00:10:30 +01:00
|
|
|
size=64
|
|
|
|
|
|
|
|
[system.cpu1.icache]
|
|
|
|
type=BaseCache
|
2013-08-24 18:03:10 +02:00
|
|
|
children=tags
|
2012-07-23 06:39:12 +02:00
|
|
|
addr_ranges=0:18446744073709551615
|
2008-11-06 00:10:30 +01:00
|
|
|
assoc=1
|
2013-08-24 18:03:10 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2009-04-22 07:55:52 +02:00
|
|
|
forward_snoops=true
|
2013-03-28 15:32:01 +01:00
|
|
|
hit_latency=2
|
2011-04-20 03:45:23 +02:00
|
|
|
is_top_level=true
|
2008-11-06 00:10:30 +01:00
|
|
|
max_miss_count=0
|
|
|
|
mshrs=4
|
2009-02-16 18:09:45 +01:00
|
|
|
prefetch_on_access=false
|
2012-02-29 07:51:39 +01:00
|
|
|
prefetcher=Null
|
2013-03-28 15:32:01 +01:00
|
|
|
response_latency=2
|
2014-01-27 06:38:58 +01:00
|
|
|
sequential_access=false
|
2008-11-06 00:10:30 +01:00
|
|
|
size=32768
|
2012-02-29 07:51:39 +01:00
|
|
|
system=system
|
2013-08-24 18:03:10 +02:00
|
|
|
tags=system.cpu1.icache.tags
|
2013-03-28 15:32:01 +01:00
|
|
|
tgts_per_mshr=20
|
2008-11-06 00:10:30 +01:00
|
|
|
two_queue=false
|
|
|
|
write_buffers=8
|
|
|
|
cpu_side=system.cpu1.icache_port
|
2012-02-29 07:51:39 +01:00
|
|
|
mem_side=system.toL2Bus.slave[2]
|
|
|
|
|
2013-08-24 18:03:10 +02:00
|
|
|
[system.cpu1.icache.tags]
|
|
|
|
type=LRU
|
|
|
|
assoc=1
|
|
|
|
block_size=64
|
|
|
|
clk_domain=system.cpu_clk_domain
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2013-08-24 18:03:10 +02:00
|
|
|
hit_latency=2
|
2014-01-27 06:38:58 +01:00
|
|
|
sequential_access=false
|
2013-08-24 18:03:10 +02:00
|
|
|
size=32768
|
|
|
|
|
2012-02-29 07:51:39 +01:00
|
|
|
[system.cpu1.interrupts]
|
|
|
|
type=AlphaInterrupts
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2008-11-06 00:10:30 +01:00
|
|
|
|
2013-03-28 15:32:01 +01:00
|
|
|
[system.cpu1.isa]
|
|
|
|
type=AlphaISA
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
|
|
|
system=system
|
2013-03-28 15:32:01 +01:00
|
|
|
|
2008-11-06 00:10:30 +01:00
|
|
|
[system.cpu1.itb]
|
2009-04-09 07:21:30 +02:00
|
|
|
type=AlphaTLB
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2008-11-06 00:10:30 +01:00
|
|
|
size=48
|
|
|
|
|
|
|
|
[system.cpu1.tracer]
|
|
|
|
type=ExeTracer
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2008-11-06 00:10:30 +01:00
|
|
|
|
|
|
|
[system.cpu1.workload]
|
|
|
|
type=EioProcess
|
|
|
|
chkpt=
|
|
|
|
errout=cerr
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2014-09-21 22:15:14 +02:00
|
|
|
file=/dist/m5/regression/test-progs/anagram/bin/alpha/eio/anagram-vshort.eio.gz
|
2008-11-06 00:10:30 +01:00
|
|
|
input=None
|
|
|
|
max_stack_size=67108864
|
|
|
|
output=cout
|
|
|
|
system=system
|
2014-09-21 22:15:14 +02:00
|
|
|
useArchPT=false
|
2008-11-06 00:10:30 +01:00
|
|
|
|
|
|
|
[system.cpu2]
|
|
|
|
type=TimingSimpleCPU
|
2013-03-28 15:32:01 +01:00
|
|
|
children=dcache dtb icache interrupts isa itb tracer workload
|
2014-05-11 04:13:51 +02:00
|
|
|
branchPred=Null
|
2009-02-16 18:09:45 +01:00
|
|
|
checker=Null
|
2013-08-24 18:03:10 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2008-11-06 00:10:30 +01:00
|
|
|
cpu_id=2
|
2009-02-16 18:09:45 +01:00
|
|
|
do_checkpoint_insts=true
|
2012-02-29 07:51:39 +01:00
|
|
|
do_quiesce=true
|
2009-02-16 18:09:45 +01:00
|
|
|
do_statistics_insts=true
|
2008-11-06 00:10:30 +01:00
|
|
|
dtb=system.cpu2.dtb
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2008-11-06 00:10:30 +01:00
|
|
|
function_trace=false
|
|
|
|
function_trace_start=0
|
2012-02-29 07:51:39 +01:00
|
|
|
interrupts=system.cpu2.interrupts
|
2013-03-28 15:32:01 +01:00
|
|
|
isa=system.cpu2.isa
|
2008-11-06 00:10:30 +01:00
|
|
|
itb=system.cpu2.itb
|
|
|
|
max_insts_all_threads=0
|
|
|
|
max_insts_any_thread=500000
|
|
|
|
max_loads_all_threads=0
|
|
|
|
max_loads_any_thread=0
|
|
|
|
numThreads=1
|
2012-02-29 07:51:39 +01:00
|
|
|
profile=0
|
2008-11-06 00:10:30 +01:00
|
|
|
progress_interval=0
|
2013-06-08 16:28:33 +02:00
|
|
|
simpoint_start_insts=
|
2014-05-11 04:13:51 +02:00
|
|
|
socket_id=0
|
2013-03-28 15:32:01 +01:00
|
|
|
switched_out=false
|
2008-11-06 00:10:30 +01:00
|
|
|
system=system
|
|
|
|
tracer=system.cpu2.tracer
|
|
|
|
workload=system.cpu2.workload
|
|
|
|
dcache_port=system.cpu2.dcache.cpu_side
|
|
|
|
icache_port=system.cpu2.icache.cpu_side
|
|
|
|
|
|
|
|
[system.cpu2.dcache]
|
|
|
|
type=BaseCache
|
2013-08-24 18:03:10 +02:00
|
|
|
children=tags
|
2012-07-23 06:39:12 +02:00
|
|
|
addr_ranges=0:18446744073709551615
|
2008-11-06 00:10:30 +01:00
|
|
|
assoc=4
|
2013-08-24 18:03:10 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2009-04-22 07:55:52 +02:00
|
|
|
forward_snoops=true
|
2013-03-28 15:32:01 +01:00
|
|
|
hit_latency=2
|
2011-04-20 03:45:23 +02:00
|
|
|
is_top_level=true
|
2008-11-06 00:10:30 +01:00
|
|
|
max_miss_count=0
|
|
|
|
mshrs=4
|
2009-02-16 18:09:45 +01:00
|
|
|
prefetch_on_access=false
|
2012-02-29 07:51:39 +01:00
|
|
|
prefetcher=Null
|
2013-03-28 15:32:01 +01:00
|
|
|
response_latency=2
|
2014-01-27 06:38:58 +01:00
|
|
|
sequential_access=false
|
2008-11-06 00:10:30 +01:00
|
|
|
size=32768
|
2012-02-29 07:51:39 +01:00
|
|
|
system=system
|
2013-08-24 18:03:10 +02:00
|
|
|
tags=system.cpu2.dcache.tags
|
2013-03-28 15:32:01 +01:00
|
|
|
tgts_per_mshr=20
|
2008-11-06 00:10:30 +01:00
|
|
|
two_queue=false
|
|
|
|
write_buffers=8
|
|
|
|
cpu_side=system.cpu2.dcache_port
|
2012-02-29 07:51:39 +01:00
|
|
|
mem_side=system.toL2Bus.slave[5]
|
2008-11-06 00:10:30 +01:00
|
|
|
|
2013-08-24 18:03:10 +02:00
|
|
|
[system.cpu2.dcache.tags]
|
|
|
|
type=LRU
|
|
|
|
assoc=4
|
|
|
|
block_size=64
|
|
|
|
clk_domain=system.cpu_clk_domain
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2013-08-24 18:03:10 +02:00
|
|
|
hit_latency=2
|
2014-01-27 06:38:58 +01:00
|
|
|
sequential_access=false
|
2013-08-24 18:03:10 +02:00
|
|
|
size=32768
|
|
|
|
|
2008-11-06 00:10:30 +01:00
|
|
|
[system.cpu2.dtb]
|
2009-04-09 07:21:30 +02:00
|
|
|
type=AlphaTLB
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2008-11-06 00:10:30 +01:00
|
|
|
size=64
|
|
|
|
|
|
|
|
[system.cpu2.icache]
|
|
|
|
type=BaseCache
|
2013-08-24 18:03:10 +02:00
|
|
|
children=tags
|
2012-07-23 06:39:12 +02:00
|
|
|
addr_ranges=0:18446744073709551615
|
2008-11-06 00:10:30 +01:00
|
|
|
assoc=1
|
2013-08-24 18:03:10 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2009-04-22 07:55:52 +02:00
|
|
|
forward_snoops=true
|
2013-03-28 15:32:01 +01:00
|
|
|
hit_latency=2
|
2011-04-20 03:45:23 +02:00
|
|
|
is_top_level=true
|
2008-11-06 00:10:30 +01:00
|
|
|
max_miss_count=0
|
|
|
|
mshrs=4
|
2009-02-16 18:09:45 +01:00
|
|
|
prefetch_on_access=false
|
2012-02-29 07:51:39 +01:00
|
|
|
prefetcher=Null
|
2013-03-28 15:32:01 +01:00
|
|
|
response_latency=2
|
2014-01-27 06:38:58 +01:00
|
|
|
sequential_access=false
|
2008-11-06 00:10:30 +01:00
|
|
|
size=32768
|
2012-02-29 07:51:39 +01:00
|
|
|
system=system
|
2013-08-24 18:03:10 +02:00
|
|
|
tags=system.cpu2.icache.tags
|
2013-03-28 15:32:01 +01:00
|
|
|
tgts_per_mshr=20
|
2008-11-06 00:10:30 +01:00
|
|
|
two_queue=false
|
|
|
|
write_buffers=8
|
|
|
|
cpu_side=system.cpu2.icache_port
|
2012-02-29 07:51:39 +01:00
|
|
|
mem_side=system.toL2Bus.slave[4]
|
|
|
|
|
2013-08-24 18:03:10 +02:00
|
|
|
[system.cpu2.icache.tags]
|
|
|
|
type=LRU
|
|
|
|
assoc=1
|
|
|
|
block_size=64
|
|
|
|
clk_domain=system.cpu_clk_domain
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2013-08-24 18:03:10 +02:00
|
|
|
hit_latency=2
|
2014-01-27 06:38:58 +01:00
|
|
|
sequential_access=false
|
2013-08-24 18:03:10 +02:00
|
|
|
size=32768
|
|
|
|
|
2012-02-29 07:51:39 +01:00
|
|
|
[system.cpu2.interrupts]
|
|
|
|
type=AlphaInterrupts
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2008-11-06 00:10:30 +01:00
|
|
|
|
2013-03-28 15:32:01 +01:00
|
|
|
[system.cpu2.isa]
|
|
|
|
type=AlphaISA
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
|
|
|
system=system
|
2013-03-28 15:32:01 +01:00
|
|
|
|
2008-11-06 00:10:30 +01:00
|
|
|
[system.cpu2.itb]
|
2009-04-09 07:21:30 +02:00
|
|
|
type=AlphaTLB
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2008-11-06 00:10:30 +01:00
|
|
|
size=48
|
|
|
|
|
|
|
|
[system.cpu2.tracer]
|
|
|
|
type=ExeTracer
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2008-11-06 00:10:30 +01:00
|
|
|
|
|
|
|
[system.cpu2.workload]
|
|
|
|
type=EioProcess
|
|
|
|
chkpt=
|
|
|
|
errout=cerr
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2014-09-21 22:15:14 +02:00
|
|
|
file=/dist/m5/regression/test-progs/anagram/bin/alpha/eio/anagram-vshort.eio.gz
|
2008-11-06 00:10:30 +01:00
|
|
|
input=None
|
|
|
|
max_stack_size=67108864
|
|
|
|
output=cout
|
|
|
|
system=system
|
2014-09-21 22:15:14 +02:00
|
|
|
useArchPT=false
|
2008-11-06 00:10:30 +01:00
|
|
|
|
|
|
|
[system.cpu3]
|
|
|
|
type=TimingSimpleCPU
|
2013-03-28 15:32:01 +01:00
|
|
|
children=dcache dtb icache interrupts isa itb tracer workload
|
2014-05-11 04:13:51 +02:00
|
|
|
branchPred=Null
|
2009-02-16 18:09:45 +01:00
|
|
|
checker=Null
|
2013-08-24 18:03:10 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2008-11-06 00:10:30 +01:00
|
|
|
cpu_id=3
|
2009-02-16 18:09:45 +01:00
|
|
|
do_checkpoint_insts=true
|
2012-02-29 07:51:39 +01:00
|
|
|
do_quiesce=true
|
2009-02-16 18:09:45 +01:00
|
|
|
do_statistics_insts=true
|
2008-11-06 00:10:30 +01:00
|
|
|
dtb=system.cpu3.dtb
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2008-11-06 00:10:30 +01:00
|
|
|
function_trace=false
|
|
|
|
function_trace_start=0
|
2012-02-29 07:51:39 +01:00
|
|
|
interrupts=system.cpu3.interrupts
|
2013-03-28 15:32:01 +01:00
|
|
|
isa=system.cpu3.isa
|
2008-11-06 00:10:30 +01:00
|
|
|
itb=system.cpu3.itb
|
|
|
|
max_insts_all_threads=0
|
|
|
|
max_insts_any_thread=500000
|
|
|
|
max_loads_all_threads=0
|
|
|
|
max_loads_any_thread=0
|
|
|
|
numThreads=1
|
2012-02-29 07:51:39 +01:00
|
|
|
profile=0
|
2008-11-06 00:10:30 +01:00
|
|
|
progress_interval=0
|
2013-06-08 16:28:33 +02:00
|
|
|
simpoint_start_insts=
|
2014-05-11 04:13:51 +02:00
|
|
|
socket_id=0
|
2013-03-28 15:32:01 +01:00
|
|
|
switched_out=false
|
2008-11-06 00:10:30 +01:00
|
|
|
system=system
|
|
|
|
tracer=system.cpu3.tracer
|
|
|
|
workload=system.cpu3.workload
|
|
|
|
dcache_port=system.cpu3.dcache.cpu_side
|
|
|
|
icache_port=system.cpu3.icache.cpu_side
|
|
|
|
|
|
|
|
[system.cpu3.dcache]
|
|
|
|
type=BaseCache
|
2013-08-24 18:03:10 +02:00
|
|
|
children=tags
|
2012-07-23 06:39:12 +02:00
|
|
|
addr_ranges=0:18446744073709551615
|
2008-11-06 00:10:30 +01:00
|
|
|
assoc=4
|
2013-08-24 18:03:10 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2009-04-22 07:55:52 +02:00
|
|
|
forward_snoops=true
|
2013-03-28 15:32:01 +01:00
|
|
|
hit_latency=2
|
2011-04-20 03:45:23 +02:00
|
|
|
is_top_level=true
|
2008-11-06 00:10:30 +01:00
|
|
|
max_miss_count=0
|
|
|
|
mshrs=4
|
2009-02-16 18:09:45 +01:00
|
|
|
prefetch_on_access=false
|
2012-02-29 07:51:39 +01:00
|
|
|
prefetcher=Null
|
2013-03-28 15:32:01 +01:00
|
|
|
response_latency=2
|
2014-01-27 06:38:58 +01:00
|
|
|
sequential_access=false
|
2008-11-06 00:10:30 +01:00
|
|
|
size=32768
|
2012-02-29 07:51:39 +01:00
|
|
|
system=system
|
2013-08-24 18:03:10 +02:00
|
|
|
tags=system.cpu3.dcache.tags
|
2013-03-28 15:32:01 +01:00
|
|
|
tgts_per_mshr=20
|
2008-11-06 00:10:30 +01:00
|
|
|
two_queue=false
|
|
|
|
write_buffers=8
|
|
|
|
cpu_side=system.cpu3.dcache_port
|
2012-02-29 07:51:39 +01:00
|
|
|
mem_side=system.toL2Bus.slave[7]
|
2008-11-06 00:10:30 +01:00
|
|
|
|
2013-08-24 18:03:10 +02:00
|
|
|
[system.cpu3.dcache.tags]
|
|
|
|
type=LRU
|
|
|
|
assoc=4
|
|
|
|
block_size=64
|
|
|
|
clk_domain=system.cpu_clk_domain
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2013-08-24 18:03:10 +02:00
|
|
|
hit_latency=2
|
2014-01-27 06:38:58 +01:00
|
|
|
sequential_access=false
|
2013-08-24 18:03:10 +02:00
|
|
|
size=32768
|
|
|
|
|
2008-11-06 00:10:30 +01:00
|
|
|
[system.cpu3.dtb]
|
2009-04-09 07:21:30 +02:00
|
|
|
type=AlphaTLB
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2008-11-06 00:10:30 +01:00
|
|
|
size=64
|
|
|
|
|
|
|
|
[system.cpu3.icache]
|
|
|
|
type=BaseCache
|
2013-08-24 18:03:10 +02:00
|
|
|
children=tags
|
2012-07-23 06:39:12 +02:00
|
|
|
addr_ranges=0:18446744073709551615
|
2008-11-06 00:10:30 +01:00
|
|
|
assoc=1
|
2013-08-24 18:03:10 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2009-04-22 07:55:52 +02:00
|
|
|
forward_snoops=true
|
2013-03-28 15:32:01 +01:00
|
|
|
hit_latency=2
|
2011-04-20 03:45:23 +02:00
|
|
|
is_top_level=true
|
2008-11-06 00:10:30 +01:00
|
|
|
max_miss_count=0
|
|
|
|
mshrs=4
|
2009-02-16 18:09:45 +01:00
|
|
|
prefetch_on_access=false
|
2012-02-29 07:51:39 +01:00
|
|
|
prefetcher=Null
|
2013-03-28 15:32:01 +01:00
|
|
|
response_latency=2
|
2014-01-27 06:38:58 +01:00
|
|
|
sequential_access=false
|
2008-11-06 00:10:30 +01:00
|
|
|
size=32768
|
2012-02-29 07:51:39 +01:00
|
|
|
system=system
|
2013-08-24 18:03:10 +02:00
|
|
|
tags=system.cpu3.icache.tags
|
2013-03-28 15:32:01 +01:00
|
|
|
tgts_per_mshr=20
|
2008-11-06 00:10:30 +01:00
|
|
|
two_queue=false
|
|
|
|
write_buffers=8
|
|
|
|
cpu_side=system.cpu3.icache_port
|
2012-02-29 07:51:39 +01:00
|
|
|
mem_side=system.toL2Bus.slave[6]
|
|
|
|
|
2013-08-24 18:03:10 +02:00
|
|
|
[system.cpu3.icache.tags]
|
|
|
|
type=LRU
|
|
|
|
assoc=1
|
|
|
|
block_size=64
|
|
|
|
clk_domain=system.cpu_clk_domain
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2013-08-24 18:03:10 +02:00
|
|
|
hit_latency=2
|
2014-01-27 06:38:58 +01:00
|
|
|
sequential_access=false
|
2013-08-24 18:03:10 +02:00
|
|
|
size=32768
|
|
|
|
|
2012-02-29 07:51:39 +01:00
|
|
|
[system.cpu3.interrupts]
|
|
|
|
type=AlphaInterrupts
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2008-11-06 00:10:30 +01:00
|
|
|
|
2013-03-28 15:32:01 +01:00
|
|
|
[system.cpu3.isa]
|
|
|
|
type=AlphaISA
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
|
|
|
system=system
|
2013-03-28 15:32:01 +01:00
|
|
|
|
2008-11-06 00:10:30 +01:00
|
|
|
[system.cpu3.itb]
|
2009-04-09 07:21:30 +02:00
|
|
|
type=AlphaTLB
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2008-11-06 00:10:30 +01:00
|
|
|
size=48
|
|
|
|
|
|
|
|
[system.cpu3.tracer]
|
|
|
|
type=ExeTracer
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2008-11-06 00:10:30 +01:00
|
|
|
|
|
|
|
[system.cpu3.workload]
|
|
|
|
type=EioProcess
|
|
|
|
chkpt=
|
|
|
|
errout=cerr
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2014-09-21 22:15:14 +02:00
|
|
|
file=/dist/m5/regression/test-progs/anagram/bin/alpha/eio/anagram-vshort.eio.gz
|
2008-11-06 00:10:30 +01:00
|
|
|
input=None
|
|
|
|
max_stack_size=67108864
|
|
|
|
output=cout
|
|
|
|
system=system
|
2014-09-21 22:15:14 +02:00
|
|
|
useArchPT=false
|
2008-11-06 00:10:30 +01:00
|
|
|
|
2013-08-24 18:03:10 +02:00
|
|
|
[system.cpu_clk_domain]
|
|
|
|
type=SrcClockDomain
|
|
|
|
clock=500
|
2014-09-01 23:55:52 +02:00
|
|
|
domain_id=-1
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2014-09-01 23:55:52 +02:00
|
|
|
init_perf_level=0
|
2013-08-24 18:03:10 +02:00
|
|
|
voltage_domain=system.voltage_domain
|
|
|
|
|
2014-09-01 23:55:52 +02:00
|
|
|
[system.dvfs_handler]
|
|
|
|
type=DVFSHandler
|
|
|
|
domains=
|
|
|
|
enable=false
|
|
|
|
eventq_index=0
|
|
|
|
sys_clk_domain=system.clk_domain
|
|
|
|
transition_latency=100000000
|
|
|
|
|
2008-11-06 00:10:30 +01:00
|
|
|
[system.l2c]
|
|
|
|
type=BaseCache
|
2013-08-24 18:03:10 +02:00
|
|
|
children=tags
|
2012-07-23 06:39:12 +02:00
|
|
|
addr_ranges=0:18446744073709551615
|
2008-11-06 00:10:30 +01:00
|
|
|
assoc=8
|
2013-08-24 18:03:10 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2009-04-22 07:55:52 +02:00
|
|
|
forward_snoops=true
|
2013-03-28 15:32:01 +01:00
|
|
|
hit_latency=20
|
2011-04-20 03:45:23 +02:00
|
|
|
is_top_level=false
|
2008-11-06 00:10:30 +01:00
|
|
|
max_miss_count=0
|
2013-03-28 15:32:01 +01:00
|
|
|
mshrs=20
|
2009-02-16 18:09:45 +01:00
|
|
|
prefetch_on_access=false
|
2012-02-29 07:51:39 +01:00
|
|
|
prefetcher=Null
|
2013-03-28 15:32:01 +01:00
|
|
|
response_latency=20
|
2014-01-27 06:38:58 +01:00
|
|
|
sequential_access=false
|
2008-11-06 00:10:30 +01:00
|
|
|
size=4194304
|
2012-02-29 07:51:39 +01:00
|
|
|
system=system
|
2013-08-24 18:03:10 +02:00
|
|
|
tags=system.l2c.tags
|
2013-03-28 15:32:01 +01:00
|
|
|
tgts_per_mshr=12
|
2008-11-06 00:10:30 +01:00
|
|
|
two_queue=false
|
|
|
|
write_buffers=8
|
2012-02-29 07:51:39 +01:00
|
|
|
cpu_side=system.toL2Bus.master[0]
|
2013-08-24 18:03:10 +02:00
|
|
|
mem_side=system.membus.slave[1]
|
|
|
|
|
|
|
|
[system.l2c.tags]
|
|
|
|
type=LRU
|
|
|
|
assoc=8
|
|
|
|
block_size=64
|
|
|
|
clk_domain=system.cpu_clk_domain
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2013-08-24 18:03:10 +02:00
|
|
|
hit_latency=20
|
2014-01-27 06:38:58 +01:00
|
|
|
sequential_access=false
|
2013-08-24 18:03:10 +02:00
|
|
|
size=4194304
|
2008-11-06 00:10:30 +01:00
|
|
|
|
|
|
|
[system.membus]
|
2014-09-21 22:15:14 +02:00
|
|
|
type=CoherentXBar
|
2013-08-24 18:03:10 +02:00
|
|
|
clk_domain=system.clk_domain
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2008-11-06 00:10:30 +01:00
|
|
|
header_cycles=1
|
2014-09-21 22:15:14 +02:00
|
|
|
snoop_filter=Null
|
2013-03-28 15:32:01 +01:00
|
|
|
system=system
|
2010-08-17 14:06:22 +02:00
|
|
|
use_default_range=false
|
2012-07-23 06:39:12 +02:00
|
|
|
width=8
|
|
|
|
master=system.physmem.port
|
2013-08-24 18:03:10 +02:00
|
|
|
slave=system.system_port system.l2c.mem_side
|
2008-11-06 00:10:30 +01:00
|
|
|
|
|
|
|
[system.physmem]
|
2012-07-23 06:39:12 +02:00
|
|
|
type=SimpleMemory
|
2013-03-28 15:32:01 +01:00
|
|
|
bandwidth=73.000000
|
2013-08-24 18:03:10 +02:00
|
|
|
clk_domain=system.clk_domain
|
|
|
|
conf_table_reported=true
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2012-07-23 06:39:12 +02:00
|
|
|
in_addr_map=true
|
2008-11-06 00:10:30 +01:00
|
|
|
latency=30000
|
|
|
|
latency_var=0
|
|
|
|
null=false
|
|
|
|
range=0:134217727
|
2012-02-29 07:51:39 +01:00
|
|
|
port=system.membus.master[0]
|
2008-11-06 00:10:30 +01:00
|
|
|
|
|
|
|
[system.toL2Bus]
|
2014-09-21 22:15:14 +02:00
|
|
|
type=CoherentXBar
|
2013-08-24 18:03:10 +02:00
|
|
|
clk_domain=system.cpu_clk_domain
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2008-11-06 00:10:30 +01:00
|
|
|
header_cycles=1
|
2014-09-21 22:15:14 +02:00
|
|
|
snoop_filter=Null
|
2013-03-28 15:32:01 +01:00
|
|
|
system=system
|
2010-08-17 14:06:22 +02:00
|
|
|
use_default_range=false
|
2012-07-23 06:39:12 +02:00
|
|
|
width=8
|
2012-02-29 07:51:39 +01:00
|
|
|
master=system.l2c.cpu_side
|
|
|
|
slave=system.cpu0.icache.mem_side system.cpu0.dcache.mem_side system.cpu1.icache.mem_side system.cpu1.dcache.mem_side system.cpu2.icache.mem_side system.cpu2.dcache.mem_side system.cpu3.icache.mem_side system.cpu3.dcache.mem_side
|
2008-11-06 00:10:30 +01:00
|
|
|
|
2013-08-24 18:03:10 +02:00
|
|
|
[system.voltage_domain]
|
|
|
|
type=VoltageDomain
|
2014-01-27 06:38:58 +01:00
|
|
|
eventq_index=0
|
2013-08-24 18:03:10 +02:00
|
|
|
voltage=1.000000
|
|
|
|
|