2006-10-06 10:23:27 +02:00
|
|
|
|
|
|
|
---------- Begin Simulation Statistics ----------
|
|
|
|
global.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
|
2008-09-28 23:15:37 +02:00
|
|
|
global.BPredUnit.BTBHits 854 # Number of BTB hits
|
|
|
|
global.BPredUnit.BTBLookups 4386 # Number of BTB lookups
|
|
|
|
global.BPredUnit.RASInCorrect 172 # Number of incorrect RAS predictions.
|
|
|
|
global.BPredUnit.condIncorrect 1443 # Number of conditional branches incorrect
|
|
|
|
global.BPredUnit.condPredicted 2855 # Number of conditional branches predicted
|
|
|
|
global.BPredUnit.lookups 5041 # Number of BP lookups
|
|
|
|
global.BPredUnit.usedRAS 646 # Number of times the RAS was used to get a target.
|
|
|
|
host_inst_rate 37318 # Simulator instruction rate (inst/s)
|
|
|
|
host_mem_usage 199092 # Number of bytes of host memory used
|
|
|
|
host_seconds 0.34 # Real time elapsed on the host
|
|
|
|
host_tick_rate 41547100 # Simulator tick rate (ticks/s)
|
|
|
|
memdepunit.memDep.conflictingLoads 23 # Number of conflicting loads.
|
|
|
|
memdepunit.memDep.conflictingLoads 42 # Number of conflicting loads.
|
|
|
|
memdepunit.memDep.conflictingStores 9 # Number of conflicting stores.
|
|
|
|
memdepunit.memDep.conflictingStores 25 # Number of conflicting stores.
|
|
|
|
memdepunit.memDep.insertedLoads 2327 # Number of loads inserted to the mem dependence unit.
|
|
|
|
memdepunit.memDep.insertedLoads 2333 # Number of loads inserted to the mem dependence unit.
|
|
|
|
memdepunit.memDep.insertedStores 1262 # Number of stores inserted to the mem dependence unit.
|
|
|
|
memdepunit.memDep.insertedStores 1249 # Number of stores inserted to the mem dependence unit.
|
2006-10-06 10:23:27 +02:00
|
|
|
sim_freq 1000000000000 # Frequency of simulated ticks
|
2008-07-25 01:31:54 +02:00
|
|
|
sim_insts 12595 # Number of instructions simulated
|
2008-08-04 00:13:29 +02:00
|
|
|
sim_seconds 0.000014 # Number of seconds simulated
|
2008-09-28 23:15:37 +02:00
|
|
|
sim_ticks 14029500 # Number of ticks simulated
|
2008-07-25 01:31:54 +02:00
|
|
|
system.cpu.commit.COM:branches 2024 # Number of branches committed
|
|
|
|
system.cpu.commit.COM:branches_0 1012 # Number of branches committed
|
|
|
|
system.cpu.commit.COM:branches_1 1012 # Number of branches committed
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.commit.COM:bw_lim_events 158 # number cycles where commit BW limit reached
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.commit.COM:bw_limited 0 # number of insts not committed due to BW limits
|
|
|
|
system.cpu.commit.COM:bw_limited_0 0 # number of insts not committed due to BW limits
|
|
|
|
system.cpu.commit.COM:bw_limited_1 0 # number of insts not committed due to BW limits
|
|
|
|
system.cpu.commit.COM:committed_per_cycle.start_dist # Number of insts commited each cycle
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.commit.COM:committed_per_cycle.samples 21929
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.commit.COM:committed_per_cycle.min_value 0
|
2008-09-28 23:15:37 +02:00
|
|
|
0 16145 7362.40%
|
|
|
|
1 3000 1368.05%
|
|
|
|
2 1194 544.48%
|
|
|
|
3 576 262.67%
|
|
|
|
4 357 162.80%
|
|
|
|
5 253 115.37%
|
|
|
|
6 166 75.70%
|
|
|
|
7 80 36.48%
|
|
|
|
8 158 72.05%
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.commit.COM:committed_per_cycle.max_value 8
|
|
|
|
system.cpu.commit.COM:committed_per_cycle.end_dist
|
|
|
|
|
2008-07-25 01:31:54 +02:00
|
|
|
system.cpu.commit.COM:count 12629 # Number of instructions committed
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.commit.COM:count_0 6314 # Number of instructions committed
|
|
|
|
system.cpu.commit.COM:count_1 6315 # Number of instructions committed
|
2008-07-25 01:31:54 +02:00
|
|
|
system.cpu.commit.COM:loads 2336 # Number of loads committed
|
|
|
|
system.cpu.commit.COM:loads_0 1168 # Number of loads committed
|
|
|
|
system.cpu.commit.COM:loads_1 1168 # Number of loads committed
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.commit.COM:membars 0 # Number of memory barriers committed
|
|
|
|
system.cpu.commit.COM:membars_0 0 # Number of memory barriers committed
|
|
|
|
system.cpu.commit.COM:membars_1 0 # Number of memory barriers committed
|
2008-07-25 01:31:54 +02:00
|
|
|
system.cpu.commit.COM:refs 4060 # Number of memory references committed
|
|
|
|
system.cpu.commit.COM:refs_0 2030 # Number of memory references committed
|
|
|
|
system.cpu.commit.COM:refs_1 2030 # Number of memory references committed
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.commit.COM:swp_count 0 # Number of s/w prefetches committed
|
|
|
|
system.cpu.commit.COM:swp_count_0 0 # Number of s/w prefetches committed
|
|
|
|
system.cpu.commit.COM:swp_count_1 0 # Number of s/w prefetches committed
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.commit.branchMispredicts 1061 # The number of times a branch was mispredicted
|
2008-07-25 01:31:54 +02:00
|
|
|
system.cpu.commit.commitCommittedInsts 12629 # The number of committed instructions
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.commit.commitNonSpecStalls 34 # The number of times commit has been forced to stall to communicate backwards
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.commit.commitSquashedInsts 9861 # The number of squashed insts skipped by commit
|
|
|
|
system.cpu.committedInsts_0 6297 # Number of Instructions Simulated
|
|
|
|
system.cpu.committedInsts_1 6298 # Number of Instructions Simulated
|
2008-07-25 01:31:54 +02:00
|
|
|
system.cpu.committedInsts_total 12595 # Number of Instructions Simulated
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.cpi_0 4.456090 # CPI: Cycles Per Instruction
|
|
|
|
system.cpu.cpi_1 4.455383 # CPI: Cycles Per Instruction
|
|
|
|
system.cpu.cpi_total 2.227868 # CPI: Total CPI of All Threads
|
|
|
|
system.cpu.dcache.ReadReq_accesses 3746 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.dcache.ReadReq_accesses_0 3746 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.dcache.ReadReq_avg_miss_latency_0 35521.212121 # average ReadReq miss latency
|
|
|
|
system.cpu.dcache.ReadReq_avg_mshr_miss_latency_0 36972.222222 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.dcache.ReadReq_hits 3416 # number of ReadReq hits
|
|
|
|
system.cpu.dcache.ReadReq_hits_0 3416 # number of ReadReq hits
|
|
|
|
system.cpu.dcache.ReadReq_miss_latency 11722000 # number of ReadReq miss cycles
|
|
|
|
system.cpu.dcache.ReadReq_miss_latency_0 11722000 # number of ReadReq miss cycles
|
|
|
|
system.cpu.dcache.ReadReq_miss_rate_0 0.088094 # miss rate for ReadReq accesses
|
|
|
|
system.cpu.dcache.ReadReq_misses 330 # number of ReadReq misses
|
|
|
|
system.cpu.dcache.ReadReq_misses_0 330 # number of ReadReq misses
|
|
|
|
system.cpu.dcache.ReadReq_mshr_hits 132 # number of ReadReq MSHR hits
|
|
|
|
system.cpu.dcache.ReadReq_mshr_hits_0 132 # number of ReadReq MSHR hits
|
|
|
|
system.cpu.dcache.ReadReq_mshr_miss_latency 7320500 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.dcache.ReadReq_mshr_miss_latency_0 7320500 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.dcache.ReadReq_mshr_miss_rate_0 0.052856 # mshr miss rate for ReadReq accesses
|
2008-08-04 00:13:29 +02:00
|
|
|
system.cpu.dcache.ReadReq_mshr_misses 198 # number of ReadReq MSHR misses
|
|
|
|
system.cpu.dcache.ReadReq_mshr_misses_0 198 # number of ReadReq MSHR misses
|
2008-07-25 01:31:54 +02:00
|
|
|
system.cpu.dcache.WriteReq_accesses 1724 # number of WriteReq accesses(hits+misses)
|
|
|
|
system.cpu.dcache.WriteReq_accesses_0 1724 # number of WriteReq accesses(hits+misses)
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.dcache.WriteReq_avg_miss_latency_0 33638.157895 # average WriteReq miss latency
|
|
|
|
system.cpu.dcache.WriteReq_avg_mshr_miss_latency_0 35974.137931 # average WriteReq mshr miss latency
|
2008-08-04 00:13:29 +02:00
|
|
|
system.cpu.dcache.WriteReq_hits 964 # number of WriteReq hits
|
|
|
|
system.cpu.dcache.WriteReq_hits_0 964 # number of WriteReq hits
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.dcache.WriteReq_miss_latency 25565000 # number of WriteReq miss cycles
|
|
|
|
system.cpu.dcache.WriteReq_miss_latency_0 25565000 # number of WriteReq miss cycles
|
2008-08-04 00:13:29 +02:00
|
|
|
system.cpu.dcache.WriteReq_miss_rate_0 0.440835 # miss rate for WriteReq accesses
|
|
|
|
system.cpu.dcache.WriteReq_misses 760 # number of WriteReq misses
|
|
|
|
system.cpu.dcache.WriteReq_misses_0 760 # number of WriteReq misses
|
|
|
|
system.cpu.dcache.WriteReq_mshr_hits 586 # number of WriteReq MSHR hits
|
|
|
|
system.cpu.dcache.WriteReq_mshr_hits_0 586 # number of WriteReq MSHR hits
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.dcache.WriteReq_mshr_miss_latency 6259500 # number of WriteReq MSHR miss cycles
|
|
|
|
system.cpu.dcache.WriteReq_mshr_miss_latency_0 6259500 # number of WriteReq MSHR miss cycles
|
2008-07-25 01:31:54 +02:00
|
|
|
system.cpu.dcache.WriteReq_mshr_miss_rate_0 0.100928 # mshr miss rate for WriteReq accesses
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.dcache.WriteReq_mshr_misses 174 # number of WriteReq MSHR misses
|
|
|
|
system.cpu.dcache.WriteReq_mshr_misses_0 174 # number of WriteReq MSHR misses
|
2007-04-22 20:50:37 +02:00
|
|
|
system.cpu.dcache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
|
2007-03-30 22:59:40 +02:00
|
|
|
system.cpu.dcache.avg_blocked_cycles_no_targets <err: div-0> # average number of cycles each access was blocked
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.dcache.avg_refs 12.915698 # Average number of references to valid blocks.
|
2007-04-22 20:50:37 +02:00
|
|
|
system.cpu.dcache.blocked_no_mshrs 0 # number of cycles access was blocked
|
2007-03-30 22:59:40 +02:00
|
|
|
system.cpu.dcache.blocked_no_targets 0 # number of cycles access was blocked
|
2007-04-22 20:50:37 +02:00
|
|
|
system.cpu.dcache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked
|
2007-03-30 22:59:40 +02:00
|
|
|
system.cpu.dcache.blocked_cycles_no_targets 0 # number of cycles access was blocked
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.dcache.cache_copies 0 # number of cache copies performed
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.dcache.demand_accesses 5470 # number of demand (read+write) accesses
|
|
|
|
system.cpu.dcache.demand_accesses_0 5470 # number of demand (read+write) accesses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.demand_accesses_1 0 # number of demand (read+write) accesses
|
2007-05-16 01:25:35 +02:00
|
|
|
system.cpu.dcache.demand_avg_miss_latency <err: div-0> # average overall miss latency
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.dcache.demand_avg_miss_latency_0 34208.256881 # average overall miss latency
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.demand_avg_miss_latency_1 <err: div-0> # average overall miss latency
|
2007-05-16 01:25:35 +02:00
|
|
|
system.cpu.dcache.demand_avg_mshr_miss_latency <err: div-0> # average overall mshr miss latency
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.dcache.demand_avg_mshr_miss_latency_0 36505.376344 # average overall mshr miss latency
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.demand_avg_mshr_miss_latency_1 <err: div-0> # average overall mshr miss latency
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.dcache.demand_hits 4380 # number of demand (read+write) hits
|
|
|
|
system.cpu.dcache.demand_hits_0 4380 # number of demand (read+write) hits
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.demand_hits_1 0 # number of demand (read+write) hits
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.dcache.demand_miss_latency 37287000 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.dcache.demand_miss_latency_0 37287000 # number of demand (read+write) miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.demand_miss_latency_1 0 # number of demand (read+write) miss cycles
|
2007-05-16 01:25:35 +02:00
|
|
|
system.cpu.dcache.demand_miss_rate <err: div-0> # miss rate for demand accesses
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.dcache.demand_miss_rate_0 0.199269 # miss rate for demand accesses
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.dcache.demand_miss_rate_1 <err: div-0> # miss rate for demand accesses
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.dcache.demand_misses 1090 # number of demand (read+write) misses
|
|
|
|
system.cpu.dcache.demand_misses_0 1090 # number of demand (read+write) misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.demand_misses_1 0 # number of demand (read+write) misses
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.dcache.demand_mshr_hits 718 # number of demand (read+write) MSHR hits
|
|
|
|
system.cpu.dcache.demand_mshr_hits_0 718 # number of demand (read+write) MSHR hits
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.demand_mshr_hits_1 0 # number of demand (read+write) MSHR hits
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.dcache.demand_mshr_miss_latency 13580000 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.dcache.demand_mshr_miss_latency_0 13580000 # number of demand (read+write) MSHR miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.demand_mshr_miss_latency_1 0 # number of demand (read+write) MSHR miss cycles
|
2007-05-16 01:25:35 +02:00
|
|
|
system.cpu.dcache.demand_mshr_miss_rate <err: div-0> # mshr miss rate for demand accesses
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.dcache.demand_mshr_miss_rate_0 0.068007 # mshr miss rate for demand accesses
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.dcache.demand_mshr_miss_rate_1 <err: div-0> # mshr miss rate for demand accesses
|
2008-08-04 00:13:29 +02:00
|
|
|
system.cpu.dcache.demand_mshr_misses 372 # number of demand (read+write) MSHR misses
|
|
|
|
system.cpu.dcache.demand_mshr_misses_0 372 # number of demand (read+write) MSHR misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.demand_mshr_misses_1 0 # number of demand (read+write) MSHR misses
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.dcache.fast_writes 0 # number of fast writes performed
|
|
|
|
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.dcache.mshr_cap_events_0 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.dcache.mshr_cap_events_1 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.dcache.overall_accesses 5470 # number of overall (read+write) accesses
|
|
|
|
system.cpu.dcache.overall_accesses_0 5470 # number of overall (read+write) accesses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.overall_accesses_1 0 # number of overall (read+write) accesses
|
2007-05-16 01:25:35 +02:00
|
|
|
system.cpu.dcache.overall_avg_miss_latency <err: div-0> # average overall miss latency
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.dcache.overall_avg_miss_latency_0 34208.256881 # average overall miss latency
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.overall_avg_miss_latency_1 <err: div-0> # average overall miss latency
|
2007-05-16 01:25:35 +02:00
|
|
|
system.cpu.dcache.overall_avg_mshr_miss_latency <err: div-0> # average overall mshr miss latency
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.dcache.overall_avg_mshr_miss_latency_0 36505.376344 # average overall mshr miss latency
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.overall_avg_mshr_miss_latency_1 <err: div-0> # average overall mshr miss latency
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.dcache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
|
|
|
|
system.cpu.dcache.overall_avg_mshr_uncacheable_latency_0 <err: div-0> # average overall mshr uncacheable latency
|
|
|
|
system.cpu.dcache.overall_avg_mshr_uncacheable_latency_1 <err: div-0> # average overall mshr uncacheable latency
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.dcache.overall_hits 4380 # number of overall hits
|
|
|
|
system.cpu.dcache.overall_hits_0 4380 # number of overall hits
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.overall_hits_1 0 # number of overall hits
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.dcache.overall_miss_latency 37287000 # number of overall miss cycles
|
|
|
|
system.cpu.dcache.overall_miss_latency_0 37287000 # number of overall miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.overall_miss_latency_1 0 # number of overall miss cycles
|
2007-05-16 01:25:35 +02:00
|
|
|
system.cpu.dcache.overall_miss_rate <err: div-0> # miss rate for overall accesses
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.dcache.overall_miss_rate_0 0.199269 # miss rate for overall accesses
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.dcache.overall_miss_rate_1 <err: div-0> # miss rate for overall accesses
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.dcache.overall_misses 1090 # number of overall misses
|
|
|
|
system.cpu.dcache.overall_misses_0 1090 # number of overall misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.overall_misses_1 0 # number of overall misses
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.dcache.overall_mshr_hits 718 # number of overall MSHR hits
|
|
|
|
system.cpu.dcache.overall_mshr_hits_0 718 # number of overall MSHR hits
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.overall_mshr_hits_1 0 # number of overall MSHR hits
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.dcache.overall_mshr_miss_latency 13580000 # number of overall MSHR miss cycles
|
|
|
|
system.cpu.dcache.overall_mshr_miss_latency_0 13580000 # number of overall MSHR miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.overall_mshr_miss_latency_1 0 # number of overall MSHR miss cycles
|
2007-05-16 01:25:35 +02:00
|
|
|
system.cpu.dcache.overall_mshr_miss_rate <err: div-0> # mshr miss rate for overall accesses
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.dcache.overall_mshr_miss_rate_0 0.068007 # mshr miss rate for overall accesses
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.dcache.overall_mshr_miss_rate_1 <err: div-0> # mshr miss rate for overall accesses
|
2008-08-04 00:13:29 +02:00
|
|
|
system.cpu.dcache.overall_mshr_misses 372 # number of overall MSHR misses
|
|
|
|
system.cpu.dcache.overall_mshr_misses_0 372 # number of overall MSHR misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.overall_mshr_misses_1 0 # number of overall MSHR misses
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.dcache.overall_mshr_uncacheable_latency_0 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.dcache.overall_mshr_uncacheable_latency_1 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.dcache.overall_mshr_uncacheable_misses_0 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.dcache.overall_mshr_uncacheable_misses_1 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cache
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr 0 # number of hwpf that were already in mshr
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher 0 # number of hwpf that were already in the prefetch queue
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer left
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_identified 0 # number of hwpf identified
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_issued 0 # number of hwpf issued
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit 0 # number of hwpf removed because MSHR allocated
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time
|
|
|
|
system.cpu.dcache.replacements 0 # number of replacements
|
|
|
|
system.cpu.dcache.replacements_0 0 # number of replacements
|
|
|
|
system.cpu.dcache.replacements_1 0 # number of replacements
|
2008-08-04 00:13:29 +02:00
|
|
|
system.cpu.dcache.sampled_refs 344 # Sample count of references to valid blocks.
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
|
|
|
system.cpu.dcache.soft_prefetch_mshr_full_0 0 # number of mshr full events for SW prefetching instrutions
|
|
|
|
system.cpu.dcache.soft_prefetch_mshr_full_1 0 # number of mshr full events for SW prefetching instrutions
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.dcache.tagsinuse 218.241072 # Cycle average of tags in use
|
|
|
|
system.cpu.dcache.total_refs 4443 # Total number of references to valid blocks.
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
|
|
|
system.cpu.dcache.writebacks 0 # number of writebacks
|
|
|
|
system.cpu.dcache.writebacks_0 0 # number of writebacks
|
|
|
|
system.cpu.dcache.writebacks_1 0 # number of writebacks
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.decode.DECODE:BlockedCycles 5036 # Number of cycles decode is blocked
|
|
|
|
system.cpu.decode.DECODE:BranchMispred 400 # Number of times decode detected a branch misprediction
|
|
|
|
system.cpu.decode.DECODE:BranchResolved 534 # Number of times decode resolved a branch
|
|
|
|
system.cpu.decode.DECODE:DecodedInsts 25996 # Number of instructions handled by decode
|
|
|
|
system.cpu.decode.DECODE:IdleCycles 32008 # Number of cycles decode is idle
|
|
|
|
system.cpu.decode.DECODE:RunCycles 4597 # Number of cycles decode is running
|
|
|
|
system.cpu.decode.DECODE:SquashCycles 1938 # Number of cycles decode is squashing
|
|
|
|
system.cpu.decode.DECODE:SquashedInsts 558 # Number of squashed instructions handled by decode
|
|
|
|
system.cpu.decode.DECODE:UnblockCycles 173 # Number of cycles decode is unblocking
|
|
|
|
system.cpu.dtb.accesses 6094 # DTB accesses
|
2007-08-27 05:27:53 +02:00
|
|
|
system.cpu.dtb.acv 0 # DTB access violations
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.dtb.hits 5949 # DTB hits
|
|
|
|
system.cpu.dtb.misses 145 # DTB misses
|
|
|
|
system.cpu.dtb.read_accesses 3938 # DTB read accesses
|
2007-08-27 05:27:53 +02:00
|
|
|
system.cpu.dtb.read_acv 0 # DTB read access violations
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.dtb.read_hits 3853 # DTB read hits
|
|
|
|
system.cpu.dtb.read_misses 85 # DTB read misses
|
|
|
|
system.cpu.dtb.write_accesses 2156 # DTB write accesses
|
2007-08-27 05:27:53 +02:00
|
|
|
system.cpu.dtb.write_acv 0 # DTB write access violations
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.dtb.write_hits 2096 # DTB write hits
|
2008-08-04 00:13:29 +02:00
|
|
|
system.cpu.dtb.write_misses 60 # DTB write misses
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.fetch.Branches 5041 # Number of branches that fetch encountered
|
|
|
|
system.cpu.fetch.CacheLines 3820 # Number of cache lines fetched
|
|
|
|
system.cpu.fetch.Cycles 8809 # Number of cycles fetch has run and was not squashing or blocked
|
|
|
|
system.cpu.fetch.IcacheSquashes 621 # Number of outstanding Icache misses that were squashed
|
|
|
|
system.cpu.fetch.Insts 28977 # Number of instructions fetch has processed
|
|
|
|
system.cpu.fetch.SquashCycles 1559 # Number of cycles fetch has spent squashing
|
|
|
|
system.cpu.fetch.branchRate 0.179651 # Number of branch fetches per cycle
|
|
|
|
system.cpu.fetch.icacheStallCycles 3820 # Number of cycles fetch is stalled on an Icache miss
|
|
|
|
system.cpu.fetch.predictedBranches 1500 # Number of branches that fetch has predicted taken
|
|
|
|
system.cpu.fetch.rate 1.032680 # Number of inst fetches per cycle
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.fetch.rateDist.start_dist # Number of instructions fetched each cycle (Total)
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.fetch.rateDist.samples 21971
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.fetch.rateDist.min_value 0
|
2008-09-28 23:15:37 +02:00
|
|
|
0 17033 7752.49%
|
|
|
|
1 423 192.53%
|
|
|
|
2 326 148.38%
|
|
|
|
3 380 172.96%
|
|
|
|
4 411 187.06%
|
|
|
|
5 313 142.46%
|
|
|
|
6 429 195.26%
|
|
|
|
7 269 122.43%
|
|
|
|
8 2387 1086.43%
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.fetch.rateDist.max_value 8
|
|
|
|
system.cpu.fetch.rateDist.end_dist
|
|
|
|
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.icache.ReadReq_accesses 3820 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.icache.ReadReq_accesses_0 3820 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.icache.ReadReq_avg_miss_latency_0 35987.893462 # average ReadReq miss latency
|
|
|
|
system.cpu.icache.ReadReq_avg_mshr_miss_latency_0 35566.129032 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.icache.ReadReq_hits 2994 # number of ReadReq hits
|
|
|
|
system.cpu.icache.ReadReq_hits_0 2994 # number of ReadReq hits
|
|
|
|
system.cpu.icache.ReadReq_miss_latency 29726000 # number of ReadReq miss cycles
|
|
|
|
system.cpu.icache.ReadReq_miss_latency_0 29726000 # number of ReadReq miss cycles
|
|
|
|
system.cpu.icache.ReadReq_miss_rate_0 0.216230 # miss rate for ReadReq accesses
|
|
|
|
system.cpu.icache.ReadReq_misses 826 # number of ReadReq misses
|
|
|
|
system.cpu.icache.ReadReq_misses_0 826 # number of ReadReq misses
|
|
|
|
system.cpu.icache.ReadReq_mshr_hits 206 # number of ReadReq MSHR hits
|
|
|
|
system.cpu.icache.ReadReq_mshr_hits_0 206 # number of ReadReq MSHR hits
|
|
|
|
system.cpu.icache.ReadReq_mshr_miss_latency 22051000 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.icache.ReadReq_mshr_miss_latency_0 22051000 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.icache.ReadReq_mshr_miss_rate_0 0.162304 # mshr miss rate for ReadReq accesses
|
|
|
|
system.cpu.icache.ReadReq_mshr_misses 620 # number of ReadReq MSHR misses
|
|
|
|
system.cpu.icache.ReadReq_mshr_misses_0 620 # number of ReadReq MSHR misses
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.icache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
|
2007-03-30 22:59:40 +02:00
|
|
|
system.cpu.icache.avg_blocked_cycles_no_targets <err: div-0> # average number of cycles each access was blocked
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.icache.avg_refs 4.829032 # Average number of references to valid blocks.
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.icache.blocked_no_mshrs 0 # number of cycles access was blocked
|
2007-03-30 22:59:40 +02:00
|
|
|
system.cpu.icache.blocked_no_targets 0 # number of cycles access was blocked
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.icache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked
|
2007-03-30 22:59:40 +02:00
|
|
|
system.cpu.icache.blocked_cycles_no_targets 0 # number of cycles access was blocked
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.icache.cache_copies 0 # number of cache copies performed
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.icache.demand_accesses 3820 # number of demand (read+write) accesses
|
|
|
|
system.cpu.icache.demand_accesses_0 3820 # number of demand (read+write) accesses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.demand_accesses_1 0 # number of demand (read+write) accesses
|
2007-05-16 01:25:35 +02:00
|
|
|
system.cpu.icache.demand_avg_miss_latency <err: div-0> # average overall miss latency
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.icache.demand_avg_miss_latency_0 35987.893462 # average overall miss latency
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.demand_avg_miss_latency_1 <err: div-0> # average overall miss latency
|
2007-05-16 01:25:35 +02:00
|
|
|
system.cpu.icache.demand_avg_mshr_miss_latency <err: div-0> # average overall mshr miss latency
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.icache.demand_avg_mshr_miss_latency_0 35566.129032 # average overall mshr miss latency
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.demand_avg_mshr_miss_latency_1 <err: div-0> # average overall mshr miss latency
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.icache.demand_hits 2994 # number of demand (read+write) hits
|
|
|
|
system.cpu.icache.demand_hits_0 2994 # number of demand (read+write) hits
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.demand_hits_1 0 # number of demand (read+write) hits
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.icache.demand_miss_latency 29726000 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.icache.demand_miss_latency_0 29726000 # number of demand (read+write) miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.demand_miss_latency_1 0 # number of demand (read+write) miss cycles
|
2007-05-16 01:25:35 +02:00
|
|
|
system.cpu.icache.demand_miss_rate <err: div-0> # miss rate for demand accesses
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.icache.demand_miss_rate_0 0.216230 # miss rate for demand accesses
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.icache.demand_miss_rate_1 <err: div-0> # miss rate for demand accesses
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.icache.demand_misses 826 # number of demand (read+write) misses
|
|
|
|
system.cpu.icache.demand_misses_0 826 # number of demand (read+write) misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.demand_misses_1 0 # number of demand (read+write) misses
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.icache.demand_mshr_hits 206 # number of demand (read+write) MSHR hits
|
|
|
|
system.cpu.icache.demand_mshr_hits_0 206 # number of demand (read+write) MSHR hits
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.demand_mshr_hits_1 0 # number of demand (read+write) MSHR hits
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.icache.demand_mshr_miss_latency 22051000 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.icache.demand_mshr_miss_latency_0 22051000 # number of demand (read+write) MSHR miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.demand_mshr_miss_latency_1 0 # number of demand (read+write) MSHR miss cycles
|
2007-05-16 01:25:35 +02:00
|
|
|
system.cpu.icache.demand_mshr_miss_rate <err: div-0> # mshr miss rate for demand accesses
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.icache.demand_mshr_miss_rate_0 0.162304 # mshr miss rate for demand accesses
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.icache.demand_mshr_miss_rate_1 <err: div-0> # mshr miss rate for demand accesses
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.icache.demand_mshr_misses 620 # number of demand (read+write) MSHR misses
|
|
|
|
system.cpu.icache.demand_mshr_misses_0 620 # number of demand (read+write) MSHR misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.demand_mshr_misses_1 0 # number of demand (read+write) MSHR misses
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.icache.fast_writes 0 # number of fast writes performed
|
|
|
|
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.icache.mshr_cap_events_0 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.icache.mshr_cap_events_1 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.icache.overall_accesses 3820 # number of overall (read+write) accesses
|
|
|
|
system.cpu.icache.overall_accesses_0 3820 # number of overall (read+write) accesses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.overall_accesses_1 0 # number of overall (read+write) accesses
|
2007-05-16 01:25:35 +02:00
|
|
|
system.cpu.icache.overall_avg_miss_latency <err: div-0> # average overall miss latency
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.icache.overall_avg_miss_latency_0 35987.893462 # average overall miss latency
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.overall_avg_miss_latency_1 <err: div-0> # average overall miss latency
|
2007-05-16 01:25:35 +02:00
|
|
|
system.cpu.icache.overall_avg_mshr_miss_latency <err: div-0> # average overall mshr miss latency
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.icache.overall_avg_mshr_miss_latency_0 35566.129032 # average overall mshr miss latency
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.overall_avg_mshr_miss_latency_1 <err: div-0> # average overall mshr miss latency
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.icache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
|
|
|
|
system.cpu.icache.overall_avg_mshr_uncacheable_latency_0 <err: div-0> # average overall mshr uncacheable latency
|
|
|
|
system.cpu.icache.overall_avg_mshr_uncacheable_latency_1 <err: div-0> # average overall mshr uncacheable latency
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.icache.overall_hits 2994 # number of overall hits
|
|
|
|
system.cpu.icache.overall_hits_0 2994 # number of overall hits
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.overall_hits_1 0 # number of overall hits
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.icache.overall_miss_latency 29726000 # number of overall miss cycles
|
|
|
|
system.cpu.icache.overall_miss_latency_0 29726000 # number of overall miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.overall_miss_latency_1 0 # number of overall miss cycles
|
2007-05-16 01:25:35 +02:00
|
|
|
system.cpu.icache.overall_miss_rate <err: div-0> # miss rate for overall accesses
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.icache.overall_miss_rate_0 0.216230 # miss rate for overall accesses
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.icache.overall_miss_rate_1 <err: div-0> # miss rate for overall accesses
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.icache.overall_misses 826 # number of overall misses
|
|
|
|
system.cpu.icache.overall_misses_0 826 # number of overall misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.overall_misses_1 0 # number of overall misses
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.icache.overall_mshr_hits 206 # number of overall MSHR hits
|
|
|
|
system.cpu.icache.overall_mshr_hits_0 206 # number of overall MSHR hits
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.overall_mshr_hits_1 0 # number of overall MSHR hits
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.icache.overall_mshr_miss_latency 22051000 # number of overall MSHR miss cycles
|
|
|
|
system.cpu.icache.overall_mshr_miss_latency_0 22051000 # number of overall MSHR miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.overall_mshr_miss_latency_1 0 # number of overall MSHR miss cycles
|
2007-05-16 01:25:35 +02:00
|
|
|
system.cpu.icache.overall_mshr_miss_rate <err: div-0> # mshr miss rate for overall accesses
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.icache.overall_mshr_miss_rate_0 0.162304 # mshr miss rate for overall accesses
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.icache.overall_mshr_miss_rate_1 <err: div-0> # mshr miss rate for overall accesses
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.icache.overall_mshr_misses 620 # number of overall MSHR misses
|
|
|
|
system.cpu.icache.overall_mshr_misses_0 620 # number of overall MSHR misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.overall_mshr_misses_1 0 # number of overall MSHR misses
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.icache.overall_mshr_uncacheable_latency_0 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.icache.overall_mshr_uncacheable_latency_1 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.icache.overall_mshr_uncacheable_misses_0 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.icache.overall_mshr_uncacheable_misses_1 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cache
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_already_in_mshr 0 # number of hwpf that were already in mshr
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher 0 # number of hwpf that were already in the prefetch queue
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer left
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_identified 0 # number of hwpf identified
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_issued 0 # number of hwpf issued
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit 0 # number of hwpf removed because MSHR allocated
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time
|
2008-08-04 00:13:29 +02:00
|
|
|
system.cpu.icache.replacements 6 # number of replacements
|
|
|
|
system.cpu.icache.replacements_0 6 # number of replacements
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.icache.replacements_1 0 # number of replacements
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.icache.sampled_refs 620 # Sample count of references to valid blocks.
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
|
|
|
system.cpu.icache.soft_prefetch_mshr_full_0 0 # number of mshr full events for SW prefetching instrutions
|
|
|
|
system.cpu.icache.soft_prefetch_mshr_full_1 0 # number of mshr full events for SW prefetching instrutions
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.icache.tagsinuse 322.256979 # Cycle average of tags in use
|
|
|
|
system.cpu.icache.total_refs 2994 # Total number of references to valid blocks.
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
|
|
|
system.cpu.icache.writebacks 0 # number of writebacks
|
|
|
|
system.cpu.icache.writebacks_0 0 # number of writebacks
|
|
|
|
system.cpu.icache.writebacks_1 0 # number of writebacks
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.idleCycles 6089 # Total number of cycles that the CPU has spent unscheduled due to idling
|
|
|
|
system.cpu.iew.EXEC:branches 2958 # Number of branches executed
|
|
|
|
system.cpu.iew.EXEC:branches_0 1488 # Number of branches executed
|
|
|
|
system.cpu.iew.EXEC:branches_1 1470 # Number of branches executed
|
|
|
|
system.cpu.iew.EXEC:nop 133 # number of nop insts executed
|
|
|
|
system.cpu.iew.EXEC:nop_0 70 # number of nop insts executed
|
|
|
|
system.cpu.iew.EXEC:nop_1 63 # number of nop insts executed
|
|
|
|
system.cpu.iew.EXEC:rate 0.660299 # Inst execution rate
|
|
|
|
system.cpu.iew.EXEC:refs 6116 # number of memory reference insts executed
|
|
|
|
system.cpu.iew.EXEC:refs_0 3062 # number of memory reference insts executed
|
|
|
|
system.cpu.iew.EXEC:refs_1 3054 # number of memory reference insts executed
|
2008-08-04 00:13:29 +02:00
|
|
|
system.cpu.iew.EXEC:stores 2176 # Number of stores executed
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.iew.EXEC:stores_0 1102 # Number of stores executed
|
|
|
|
system.cpu.iew.EXEC:stores_1 1074 # Number of stores executed
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iew.EXEC:swp 0 # number of swp insts executed
|
|
|
|
system.cpu.iew.EXEC:swp_0 0 # number of swp insts executed
|
|
|
|
system.cpu.iew.EXEC:swp_1 0 # number of swp insts executed
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.iew.WB:consumers 11542 # num instructions consuming a value
|
|
|
|
system.cpu.iew.WB:consumers_0 5820 # num instructions consuming a value
|
|
|
|
system.cpu.iew.WB:consumers_1 5722 # num instructions consuming a value
|
|
|
|
system.cpu.iew.WB:count 17828 # cumulative count of insts written-back
|
|
|
|
system.cpu.iew.WB:count_0 8981 # cumulative count of insts written-back
|
|
|
|
system.cpu.iew.WB:count_1 8847 # cumulative count of insts written-back
|
|
|
|
system.cpu.iew.WB:fanout 1.545155 # average fanout of values written-back
|
|
|
|
system.cpu.iew.WB:fanout_0 0.771649 # average fanout of values written-back
|
|
|
|
system.cpu.iew.WB:fanout_1 0.773506 # average fanout of values written-back
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iew.WB:penalized 0 # number of instrctions required to write to 'other' IQ
|
|
|
|
system.cpu.iew.WB:penalized_0 0 # number of instrctions required to write to 'other' IQ
|
|
|
|
system.cpu.iew.WB:penalized_1 0 # number of instrctions required to write to 'other' IQ
|
|
|
|
system.cpu.iew.WB:penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
|
|
|
|
system.cpu.iew.WB:penalized_rate_0 0 # fraction of instructions written-back that wrote to 'other' IQ
|
|
|
|
system.cpu.iew.WB:penalized_rate_1 0 # fraction of instructions written-back that wrote to 'other' IQ
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.iew.WB:producers 8917 # num instructions producing a value
|
|
|
|
system.cpu.iew.WB:producers_0 4491 # num instructions producing a value
|
|
|
|
system.cpu.iew.WB:producers_1 4426 # num instructions producing a value
|
|
|
|
system.cpu.iew.WB:rate 0.635353 # insts written-back per cycle
|
|
|
|
system.cpu.iew.WB:rate_0 0.320064 # insts written-back per cycle
|
|
|
|
system.cpu.iew.WB:rate_1 0.315289 # insts written-back per cycle
|
|
|
|
system.cpu.iew.WB:sent 18058 # cumulative count of insts sent to commit
|
|
|
|
system.cpu.iew.WB:sent_0 9082 # cumulative count of insts sent to commit
|
|
|
|
system.cpu.iew.WB:sent_1 8976 # cumulative count of insts sent to commit
|
|
|
|
system.cpu.iew.branchMispredicts 1215 # Number of branch mispredicts detected at execute
|
|
|
|
system.cpu.iew.iewBlockCycles 1067 # Number of cycles IEW is blocking
|
|
|
|
system.cpu.iew.iewDispLoadInsts 4660 # Number of dispatched load instructions
|
|
|
|
system.cpu.iew.iewDispNonSpecInsts 44 # Number of dispatched non-speculative instructions
|
|
|
|
system.cpu.iew.iewDispSquashedInsts 801 # Number of squashed instructions skipped by dispatch
|
|
|
|
system.cpu.iew.iewDispStoreInsts 2511 # Number of dispatched store instructions
|
|
|
|
system.cpu.iew.iewDispatchedInsts 22574 # Number of instructions dispatched to IQ
|
|
|
|
system.cpu.iew.iewExecLoadInsts 3940 # Number of load instructions executed
|
|
|
|
system.cpu.iew.iewExecLoadInsts_0 1960 # Number of load instructions executed
|
|
|
|
system.cpu.iew.iewExecLoadInsts_1 1980 # Number of load instructions executed
|
|
|
|
system.cpu.iew.iewExecSquashedInsts 1001 # Number of squashed instructions skipped in execute
|
|
|
|
system.cpu.iew.iewExecutedInsts 18528 # Number of executed instructions
|
2008-08-04 00:13:29 +02:00
|
|
|
system.cpu.iew.iewIQFullEvents 35 # Number of times the IQ has become full, causing a stall
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
|
2008-08-04 00:13:29 +02:00
|
|
|
system.cpu.iew.iewLSQFullEvents 2 # Number of times the LSQ has become full, causing a stall
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.iew.iewSquashCycles 1938 # Number of cycles IEW is squashing
|
|
|
|
system.cpu.iew.iewUnblockCycles 47 # Number of cycles IEW is unblocking
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.iew.lsq.thread.0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
|
2007-03-30 22:59:40 +02:00
|
|
|
system.cpu.iew.lsq.thread.0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.iew.lsq.thread.0.forwLoads 47 # Number of loads that had data forwarded from stores
|
|
|
|
system.cpu.iew.lsq.thread.0.ignoredResponses 4 # Number of memory responses ignored because the instruction is squashed
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iew.lsq.thread.0.invAddrLoads 0 # Number of loads ignored due to an invalid address
|
|
|
|
system.cpu.iew.lsq.thread.0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.iew.lsq.thread.0.memOrderViolation 66 # Number of memory ordering violations
|
|
|
|
system.cpu.iew.lsq.thread.0.rescheduledLoads 1 # Number of loads that were rescheduled
|
|
|
|
system.cpu.iew.lsq.thread.0.squashedLoads 1159 # Number of loads squashed
|
|
|
|
system.cpu.iew.lsq.thread.0.squashedStores 400 # Number of stores squashed
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.iew.lsq.thread.1.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
|
2007-03-30 22:59:40 +02:00
|
|
|
system.cpu.iew.lsq.thread.1.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.iew.lsq.thread.1.forwLoads 58 # Number of loads that had data forwarded from stores
|
|
|
|
system.cpu.iew.lsq.thread.1.ignoredResponses 8 # Number of memory responses ignored because the instruction is squashed
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iew.lsq.thread.1.invAddrLoads 0 # Number of loads ignored due to an invalid address
|
|
|
|
system.cpu.iew.lsq.thread.1.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.iew.lsq.thread.1.memOrderViolation 61 # Number of memory ordering violations
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iew.lsq.thread.1.rescheduledLoads 1 # Number of loads that were rescheduled
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.iew.lsq.thread.1.squashedLoads 1165 # Number of loads squashed
|
|
|
|
system.cpu.iew.lsq.thread.1.squashedStores 387 # Number of stores squashed
|
|
|
|
system.cpu.iew.memOrderViolationEvents 127 # Number of memory order violations
|
|
|
|
system.cpu.iew.predictedNotTakenIncorrect 964 # Number of branches that were predicted not taken incorrectly
|
|
|
|
system.cpu.iew.predictedTakenIncorrect 251 # Number of branches that were predicted taken incorrectly
|
|
|
|
system.cpu.ipc_0 0.224412 # IPC: Instructions Per Cycle
|
|
|
|
system.cpu.ipc_1 0.224448 # IPC: Instructions Per Cycle
|
|
|
|
system.cpu.ipc_total 0.448860 # IPC: Total IPC of All Threads
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0 9816 # Type of FU issued
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iq.ISSUE:FU_type_0.start_dist
|
2007-06-12 16:56:53 +02:00
|
|
|
No_OpClass 2 0.02% # Type of FU issued
|
2008-09-28 23:15:37 +02:00
|
|
|
IntAlu 6598 67.22% # Type of FU issued
|
2006-11-06 02:42:05 +01:00
|
|
|
IntMult 1 0.01% # Type of FU issued
|
|
|
|
IntDiv 0 0.00% # Type of FU issued
|
2007-03-25 07:05:48 +02:00
|
|
|
FloatAdd 2 0.02% # Type of FU issued
|
2006-11-06 02:42:05 +01:00
|
|
|
FloatCmp 0 0.00% # Type of FU issued
|
|
|
|
FloatCvt 0 0.00% # Type of FU issued
|
|
|
|
FloatMult 0 0.00% # Type of FU issued
|
|
|
|
FloatDiv 0 0.00% # Type of FU issued
|
|
|
|
FloatSqrt 0 0.00% # Type of FU issued
|
2008-09-28 23:15:37 +02:00
|
|
|
MemRead 2077 21.16% # Type of FU issued
|
|
|
|
MemWrite 1136 11.57% # Type of FU issued
|
2006-11-06 02:42:05 +01:00
|
|
|
IprAccess 0 0.00% # Type of FU issued
|
|
|
|
InstPrefetch 0 0.00% # Type of FU issued
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iq.ISSUE:FU_type_0.end_dist
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.iq.ISSUE:FU_type_1 9713 # Type of FU issued
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iq.ISSUE:FU_type_1.start_dist
|
2007-06-12 16:56:53 +02:00
|
|
|
No_OpClass 2 0.02% # Type of FU issued
|
2008-09-28 23:15:37 +02:00
|
|
|
IntAlu 6508 67.00% # Type of FU issued
|
2006-10-06 10:23:27 +02:00
|
|
|
IntMult 1 0.01% # Type of FU issued
|
|
|
|
IntDiv 0 0.00% # Type of FU issued
|
2007-03-30 22:59:40 +02:00
|
|
|
FloatAdd 2 0.02% # Type of FU issued
|
2006-10-06 10:23:27 +02:00
|
|
|
FloatCmp 0 0.00% # Type of FU issued
|
|
|
|
FloatCvt 0 0.00% # Type of FU issued
|
|
|
|
FloatMult 0 0.00% # Type of FU issued
|
|
|
|
FloatDiv 0 0.00% # Type of FU issued
|
|
|
|
FloatSqrt 0 0.00% # Type of FU issued
|
2008-09-28 23:15:37 +02:00
|
|
|
MemRead 2085 21.47% # Type of FU issued
|
|
|
|
MemWrite 1115 11.48% # Type of FU issued
|
2006-10-06 10:23:27 +02:00
|
|
|
IprAccess 0 0.00% # Type of FU issued
|
|
|
|
InstPrefetch 0 0.00% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_1.end_dist
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.iq.ISSUE:FU_type 19529 # Type of FU issued
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iq.ISSUE:FU_type.start_dist
|
2007-06-12 16:56:53 +02:00
|
|
|
No_OpClass 4 0.02% # Type of FU issued
|
2008-09-28 23:15:37 +02:00
|
|
|
IntAlu 13106 67.11% # Type of FU issued
|
2006-10-06 10:23:27 +02:00
|
|
|
IntMult 2 0.01% # Type of FU issued
|
|
|
|
IntDiv 0 0.00% # Type of FU issued
|
2007-03-30 22:59:40 +02:00
|
|
|
FloatAdd 4 0.02% # Type of FU issued
|
2006-10-06 10:23:27 +02:00
|
|
|
FloatCmp 0 0.00% # Type of FU issued
|
|
|
|
FloatCvt 0 0.00% # Type of FU issued
|
|
|
|
FloatMult 0 0.00% # Type of FU issued
|
|
|
|
FloatDiv 0 0.00% # Type of FU issued
|
|
|
|
FloatSqrt 0 0.00% # Type of FU issued
|
2008-09-28 23:15:37 +02:00
|
|
|
MemRead 4162 21.31% # Type of FU issued
|
|
|
|
MemWrite 2251 11.53% # Type of FU issued
|
2006-10-06 10:23:27 +02:00
|
|
|
IprAccess 0 0.00% # Type of FU issued
|
|
|
|
InstPrefetch 0 0.00% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type.end_dist
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.iq.ISSUE:fu_busy_cnt 165 # FU busy when requested
|
|
|
|
system.cpu.iq.ISSUE:fu_busy_cnt_0 86 # FU busy when requested
|
|
|
|
system.cpu.iq.ISSUE:fu_busy_cnt_1 79 # FU busy when requested
|
|
|
|
system.cpu.iq.ISSUE:fu_busy_rate 0.008449 # FU busy rate (busy events/executed inst)
|
|
|
|
system.cpu.iq.ISSUE:fu_busy_rate_0 0.004404 # FU busy rate (busy events/executed inst)
|
|
|
|
system.cpu.iq.ISSUE:fu_busy_rate_1 0.004045 # FU busy rate (busy events/executed inst)
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iq.ISSUE:fu_full.start_dist
|
2007-06-12 16:56:53 +02:00
|
|
|
No_OpClass 0 0.00% # attempts to use FU when none available
|
2008-09-28 23:15:37 +02:00
|
|
|
IntAlu 5 3.03% # attempts to use FU when none available
|
2006-10-06 10:23:27 +02:00
|
|
|
IntMult 0 0.00% # attempts to use FU when none available
|
|
|
|
IntDiv 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatAdd 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatCmp 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatCvt 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatMult 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatDiv 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatSqrt 0 0.00% # attempts to use FU when none available
|
2008-09-28 23:15:37 +02:00
|
|
|
MemRead 94 56.97% # attempts to use FU when none available
|
|
|
|
MemWrite 66 40.00% # attempts to use FU when none available
|
2006-10-06 10:23:27 +02:00
|
|
|
IprAccess 0 0.00% # attempts to use FU when none available
|
|
|
|
InstPrefetch 0 0.00% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full.end_dist
|
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle.start_dist # Number of insts issued each cycle
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle.samples 21971
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle.min_value 0
|
2008-09-28 23:15:37 +02:00
|
|
|
0 13541 6163.12%
|
|
|
|
1 3190 1451.91%
|
|
|
|
2 2253 1025.44%
|
|
|
|
3 1351 614.90%
|
|
|
|
4 834 379.59%
|
|
|
|
5 490 223.02%
|
|
|
|
6 205 93.30%
|
|
|
|
7 92 41.87%
|
|
|
|
8 15 6.83%
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle.max_value 8
|
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle.end_dist
|
|
|
|
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.iq.ISSUE:rate 0.695973 # Inst issue rate
|
|
|
|
system.cpu.iq.iqInstsAdded 22397 # Number of instructions added to the IQ (excludes non-spec)
|
|
|
|
system.cpu.iq.iqInstsIssued 19529 # Number of instructions issued
|
|
|
|
system.cpu.iq.iqNonSpecInstsAdded 44 # Number of non-speculative instructions added to the IQ
|
|
|
|
system.cpu.iq.iqSquashedInstsExamined 8499 # Number of squashed instructions iterated over during squash; mainly for profiling
|
|
|
|
system.cpu.iq.iqSquashedInstsIssued 76 # Number of squashed instructions issued
|
|
|
|
system.cpu.iq.iqSquashedNonSpecRemoved 10 # Number of squashed non-spec instructions that were removed
|
|
|
|
system.cpu.iq.iqSquashedOperandsExamined 4789 # Number of squashed operands that are examined and possibly removed from graph
|
|
|
|
system.cpu.itb.accesses 3871 # ITB accesses
|
2007-08-27 05:27:53 +02:00
|
|
|
system.cpu.itb.acv 0 # ITB acv
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.itb.hits 3820 # ITB hits
|
|
|
|
system.cpu.itb.misses 51 # ITB misses
|
2008-08-04 00:13:29 +02:00
|
|
|
system.cpu.l2cache.ReadExReq_accesses 146 # number of ReadExReq accesses(hits+misses)
|
|
|
|
system.cpu.l2cache.ReadExReq_accesses_0 146 # number of ReadExReq accesses(hits+misses)
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.l2cache.ReadExReq_avg_miss_latency_0 34517.123288 # average ReadExReq miss latency
|
|
|
|
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency_0 31445.205479 # average ReadExReq mshr miss latency
|
|
|
|
system.cpu.l2cache.ReadExReq_miss_latency 5039500 # number of ReadExReq miss cycles
|
|
|
|
system.cpu.l2cache.ReadExReq_miss_latency_0 5039500 # number of ReadExReq miss cycles
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.l2cache.ReadExReq_miss_rate_0 1 # miss rate for ReadExReq accesses
|
2008-08-04 00:13:29 +02:00
|
|
|
system.cpu.l2cache.ReadExReq_misses 146 # number of ReadExReq misses
|
|
|
|
system.cpu.l2cache.ReadExReq_misses_0 146 # number of ReadExReq misses
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.l2cache.ReadExReq_mshr_miss_latency 4591000 # number of ReadExReq MSHR miss cycles
|
|
|
|
system.cpu.l2cache.ReadExReq_mshr_miss_latency_0 4591000 # number of ReadExReq MSHR miss cycles
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.l2cache.ReadExReq_mshr_miss_rate_0 1 # mshr miss rate for ReadExReq accesses
|
2008-08-04 00:13:29 +02:00
|
|
|
system.cpu.l2cache.ReadExReq_mshr_misses 146 # number of ReadExReq MSHR misses
|
|
|
|
system.cpu.l2cache.ReadExReq_mshr_misses_0 146 # number of ReadExReq MSHR misses
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.l2cache.ReadReq_accesses 818 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.l2cache.ReadReq_accesses_0 818 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.l2cache.ReadReq_avg_miss_latency_0 34572.916667 # average ReadReq miss latency
|
|
|
|
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency_0 31431.372549 # average ReadReq mshr miss latency
|
2008-08-04 00:13:29 +02:00
|
|
|
system.cpu.l2cache.ReadReq_hits 2 # number of ReadReq hits
|
|
|
|
system.cpu.l2cache.ReadReq_hits_0 2 # number of ReadReq hits
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.l2cache.ReadReq_miss_latency 28211500 # number of ReadReq miss cycles
|
|
|
|
system.cpu.l2cache.ReadReq_miss_latency_0 28211500 # number of ReadReq miss cycles
|
|
|
|
system.cpu.l2cache.ReadReq_miss_rate_0 0.997555 # miss rate for ReadReq accesses
|
|
|
|
system.cpu.l2cache.ReadReq_misses 816 # number of ReadReq misses
|
|
|
|
system.cpu.l2cache.ReadReq_misses_0 816 # number of ReadReq misses
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_latency 25648000 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_latency_0 25648000 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_rate_0 0.997555 # mshr miss rate for ReadReq accesses
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_misses 816 # number of ReadReq MSHR misses
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_misses_0 816 # number of ReadReq MSHR misses
|
2008-08-04 00:13:29 +02:00
|
|
|
system.cpu.l2cache.UpgradeReq_accesses 28 # number of UpgradeReq accesses(hits+misses)
|
|
|
|
system.cpu.l2cache.UpgradeReq_accesses_0 28 # number of UpgradeReq accesses(hits+misses)
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.l2cache.UpgradeReq_avg_miss_latency_0 34410.714286 # average UpgradeReq miss latency
|
|
|
|
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency_0 31232.142857 # average UpgradeReq mshr miss latency
|
|
|
|
system.cpu.l2cache.UpgradeReq_miss_latency 963500 # number of UpgradeReq miss cycles
|
|
|
|
system.cpu.l2cache.UpgradeReq_miss_latency_0 963500 # number of UpgradeReq miss cycles
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.l2cache.UpgradeReq_miss_rate_0 1 # miss rate for UpgradeReq accesses
|
2008-08-04 00:13:29 +02:00
|
|
|
system.cpu.l2cache.UpgradeReq_misses 28 # number of UpgradeReq misses
|
|
|
|
system.cpu.l2cache.UpgradeReq_misses_0 28 # number of UpgradeReq misses
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.l2cache.UpgradeReq_mshr_miss_latency 874500 # number of UpgradeReq MSHR miss cycles
|
|
|
|
system.cpu.l2cache.UpgradeReq_mshr_miss_latency_0 874500 # number of UpgradeReq MSHR miss cycles
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.l2cache.UpgradeReq_mshr_miss_rate_0 1 # mshr miss rate for UpgradeReq accesses
|
2008-08-04 00:13:29 +02:00
|
|
|
system.cpu.l2cache.UpgradeReq_mshr_misses 28 # number of UpgradeReq MSHR misses
|
|
|
|
system.cpu.l2cache.UpgradeReq_mshr_misses_0 28 # number of UpgradeReq MSHR misses
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.l2cache.avg_blocked_cycles_no_mshrs 6750 # average number of cycles each access was blocked
|
2006-10-10 17:04:05 +02:00
|
|
|
system.cpu.l2cache.avg_blocked_cycles_no_targets <err: div-0> # average number of cycles each access was blocked
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.l2cache.avg_refs 0.002538 # Average number of references to valid blocks.
|
|
|
|
system.cpu.l2cache.blocked_no_mshrs 4 # number of cycles access was blocked
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.l2cache.blocked_no_targets 0 # number of cycles access was blocked
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.l2cache.blocked_cycles_no_mshrs 27000 # number of cycles access was blocked
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.l2cache.blocked_cycles_no_targets 0 # number of cycles access was blocked
|
|
|
|
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.l2cache.demand_accesses 964 # number of demand (read+write) accesses
|
|
|
|
system.cpu.l2cache.demand_accesses_0 964 # number of demand (read+write) accesses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.demand_accesses_1 0 # number of demand (read+write) accesses
|
2007-05-16 01:25:35 +02:00
|
|
|
system.cpu.l2cache.demand_avg_miss_latency <err: div-0> # average overall miss latency
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.l2cache.demand_avg_miss_latency_0 34564.449064 # average overall miss latency
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.demand_avg_miss_latency_1 <err: div-0> # average overall miss latency
|
2007-05-16 01:25:35 +02:00
|
|
|
system.cpu.l2cache.demand_avg_mshr_miss_latency <err: div-0> # average overall mshr miss latency
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.l2cache.demand_avg_mshr_miss_latency_0 31433.471933 # average overall mshr miss latency
|
2006-10-09 03:08:27 +02:00
|
|
|
system.cpu.l2cache.demand_avg_mshr_miss_latency_1 <err: div-0> # average overall mshr miss latency
|
2008-08-04 00:13:29 +02:00
|
|
|
system.cpu.l2cache.demand_hits 2 # number of demand (read+write) hits
|
|
|
|
system.cpu.l2cache.demand_hits_0 2 # number of demand (read+write) hits
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.demand_hits_1 0 # number of demand (read+write) hits
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.l2cache.demand_miss_latency 33251000 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.l2cache.demand_miss_latency_0 33251000 # number of demand (read+write) miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.demand_miss_latency_1 0 # number of demand (read+write) miss cycles
|
2007-05-16 01:25:35 +02:00
|
|
|
system.cpu.l2cache.demand_miss_rate <err: div-0> # miss rate for demand accesses
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.l2cache.demand_miss_rate_0 0.997925 # miss rate for demand accesses
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.l2cache.demand_miss_rate_1 <err: div-0> # miss rate for demand accesses
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.l2cache.demand_misses 962 # number of demand (read+write) misses
|
|
|
|
system.cpu.l2cache.demand_misses_0 962 # number of demand (read+write) misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.demand_misses_1 0 # number of demand (read+write) misses
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
|
|
|
|
system.cpu.l2cache.demand_mshr_hits_0 0 # number of demand (read+write) MSHR hits
|
|
|
|
system.cpu.l2cache.demand_mshr_hits_1 0 # number of demand (read+write) MSHR hits
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.l2cache.demand_mshr_miss_latency 30239000 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.l2cache.demand_mshr_miss_latency_0 30239000 # number of demand (read+write) MSHR miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.demand_mshr_miss_latency_1 0 # number of demand (read+write) MSHR miss cycles
|
2007-05-16 01:25:35 +02:00
|
|
|
system.cpu.l2cache.demand_mshr_miss_rate <err: div-0> # mshr miss rate for demand accesses
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.l2cache.demand_mshr_miss_rate_0 0.997925 # mshr miss rate for demand accesses
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.l2cache.demand_mshr_miss_rate_1 <err: div-0> # mshr miss rate for demand accesses
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.l2cache.demand_mshr_misses 962 # number of demand (read+write) MSHR misses
|
|
|
|
system.cpu.l2cache.demand_mshr_misses_0 962 # number of demand (read+write) MSHR misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.demand_mshr_misses_1 0 # number of demand (read+write) MSHR misses
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
|
|
|
|
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.l2cache.mshr_cap_events_0 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.l2cache.mshr_cap_events_1 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.l2cache.overall_accesses 964 # number of overall (read+write) accesses
|
|
|
|
system.cpu.l2cache.overall_accesses_0 964 # number of overall (read+write) accesses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.overall_accesses_1 0 # number of overall (read+write) accesses
|
2007-05-16 01:25:35 +02:00
|
|
|
system.cpu.l2cache.overall_avg_miss_latency <err: div-0> # average overall miss latency
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.l2cache.overall_avg_miss_latency_0 34564.449064 # average overall miss latency
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.overall_avg_miss_latency_1 <err: div-0> # average overall miss latency
|
2007-05-16 01:25:35 +02:00
|
|
|
system.cpu.l2cache.overall_avg_mshr_miss_latency <err: div-0> # average overall mshr miss latency
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.l2cache.overall_avg_mshr_miss_latency_0 31433.471933 # average overall mshr miss latency
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.overall_avg_mshr_miss_latency_1 <err: div-0> # average overall mshr miss latency
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
|
|
|
|
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency_0 <err: div-0> # average overall mshr uncacheable latency
|
|
|
|
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency_1 <err: div-0> # average overall mshr uncacheable latency
|
2008-08-04 00:13:29 +02:00
|
|
|
system.cpu.l2cache.overall_hits 2 # number of overall hits
|
|
|
|
system.cpu.l2cache.overall_hits_0 2 # number of overall hits
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.overall_hits_1 0 # number of overall hits
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.l2cache.overall_miss_latency 33251000 # number of overall miss cycles
|
|
|
|
system.cpu.l2cache.overall_miss_latency_0 33251000 # number of overall miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.overall_miss_latency_1 0 # number of overall miss cycles
|
2007-05-16 01:25:35 +02:00
|
|
|
system.cpu.l2cache.overall_miss_rate <err: div-0> # miss rate for overall accesses
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.l2cache.overall_miss_rate_0 0.997925 # miss rate for overall accesses
|
2006-11-23 02:20:38 +01:00
|
|
|
system.cpu.l2cache.overall_miss_rate_1 <err: div-0> # miss rate for overall accesses
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.l2cache.overall_misses 962 # number of overall misses
|
|
|
|
system.cpu.l2cache.overall_misses_0 962 # number of overall misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.overall_misses_1 0 # number of overall misses
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
|
|
|
|
system.cpu.l2cache.overall_mshr_hits_0 0 # number of overall MSHR hits
|
|
|
|
system.cpu.l2cache.overall_mshr_hits_1 0 # number of overall MSHR hits
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.l2cache.overall_mshr_miss_latency 30239000 # number of overall MSHR miss cycles
|
|
|
|
system.cpu.l2cache.overall_mshr_miss_latency_0 30239000 # number of overall MSHR miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.overall_mshr_miss_latency_1 0 # number of overall MSHR miss cycles
|
2007-05-16 01:25:35 +02:00
|
|
|
system.cpu.l2cache.overall_mshr_miss_rate <err: div-0> # mshr miss rate for overall accesses
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.l2cache.overall_mshr_miss_rate_0 0.997925 # mshr miss rate for overall accesses
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.l2cache.overall_mshr_miss_rate_1 <err: div-0> # mshr miss rate for overall accesses
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.l2cache.overall_mshr_misses 962 # number of overall MSHR misses
|
|
|
|
system.cpu.l2cache.overall_mshr_misses_0 962 # number of overall MSHR misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.overall_mshr_misses_1 0 # number of overall MSHR misses
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.l2cache.overall_mshr_uncacheable_latency_0 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.l2cache.overall_mshr_uncacheable_latency_1 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.l2cache.overall_mshr_uncacheable_misses_0 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.l2cache.overall_mshr_uncacheable_misses_1 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cache
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr 0 # number of hwpf that were already in mshr
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher 0 # number of hwpf that were already in the prefetch queue
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer left
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_identified 0 # number of hwpf identified
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_issued 0 # number of hwpf issued
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit 0 # number of hwpf removed because MSHR allocated
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time
|
|
|
|
system.cpu.l2cache.replacements 0 # number of replacements
|
|
|
|
system.cpu.l2cache.replacements_0 0 # number of replacements
|
|
|
|
system.cpu.l2cache.replacements_1 0 # number of replacements
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.l2cache.sampled_refs 788 # Sample count of references to valid blocks.
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
|
|
|
system.cpu.l2cache.soft_prefetch_mshr_full_0 0 # number of mshr full events for SW prefetching instrutions
|
|
|
|
system.cpu.l2cache.soft_prefetch_mshr_full_1 0 # number of mshr full events for SW prefetching instrutions
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.l2cache.tagsinuse 431.449507 # Cycle average of tags in use
|
2008-08-04 00:13:29 +02:00
|
|
|
system.cpu.l2cache.total_refs 2 # Total number of references to valid blocks.
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
|
|
|
system.cpu.l2cache.writebacks 0 # number of writebacks
|
|
|
|
system.cpu.l2cache.writebacks_0 0 # number of writebacks
|
|
|
|
system.cpu.l2cache.writebacks_1 0 # number of writebacks
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.numCycles 28060 # number of cpu cycles simulated
|
|
|
|
system.cpu.rename.RENAME:BlockCycles 2889 # Number of cycles rename is blocking
|
2008-07-25 01:31:54 +02:00
|
|
|
system.cpu.rename.RENAME:CommittedMaps 9074 # Number of HB maps that are committed
|
2008-09-28 23:15:37 +02:00
|
|
|
system.cpu.rename.RENAME:IdleCycles 32446 # Number of cycles rename is idle
|
|
|
|
system.cpu.rename.RENAME:LSQFullEvents 1291 # Number of times rename has blocked due to LSQ full
|
|
|
|
system.cpu.rename.RENAME:ROBFullEvents 2 # Number of times rename has blocked due to ROB full
|
|
|
|
system.cpu.rename.RENAME:RenameLookups 31166 # Number of register rename lookups that rename has made
|
|
|
|
system.cpu.rename.RENAME:RenamedInsts 24765 # Number of instructions processed by rename
|
|
|
|
system.cpu.rename.RENAME:RenamedOperands 18538 # Number of destination operands rename has renamed
|
|
|
|
system.cpu.rename.RENAME:RunCycles 4270 # Number of cycles rename is running
|
|
|
|
system.cpu.rename.RENAME:SquashCycles 1938 # Number of cycles rename is squashing
|
|
|
|
system.cpu.rename.RENAME:UnblockCycles 1355 # Number of cycles rename is unblocking
|
|
|
|
system.cpu.rename.RENAME:UndoneMaps 9464 # Number of HB maps that are undone due to squashing
|
|
|
|
system.cpu.rename.RENAME:serializeStallCycles 854 # count of cycles rename stalled for serializing inst
|
|
|
|
system.cpu.rename.RENAME:serializingInsts 48 # count of serializing insts renamed
|
|
|
|
system.cpu.rename.RENAME:skidInsts 3364 # count of insts added to the skid buffer
|
|
|
|
system.cpu.rename.RENAME:tempSerializingInsts 36 # count of temporary serializing insts renamed
|
|
|
|
system.cpu.timesIdled 254 # Number of times that the entire CPU went into an idle state and unscheduled itself
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.workload0.PROG:num_syscalls 17 # Number of system calls
|
|
|
|
system.cpu.workload1.PROG:num_syscalls 17 # Number of system calls
|
|
|
|
|
|
|
|
---------- End Simulation Statistics ----------
|