2009-05-11 19:38:46 +02:00
|
|
|
|
|
|
|
---------- Begin Simulation Statistics ----------
|
2014-11-06 12:42:21 +01:00
|
|
|
sim_seconds 0.000124 # Number of seconds simulated
|
2015-07-03 16:15:03 +02:00
|
|
|
sim_ticks 123531 # Number of ticks simulated
|
|
|
|
final_tick 123531 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
|
2012-01-25 18:19:50 +01:00
|
|
|
sim_freq 1000000000 # Frequency of simulated ticks
|
2015-07-03 16:15:03 +02:00
|
|
|
host_inst_rate 63521 # Simulator instruction rate (inst/s)
|
|
|
|
host_op_rate 63513 # Simulator op (including micro ops) rate (op/s)
|
|
|
|
host_tick_rate 1227662 # Simulator tick rate (ticks/s)
|
|
|
|
host_mem_usage 451804 # Number of bytes of host memory used
|
|
|
|
host_seconds 0.10 # Real time elapsed on the host
|
2012-08-15 16:38:05 +02:00
|
|
|
sim_insts 6390 # Number of instructions simulated
|
|
|
|
sim_ops 6390 # Number of ops (including micro ops) simulated
|
2014-01-24 22:29:33 +01:00
|
|
|
system.voltage_domain.voltage 1 # Voltage in Volts
|
|
|
|
system.clk_domain.clock 1 # Clock period in ticks
|
2014-11-06 12:42:21 +01:00
|
|
|
system.mem_ctrls.bytes_read::ruby.dir_cntrl0 110720 # Number of bytes read from this memory
|
|
|
|
system.mem_ctrls.bytes_read::total 110720 # Number of bytes read from this memory
|
|
|
|
system.mem_ctrls.bytes_written::ruby.dir_cntrl0 110464 # Number of bytes written to this memory
|
|
|
|
system.mem_ctrls.bytes_written::total 110464 # Number of bytes written to this memory
|
|
|
|
system.mem_ctrls.num_reads::ruby.dir_cntrl0 1730 # Number of read requests responded to by this memory
|
|
|
|
system.mem_ctrls.num_reads::total 1730 # Number of read requests responded to by this memory
|
|
|
|
system.mem_ctrls.num_writes::ruby.dir_cntrl0 1726 # Number of write requests responded to by this memory
|
|
|
|
system.mem_ctrls.num_writes::total 1726 # Number of write requests responded to by this memory
|
2015-07-03 16:15:03 +02:00
|
|
|
system.mem_ctrls.bw_read::ruby.dir_cntrl0 896293238 # Total read bandwidth from this memory (bytes/s)
|
|
|
|
system.mem_ctrls.bw_read::total 896293238 # Total read bandwidth from this memory (bytes/s)
|
|
|
|
system.mem_ctrls.bw_write::ruby.dir_cntrl0 894220884 # Write bandwidth from this memory (bytes/s)
|
|
|
|
system.mem_ctrls.bw_write::total 894220884 # Write bandwidth from this memory (bytes/s)
|
|
|
|
system.mem_ctrls.bw_total::ruby.dir_cntrl0 1790514122 # Total bandwidth to/from this memory (bytes/s)
|
|
|
|
system.mem_ctrls.bw_total::total 1790514122 # Total bandwidth to/from this memory (bytes/s)
|
2014-11-06 12:42:21 +01:00
|
|
|
system.mem_ctrls.readReqs 1730 # Number of read requests accepted
|
|
|
|
system.mem_ctrls.writeReqs 1726 # Number of write requests accepted
|
|
|
|
system.mem_ctrls.readBursts 1730 # Number of DRAM read bursts, including those serviced by the write queue
|
|
|
|
system.mem_ctrls.writeBursts 1726 # Number of DRAM write bursts, including those merged in the write queue
|
2015-07-03 16:15:03 +02:00
|
|
|
system.mem_ctrls.bytesReadDRAM 56832 # Total number of bytes read from DRAM
|
|
|
|
system.mem_ctrls.bytesReadWrQ 53888 # Total number of bytes read from write queue
|
|
|
|
system.mem_ctrls.bytesWritten 56512 # Total number of bytes written to DRAM
|
2014-11-06 12:42:21 +01:00
|
|
|
system.mem_ctrls.bytesReadSys 110720 # Total read bytes from the system interface side
|
|
|
|
system.mem_ctrls.bytesWrittenSys 110464 # Total written bytes from the system interface side
|
2015-07-03 16:15:03 +02:00
|
|
|
system.mem_ctrls.servicedByWrQ 842 # Number of DRAM read bursts serviced by the write queue
|
|
|
|
system.mem_ctrls.mergedWrBursts 814 # Number of DRAM write bursts merged with an existing one
|
2014-11-06 12:42:21 +01:00
|
|
|
system.mem_ctrls.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
|
2015-07-03 16:15:03 +02:00
|
|
|
system.mem_ctrls.perBankRdBursts::0 82 # Per bank write bursts
|
|
|
|
system.mem_ctrls.perBankRdBursts::1 51 # Per bank write bursts
|
|
|
|
system.mem_ctrls.perBankRdBursts::2 81 # Per bank write bursts
|
|
|
|
system.mem_ctrls.perBankRdBursts::3 66 # Per bank write bursts
|
|
|
|
system.mem_ctrls.perBankRdBursts::4 118 # Per bank write bursts
|
|
|
|
system.mem_ctrls.perBankRdBursts::5 25 # Per bank write bursts
|
2014-11-06 12:42:21 +01:00
|
|
|
system.mem_ctrls.perBankRdBursts::6 1 # Per bank write bursts
|
|
|
|
system.mem_ctrls.perBankRdBursts::7 3 # Per bank write bursts
|
|
|
|
system.mem_ctrls.perBankRdBursts::8 0 # Per bank write bursts
|
|
|
|
system.mem_ctrls.perBankRdBursts::9 1 # Per bank write bursts
|
2015-07-03 16:15:03 +02:00
|
|
|
system.mem_ctrls.perBankRdBursts::10 52 # Per bank write bursts
|
|
|
|
system.mem_ctrls.perBankRdBursts::11 33 # Per bank write bursts
|
|
|
|
system.mem_ctrls.perBankRdBursts::12 18 # Per bank write bursts
|
|
|
|
system.mem_ctrls.perBankRdBursts::13 264 # Per bank write bursts
|
|
|
|
system.mem_ctrls.perBankRdBursts::14 73 # Per bank write bursts
|
|
|
|
system.mem_ctrls.perBankRdBursts::15 20 # Per bank write bursts
|
|
|
|
system.mem_ctrls.perBankWrBursts::0 81 # Per bank write bursts
|
|
|
|
system.mem_ctrls.perBankWrBursts::1 51 # Per bank write bursts
|
|
|
|
system.mem_ctrls.perBankWrBursts::2 85 # Per bank write bursts
|
|
|
|
system.mem_ctrls.perBankWrBursts::3 63 # Per bank write bursts
|
|
|
|
system.mem_ctrls.perBankWrBursts::4 127 # Per bank write bursts
|
|
|
|
system.mem_ctrls.perBankWrBursts::5 25 # Per bank write bursts
|
2014-11-06 12:42:21 +01:00
|
|
|
system.mem_ctrls.perBankWrBursts::6 1 # Per bank write bursts
|
|
|
|
system.mem_ctrls.perBankWrBursts::7 3 # Per bank write bursts
|
|
|
|
system.mem_ctrls.perBankWrBursts::8 0 # Per bank write bursts
|
|
|
|
system.mem_ctrls.perBankWrBursts::9 1 # Per bank write bursts
|
2015-07-03 16:15:03 +02:00
|
|
|
system.mem_ctrls.perBankWrBursts::10 48 # Per bank write bursts
|
2014-11-06 12:42:21 +01:00
|
|
|
system.mem_ctrls.perBankWrBursts::11 32 # Per bank write bursts
|
2015-07-03 16:15:03 +02:00
|
|
|
system.mem_ctrls.perBankWrBursts::12 12 # Per bank write bursts
|
|
|
|
system.mem_ctrls.perBankWrBursts::13 260 # Per bank write bursts
|
|
|
|
system.mem_ctrls.perBankWrBursts::14 74 # Per bank write bursts
|
2014-11-06 12:42:21 +01:00
|
|
|
system.mem_ctrls.perBankWrBursts::15 20 # Per bank write bursts
|
|
|
|
system.mem_ctrls.numRdRetry 0 # Number of times read queue was full causing retry
|
|
|
|
system.mem_ctrls.numWrRetry 0 # Number of times write queue was full causing retry
|
2015-07-03 16:15:03 +02:00
|
|
|
system.mem_ctrls.totGap 123443 # Total gap between requests
|
2014-11-06 12:42:21 +01:00
|
|
|
system.mem_ctrls.readPktSize::0 0 # Read request sizes (log2)
|
|
|
|
system.mem_ctrls.readPktSize::1 0 # Read request sizes (log2)
|
|
|
|
system.mem_ctrls.readPktSize::2 0 # Read request sizes (log2)
|
|
|
|
system.mem_ctrls.readPktSize::3 0 # Read request sizes (log2)
|
|
|
|
system.mem_ctrls.readPktSize::4 0 # Read request sizes (log2)
|
|
|
|
system.mem_ctrls.readPktSize::5 0 # Read request sizes (log2)
|
|
|
|
system.mem_ctrls.readPktSize::6 1730 # Read request sizes (log2)
|
|
|
|
system.mem_ctrls.writePktSize::0 0 # Write request sizes (log2)
|
|
|
|
system.mem_ctrls.writePktSize::1 0 # Write request sizes (log2)
|
|
|
|
system.mem_ctrls.writePktSize::2 0 # Write request sizes (log2)
|
|
|
|
system.mem_ctrls.writePktSize::3 0 # Write request sizes (log2)
|
|
|
|
system.mem_ctrls.writePktSize::4 0 # Write request sizes (log2)
|
|
|
|
system.mem_ctrls.writePktSize::5 0 # Write request sizes (log2)
|
|
|
|
system.mem_ctrls.writePktSize::6 1726 # Write request sizes (log2)
|
2015-07-03 16:15:03 +02:00
|
|
|
system.mem_ctrls.rdQLenPdf::0 888 # What read queue length does an incoming req see
|
2014-11-06 12:42:21 +01:00
|
|
|
system.mem_ctrls.rdQLenPdf::1 0 # What read queue length does an incoming req see
|
|
|
|
system.mem_ctrls.rdQLenPdf::2 0 # What read queue length does an incoming req see
|
|
|
|
system.mem_ctrls.rdQLenPdf::3 0 # What read queue length does an incoming req see
|
|
|
|
system.mem_ctrls.rdQLenPdf::4 0 # What read queue length does an incoming req see
|
|
|
|
system.mem_ctrls.rdQLenPdf::5 0 # What read queue length does an incoming req see
|
|
|
|
system.mem_ctrls.rdQLenPdf::6 0 # What read queue length does an incoming req see
|
|
|
|
system.mem_ctrls.rdQLenPdf::7 0 # What read queue length does an incoming req see
|
|
|
|
system.mem_ctrls.rdQLenPdf::8 0 # What read queue length does an incoming req see
|
|
|
|
system.mem_ctrls.rdQLenPdf::9 0 # What read queue length does an incoming req see
|
|
|
|
system.mem_ctrls.rdQLenPdf::10 0 # What read queue length does an incoming req see
|
|
|
|
system.mem_ctrls.rdQLenPdf::11 0 # What read queue length does an incoming req see
|
|
|
|
system.mem_ctrls.rdQLenPdf::12 0 # What read queue length does an incoming req see
|
|
|
|
system.mem_ctrls.rdQLenPdf::13 0 # What read queue length does an incoming req see
|
|
|
|
system.mem_ctrls.rdQLenPdf::14 0 # What read queue length does an incoming req see
|
|
|
|
system.mem_ctrls.rdQLenPdf::15 0 # What read queue length does an incoming req see
|
|
|
|
system.mem_ctrls.rdQLenPdf::16 0 # What read queue length does an incoming req see
|
|
|
|
system.mem_ctrls.rdQLenPdf::17 0 # What read queue length does an incoming req see
|
|
|
|
system.mem_ctrls.rdQLenPdf::18 0 # What read queue length does an incoming req see
|
|
|
|
system.mem_ctrls.rdQLenPdf::19 0 # What read queue length does an incoming req see
|
|
|
|
system.mem_ctrls.rdQLenPdf::20 0 # What read queue length does an incoming req see
|
|
|
|
system.mem_ctrls.rdQLenPdf::21 0 # What read queue length does an incoming req see
|
|
|
|
system.mem_ctrls.rdQLenPdf::22 0 # What read queue length does an incoming req see
|
|
|
|
system.mem_ctrls.rdQLenPdf::23 0 # What read queue length does an incoming req see
|
|
|
|
system.mem_ctrls.rdQLenPdf::24 0 # What read queue length does an incoming req see
|
|
|
|
system.mem_ctrls.rdQLenPdf::25 0 # What read queue length does an incoming req see
|
|
|
|
system.mem_ctrls.rdQLenPdf::26 0 # What read queue length does an incoming req see
|
|
|
|
system.mem_ctrls.rdQLenPdf::27 0 # What read queue length does an incoming req see
|
|
|
|
system.mem_ctrls.rdQLenPdf::28 0 # What read queue length does an incoming req see
|
|
|
|
system.mem_ctrls.rdQLenPdf::29 0 # What read queue length does an incoming req see
|
|
|
|
system.mem_ctrls.rdQLenPdf::30 0 # What read queue length does an incoming req see
|
|
|
|
system.mem_ctrls.rdQLenPdf::31 0 # What read queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::0 1 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::1 1 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::2 1 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::3 1 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::4 1 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::5 1 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::6 1 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::7 1 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::8 1 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::9 1 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::10 1 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::11 1 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::12 1 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::13 1 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::14 1 # What write queue length does an incoming req see
|
2015-07-03 16:15:03 +02:00
|
|
|
system.mem_ctrls.wrQLenPdf::15 9 # What write queue length does an incoming req see
|
2014-11-06 12:42:21 +01:00
|
|
|
system.mem_ctrls.wrQLenPdf::16 12 # What write queue length does an incoming req see
|
2015-07-03 16:15:03 +02:00
|
|
|
system.mem_ctrls.wrQLenPdf::17 51 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::18 56 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::19 56 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::20 56 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::21 56 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::22 55 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::23 55 # What write queue length does an incoming req see
|
2014-11-06 12:42:21 +01:00
|
|
|
system.mem_ctrls.wrQLenPdf::24 55 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::25 55 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::26 55 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::27 55 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::28 55 # What write queue length does an incoming req see
|
2015-07-03 16:15:03 +02:00
|
|
|
system.mem_ctrls.wrQLenPdf::29 54 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::30 54 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::31 54 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::32 54 # What write queue length does an incoming req see
|
2014-11-06 12:42:21 +01:00
|
|
|
system.mem_ctrls.wrQLenPdf::33 0 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::34 0 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::35 0 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::36 0 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::37 0 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::38 0 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::39 0 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::40 0 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::41 0 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::42 0 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::43 0 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::44 0 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::45 0 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::46 0 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::47 0 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::48 0 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::49 0 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::50 0 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::51 0 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::52 0 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::53 0 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::54 0 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::55 0 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::56 0 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::57 0 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::58 0 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::59 0 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::60 0 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::61 0 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::62 0 # What write queue length does an incoming req see
|
|
|
|
system.mem_ctrls.wrQLenPdf::63 0 # What write queue length does an incoming req see
|
2015-07-03 16:15:03 +02:00
|
|
|
system.mem_ctrls.bytesPerActivate::samples 268 # Bytes accessed per row activation
|
|
|
|
system.mem_ctrls.bytesPerActivate::mean 416.477612 # Bytes accessed per row activation
|
|
|
|
system.mem_ctrls.bytesPerActivate::gmean 263.436899 # Bytes accessed per row activation
|
|
|
|
system.mem_ctrls.bytesPerActivate::stdev 359.508293 # Bytes accessed per row activation
|
|
|
|
system.mem_ctrls.bytesPerActivate::0-127 60 22.39% 22.39% # Bytes accessed per row activation
|
|
|
|
system.mem_ctrls.bytesPerActivate::128-255 57 21.27% 43.66% # Bytes accessed per row activation
|
|
|
|
system.mem_ctrls.bytesPerActivate::256-383 40 14.93% 58.58% # Bytes accessed per row activation
|
|
|
|
system.mem_ctrls.bytesPerActivate::384-511 20 7.46% 66.04% # Bytes accessed per row activation
|
|
|
|
system.mem_ctrls.bytesPerActivate::512-639 10 3.73% 69.78% # Bytes accessed per row activation
|
|
|
|
system.mem_ctrls.bytesPerActivate::640-767 14 5.22% 75.00% # Bytes accessed per row activation
|
|
|
|
system.mem_ctrls.bytesPerActivate::768-895 11 4.10% 79.10% # Bytes accessed per row activation
|
|
|
|
system.mem_ctrls.bytesPerActivate::896-1023 12 4.48% 83.58% # Bytes accessed per row activation
|
|
|
|
system.mem_ctrls.bytesPerActivate::1024-1151 44 16.42% 100.00% # Bytes accessed per row activation
|
|
|
|
system.mem_ctrls.bytesPerActivate::total 268 # Bytes accessed per row activation
|
|
|
|
system.mem_ctrls.rdPerTurnAround::samples 54 # Reads before turning the bus around for writes
|
|
|
|
system.mem_ctrls.rdPerTurnAround::mean 16.203704 # Reads before turning the bus around for writes
|
|
|
|
system.mem_ctrls.rdPerTurnAround::gmean 15.997541 # Reads before turning the bus around for writes
|
|
|
|
system.mem_ctrls.rdPerTurnAround::stdev 3.176444 # Reads before turning the bus around for writes
|
|
|
|
system.mem_ctrls.rdPerTurnAround::12-13 2 3.70% 3.70% # Reads before turning the bus around for writes
|
|
|
|
system.mem_ctrls.rdPerTurnAround::14-15 22 40.74% 44.44% # Reads before turning the bus around for writes
|
|
|
|
system.mem_ctrls.rdPerTurnAround::16-17 22 40.74% 85.19% # Reads before turning the bus around for writes
|
|
|
|
system.mem_ctrls.rdPerTurnAround::18-19 6 11.11% 96.30% # Reads before turning the bus around for writes
|
|
|
|
system.mem_ctrls.rdPerTurnAround::22-23 1 1.85% 98.15% # Reads before turning the bus around for writes
|
|
|
|
system.mem_ctrls.rdPerTurnAround::36-37 1 1.85% 100.00% # Reads before turning the bus around for writes
|
|
|
|
system.mem_ctrls.rdPerTurnAround::total 54 # Reads before turning the bus around for writes
|
|
|
|
system.mem_ctrls.wrPerTurnAround::samples 54 # Writes before turning the bus around for reads
|
|
|
|
system.mem_ctrls.wrPerTurnAround::mean 16.351852 # Writes before turning the bus around for reads
|
|
|
|
system.mem_ctrls.wrPerTurnAround::gmean 16.333537 # Writes before turning the bus around for reads
|
|
|
|
system.mem_ctrls.wrPerTurnAround::stdev 0.804642 # Writes before turning the bus around for reads
|
|
|
|
system.mem_ctrls.wrPerTurnAround::16 45 83.33% 83.33% # Writes before turning the bus around for reads
|
|
|
|
system.mem_ctrls.wrPerTurnAround::18 8 14.81% 98.15% # Writes before turning the bus around for reads
|
|
|
|
system.mem_ctrls.wrPerTurnAround::19 1 1.85% 100.00% # Writes before turning the bus around for reads
|
|
|
|
system.mem_ctrls.wrPerTurnAround::total 54 # Writes before turning the bus around for reads
|
|
|
|
system.mem_ctrls.totQLat 10373 # Total ticks spent queuing
|
|
|
|
system.mem_ctrls.totMemAccLat 27245 # Total ticks spent from burst creation until serviced by the DRAM
|
|
|
|
system.mem_ctrls.totBusLat 4440 # Total ticks spent in databus transfers
|
|
|
|
system.mem_ctrls.avgQLat 11.68 # Average queueing delay per DRAM burst
|
2014-11-06 12:42:21 +01:00
|
|
|
system.mem_ctrls.avgBusLat 5.00 # Average bus latency per DRAM burst
|
2015-07-03 16:15:03 +02:00
|
|
|
system.mem_ctrls.avgMemAccLat 30.68 # Average memory access latency per DRAM burst
|
|
|
|
system.mem_ctrls.avgRdBW 460.06 # Average DRAM read bandwidth in MiByte/s
|
|
|
|
system.mem_ctrls.avgWrBW 457.47 # Average achieved write bandwidth in MiByte/s
|
|
|
|
system.mem_ctrls.avgRdBWSys 896.29 # Average system read bandwidth in MiByte/s
|
|
|
|
system.mem_ctrls.avgWrBWSys 894.22 # Average system write bandwidth in MiByte/s
|
2014-11-06 12:42:21 +01:00
|
|
|
system.mem_ctrls.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
|
2015-07-03 16:15:03 +02:00
|
|
|
system.mem_ctrls.busUtil 7.17 # Data bus utilization in percentage
|
2014-11-06 12:42:21 +01:00
|
|
|
system.mem_ctrls.busUtilRead 3.59 # Data bus utilization in percentage for reads
|
2015-07-03 16:15:03 +02:00
|
|
|
system.mem_ctrls.busUtilWrite 3.57 # Data bus utilization in percentage for writes
|
2014-11-06 12:42:21 +01:00
|
|
|
system.mem_ctrls.avgRdQLen 1.00 # Average read queue length when enqueuing
|
2015-07-03 16:15:03 +02:00
|
|
|
system.mem_ctrls.avgWrQLen 25.91 # Average write queue length when enqueuing
|
|
|
|
system.mem_ctrls.readRowHits 672 # Number of row buffer hits during reads
|
|
|
|
system.mem_ctrls.writeRowHits 824 # Number of row buffer hits during writes
|
|
|
|
system.mem_ctrls.readRowHitRate 75.68 # Row buffer hit rate for reads
|
|
|
|
system.mem_ctrls.writeRowHitRate 90.35 # Row buffer hit rate for writes
|
|
|
|
system.mem_ctrls.avgGap 35.72 # Average gap between requests
|
|
|
|
system.mem_ctrls.pageHitRate 83.11 # Row buffer hit rate, read and write combined
|
|
|
|
system.mem_ctrls_0.actEnergy 824040 # Energy for activate commands per rank (pJ)
|
|
|
|
system.mem_ctrls_0.preEnergy 457800 # Energy for precharge commands per rank (pJ)
|
|
|
|
system.mem_ctrls_0.readEnergy 5229120 # Energy for read commands per rank (pJ)
|
|
|
|
system.mem_ctrls_0.writeEnergy 4520448 # Energy for write commands per rank (pJ)
|
2014-12-23 15:31:20 +01:00
|
|
|
system.mem_ctrls_0.refreshEnergy 7628400 # Energy for refresh commands per rank (pJ)
|
2015-07-03 16:15:03 +02:00
|
|
|
system.mem_ctrls_0.actBackEnergy 66802176 # Energy for active background per rank (pJ)
|
|
|
|
system.mem_ctrls_0.preBackEnergy 11631600 # Energy for precharge background per rank (pJ)
|
|
|
|
system.mem_ctrls_0.totalEnergy 97093584 # Total energy per rank (pJ)
|
|
|
|
system.mem_ctrls_0.averagePower 829.505203 # Core power per rank (mW)
|
|
|
|
system.mem_ctrls_0.memoryStateTime::IDLE 19845 # Time in different power states
|
2014-12-23 15:31:20 +01:00
|
|
|
system.mem_ctrls_0.memoryStateTime::REF 3900 # Time in different power states
|
|
|
|
system.mem_ctrls_0.memoryStateTime::PRE_PDN 0 # Time in different power states
|
2015-07-03 16:15:03 +02:00
|
|
|
system.mem_ctrls_0.memoryStateTime::ACT 94170 # Time in different power states
|
2014-12-23 15:31:20 +01:00
|
|
|
system.mem_ctrls_0.memoryStateTime::ACT_PDN 0 # Time in different power states
|
2015-07-03 16:15:03 +02:00
|
|
|
system.mem_ctrls_1.actEnergy 1118880 # Energy for activate commands per rank (pJ)
|
|
|
|
system.mem_ctrls_1.preEnergy 621600 # Energy for precharge commands per rank (pJ)
|
|
|
|
system.mem_ctrls_1.readEnergy 5191680 # Energy for read commands per rank (pJ)
|
|
|
|
system.mem_ctrls_1.writeEnergy 4136832 # Energy for write commands per rank (pJ)
|
2014-12-23 15:31:20 +01:00
|
|
|
system.mem_ctrls_1.refreshEnergy 7628400 # Energy for refresh commands per rank (pJ)
|
2015-07-03 16:15:03 +02:00
|
|
|
system.mem_ctrls_1.actBackEnergy 69356232 # Energy for active background per rank (pJ)
|
|
|
|
system.mem_ctrls_1.preBackEnergy 9391800 # Energy for precharge background per rank (pJ)
|
|
|
|
system.mem_ctrls_1.totalEnergy 97445424 # Total energy per rank (pJ)
|
|
|
|
system.mem_ctrls_1.averagePower 832.503985 # Core power per rank (mW)
|
|
|
|
system.mem_ctrls_1.memoryStateTime::IDLE 15122 # Time in different power states
|
2014-12-23 15:31:20 +01:00
|
|
|
system.mem_ctrls_1.memoryStateTime::REF 3900 # Time in different power states
|
|
|
|
system.mem_ctrls_1.memoryStateTime::PRE_PDN 0 # Time in different power states
|
2015-07-03 16:15:03 +02:00
|
|
|
system.mem_ctrls_1.memoryStateTime::ACT 98043 # Time in different power states
|
2014-12-23 15:31:20 +01:00
|
|
|
system.mem_ctrls_1.memoryStateTime::ACT_PDN 0 # Time in different power states
|
2014-11-06 12:42:21 +01:00
|
|
|
system.cpu.clk_domain.clock 1 # Clock period in ticks
|
2009-05-11 19:38:46 +02:00
|
|
|
system.cpu.dtb.fetch_hits 0 # ITB hits
|
|
|
|
system.cpu.dtb.fetch_misses 0 # ITB misses
|
2012-01-25 18:19:50 +01:00
|
|
|
system.cpu.dtb.fetch_acv 0 # ITB acv
|
|
|
|
system.cpu.dtb.fetch_accesses 0 # ITB accesses
|
2012-08-15 16:38:05 +02:00
|
|
|
system.cpu.dtb.read_hits 1183 # DTB read hits
|
2009-05-11 19:38:46 +02:00
|
|
|
system.cpu.dtb.read_misses 7 # DTB read misses
|
2012-01-25 18:19:50 +01:00
|
|
|
system.cpu.dtb.read_acv 0 # DTB read access violations
|
2012-08-15 16:38:05 +02:00
|
|
|
system.cpu.dtb.read_accesses 1190 # DTB read accesses
|
2009-05-11 19:38:46 +02:00
|
|
|
system.cpu.dtb.write_hits 865 # DTB write hits
|
|
|
|
system.cpu.dtb.write_misses 3 # DTB write misses
|
2012-01-25 18:19:50 +01:00
|
|
|
system.cpu.dtb.write_acv 0 # DTB write access violations
|
|
|
|
system.cpu.dtb.write_accesses 868 # DTB write accesses
|
2012-08-15 16:38:05 +02:00
|
|
|
system.cpu.dtb.data_hits 2048 # DTB hits
|
2012-01-25 18:19:50 +01:00
|
|
|
system.cpu.dtb.data_misses 10 # DTB misses
|
|
|
|
system.cpu.dtb.data_acv 0 # DTB access violations
|
2012-08-15 16:38:05 +02:00
|
|
|
system.cpu.dtb.data_accesses 2058 # DTB accesses
|
|
|
|
system.cpu.itb.fetch_hits 6401 # ITB hits
|
2009-05-11 19:38:46 +02:00
|
|
|
system.cpu.itb.fetch_misses 17 # ITB misses
|
2012-01-25 18:19:50 +01:00
|
|
|
system.cpu.itb.fetch_acv 0 # ITB acv
|
2012-08-15 16:38:05 +02:00
|
|
|
system.cpu.itb.fetch_accesses 6418 # ITB accesses
|
2009-05-11 19:38:46 +02:00
|
|
|
system.cpu.itb.read_hits 0 # DTB read hits
|
|
|
|
system.cpu.itb.read_misses 0 # DTB read misses
|
2012-01-25 18:19:50 +01:00
|
|
|
system.cpu.itb.read_acv 0 # DTB read access violations
|
|
|
|
system.cpu.itb.read_accesses 0 # DTB read accesses
|
2009-05-11 19:38:46 +02:00
|
|
|
system.cpu.itb.write_hits 0 # DTB write hits
|
|
|
|
system.cpu.itb.write_misses 0 # DTB write misses
|
2012-01-25 18:19:50 +01:00
|
|
|
system.cpu.itb.write_acv 0 # DTB write access violations
|
|
|
|
system.cpu.itb.write_accesses 0 # DTB write accesses
|
|
|
|
system.cpu.itb.data_hits 0 # DTB hits
|
|
|
|
system.cpu.itb.data_misses 0 # DTB misses
|
|
|
|
system.cpu.itb.data_acv 0 # DTB access violations
|
|
|
|
system.cpu.itb.data_accesses 0 # DTB accesses
|
|
|
|
system.cpu.workload.num_syscalls 17 # Number of system calls
|
2015-07-03 16:15:03 +02:00
|
|
|
system.cpu.numCycles 123531 # number of cpu cycles simulated
|
2011-02-08 04:23:13 +01:00
|
|
|
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
|
2012-01-25 18:19:50 +01:00
|
|
|
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
|
2012-08-15 16:38:05 +02:00
|
|
|
system.cpu.committedInsts 6390 # Number of instructions committed
|
|
|
|
system.cpu.committedOps 6390 # Number of ops (including micro ops) committed
|
|
|
|
system.cpu.num_int_alu_accesses 6317 # Number of integer alu accesses
|
2012-01-25 18:19:50 +01:00
|
|
|
system.cpu.num_fp_alu_accesses 10 # Number of float alu accesses
|
|
|
|
system.cpu.num_func_calls 251 # number of times a function call or return occured
|
2012-08-15 16:38:05 +02:00
|
|
|
system.cpu.num_conditional_control_insts 749 # number of instructions that are conditional controls
|
|
|
|
system.cpu.num_int_insts 6317 # number of integer instructions
|
2012-01-25 18:19:50 +01:00
|
|
|
system.cpu.num_fp_insts 10 # number of float instructions
|
2012-08-15 16:38:05 +02:00
|
|
|
system.cpu.num_int_register_reads 8285 # number of times the integer registers were read
|
|
|
|
system.cpu.num_int_register_writes 4568 # number of times the integer registers were written
|
2012-01-25 18:19:50 +01:00
|
|
|
system.cpu.num_fp_register_reads 8 # number of times the floating registers were read
|
|
|
|
system.cpu.num_fp_register_writes 2 # number of times the floating registers were written
|
2012-08-15 16:38:05 +02:00
|
|
|
system.cpu.num_mem_refs 2058 # number of memory refs
|
|
|
|
system.cpu.num_load_insts 1190 # Number of load instructions
|
2011-02-08 04:23:13 +01:00
|
|
|
system.cpu.num_store_insts 868 # Number of store instructions
|
2012-01-25 18:19:50 +01:00
|
|
|
system.cpu.num_idle_cycles 0 # Number of idle cycles
|
2015-07-03 16:15:03 +02:00
|
|
|
system.cpu.num_busy_cycles 123531 # Number of busy cycles
|
2012-01-25 18:19:50 +01:00
|
|
|
system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles
|
|
|
|
system.cpu.idle_fraction 0 # Percentage of idle cycles
|
2014-02-16 18:40:34 +01:00
|
|
|
system.cpu.Branches 1050 # Number of branches fetched
|
2014-05-10 00:58:50 +02:00
|
|
|
system.cpu.op_class::No_OpClass 19 0.30% 0.30% # Class of executed instruction
|
|
|
|
system.cpu.op_class::IntAlu 4320 67.50% 67.80% # Class of executed instruction
|
|
|
|
system.cpu.op_class::IntMult 1 0.02% 67.81% # Class of executed instruction
|
|
|
|
system.cpu.op_class::IntDiv 0 0.00% 67.81% # Class of executed instruction
|
|
|
|
system.cpu.op_class::FloatAdd 2 0.03% 67.84% # Class of executed instruction
|
|
|
|
system.cpu.op_class::FloatCmp 0 0.00% 67.84% # Class of executed instruction
|
|
|
|
system.cpu.op_class::FloatCvt 0 0.00% 67.84% # Class of executed instruction
|
|
|
|
system.cpu.op_class::FloatMult 0 0.00% 67.84% # Class of executed instruction
|
|
|
|
system.cpu.op_class::FloatDiv 0 0.00% 67.84% # Class of executed instruction
|
|
|
|
system.cpu.op_class::FloatSqrt 0 0.00% 67.84% # Class of executed instruction
|
|
|
|
system.cpu.op_class::SimdAdd 0 0.00% 67.84% # Class of executed instruction
|
|
|
|
system.cpu.op_class::SimdAddAcc 0 0.00% 67.84% # Class of executed instruction
|
|
|
|
system.cpu.op_class::SimdAlu 0 0.00% 67.84% # Class of executed instruction
|
|
|
|
system.cpu.op_class::SimdCmp 0 0.00% 67.84% # Class of executed instruction
|
|
|
|
system.cpu.op_class::SimdCvt 0 0.00% 67.84% # Class of executed instruction
|
|
|
|
system.cpu.op_class::SimdMisc 0 0.00% 67.84% # Class of executed instruction
|
|
|
|
system.cpu.op_class::SimdMult 0 0.00% 67.84% # Class of executed instruction
|
|
|
|
system.cpu.op_class::SimdMultAcc 0 0.00% 67.84% # Class of executed instruction
|
|
|
|
system.cpu.op_class::SimdShift 0 0.00% 67.84% # Class of executed instruction
|
|
|
|
system.cpu.op_class::SimdShiftAcc 0 0.00% 67.84% # Class of executed instruction
|
|
|
|
system.cpu.op_class::SimdSqrt 0 0.00% 67.84% # Class of executed instruction
|
|
|
|
system.cpu.op_class::SimdFloatAdd 0 0.00% 67.84% # Class of executed instruction
|
|
|
|
system.cpu.op_class::SimdFloatAlu 0 0.00% 67.84% # Class of executed instruction
|
|
|
|
system.cpu.op_class::SimdFloatCmp 0 0.00% 67.84% # Class of executed instruction
|
|
|
|
system.cpu.op_class::SimdFloatCvt 0 0.00% 67.84% # Class of executed instruction
|
|
|
|
system.cpu.op_class::SimdFloatDiv 0 0.00% 67.84% # Class of executed instruction
|
|
|
|
system.cpu.op_class::SimdFloatMisc 0 0.00% 67.84% # Class of executed instruction
|
|
|
|
system.cpu.op_class::SimdFloatMult 0 0.00% 67.84% # Class of executed instruction
|
|
|
|
system.cpu.op_class::SimdFloatMultAcc 0 0.00% 67.84% # Class of executed instruction
|
|
|
|
system.cpu.op_class::SimdFloatSqrt 0 0.00% 67.84% # Class of executed instruction
|
|
|
|
system.cpu.op_class::MemRead 1190 18.59% 86.44% # Class of executed instruction
|
|
|
|
system.cpu.op_class::MemWrite 868 13.56% 100.00% # Class of executed instruction
|
|
|
|
system.cpu.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction
|
|
|
|
system.cpu.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction
|
|
|
|
system.cpu.op_class::total 6400 # Class of executed instruction
|
2014-12-23 15:31:20 +01:00
|
|
|
system.ruby.clk_domain.clock 1 # Clock period in ticks
|
|
|
|
system.ruby.delayHist::bucket_size 1 # delay histogram for all message
|
|
|
|
system.ruby.delayHist::max_bucket 9 # delay histogram for all message
|
|
|
|
system.ruby.delayHist::samples 3456 # delay histogram for all message
|
|
|
|
system.ruby.delayHist | 3456 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% # delay histogram for all message
|
|
|
|
system.ruby.delayHist::total 3456 # delay histogram for all message
|
|
|
|
system.ruby.outstanding_req_hist::bucket_size 1
|
|
|
|
system.ruby.outstanding_req_hist::max_bucket 9
|
|
|
|
system.ruby.outstanding_req_hist::samples 8449
|
|
|
|
system.ruby.outstanding_req_hist::mean 1
|
|
|
|
system.ruby.outstanding_req_hist::gmean 1
|
|
|
|
system.ruby.outstanding_req_hist | 0 0.00% 0.00% | 8449 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
|
|
|
|
system.ruby.outstanding_req_hist::total 8449
|
|
|
|
system.ruby.latency_hist::bucket_size 64
|
|
|
|
system.ruby.latency_hist::max_bucket 639
|
|
|
|
system.ruby.latency_hist::samples 8448
|
2015-07-03 16:15:03 +02:00
|
|
|
system.ruby.latency_hist::mean 13.622514
|
|
|
|
system.ruby.latency_hist::gmean 5.329433
|
|
|
|
system.ruby.latency_hist::stdev 25.311843
|
|
|
|
system.ruby.latency_hist | 8197 97.03% 97.03% | 202 2.39% 99.42% | 36 0.43% 99.85% | 3 0.04% 99.88% | 8 0.09% 99.98% | 1 0.01% 99.99% | 1 0.01% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
|
2014-12-23 15:31:20 +01:00
|
|
|
system.ruby.latency_hist::total 8448
|
|
|
|
system.ruby.hit_latency_hist::bucket_size 1
|
|
|
|
system.ruby.hit_latency_hist::max_bucket 9
|
|
|
|
system.ruby.hit_latency_hist::samples 6718
|
|
|
|
system.ruby.hit_latency_hist::mean 3
|
|
|
|
system.ruby.hit_latency_hist::gmean 3.000000
|
|
|
|
system.ruby.hit_latency_hist | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 6718 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
|
|
|
|
system.ruby.hit_latency_hist::total 6718
|
|
|
|
system.ruby.miss_latency_hist::bucket_size 64
|
|
|
|
system.ruby.miss_latency_hist::max_bucket 639
|
|
|
|
system.ruby.miss_latency_hist::samples 1730
|
2015-07-03 16:15:03 +02:00
|
|
|
system.ruby.miss_latency_hist::mean 54.872254
|
|
|
|
system.ruby.miss_latency_hist::gmean 49.634160
|
|
|
|
system.ruby.miss_latency_hist::stdev 31.450318
|
|
|
|
system.ruby.miss_latency_hist | 1479 85.49% 85.49% | 202 11.68% 97.17% | 36 2.08% 99.25% | 3 0.17% 99.42% | 8 0.46% 99.88% | 1 0.06% 99.94% | 1 0.06% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
|
2014-12-23 15:31:20 +01:00
|
|
|
system.ruby.miss_latency_hist::total 1730
|
|
|
|
system.ruby.Directory.incomplete_times 1729
|
|
|
|
system.ruby.l1_cntrl0.cacheMemory.demand_hits 6718 # Number of cache demand hits
|
|
|
|
system.ruby.l1_cntrl0.cacheMemory.demand_misses 1730 # Number of cache demand misses
|
|
|
|
system.ruby.l1_cntrl0.cacheMemory.demand_accesses 8448 # Number of cache demand accesses
|
|
|
|
system.ruby.memctrl_clk_domain.clock 3 # Clock period in ticks
|
2015-07-03 16:15:03 +02:00
|
|
|
system.ruby.network.routers0.percent_links_utilized 6.994196
|
2014-12-23 15:31:20 +01:00
|
|
|
system.ruby.network.routers0.msg_count.Control::2 1730
|
|
|
|
system.ruby.network.routers0.msg_count.Data::2 1726
|
|
|
|
system.ruby.network.routers0.msg_count.Response_Data::4 1730
|
|
|
|
system.ruby.network.routers0.msg_count.Writeback_Control::3 1726
|
|
|
|
system.ruby.network.routers0.msg_bytes.Control::2 13840
|
|
|
|
system.ruby.network.routers0.msg_bytes.Data::2 124272
|
|
|
|
system.ruby.network.routers0.msg_bytes.Response_Data::4 124560
|
|
|
|
system.ruby.network.routers0.msg_bytes.Writeback_Control::3 13808
|
2015-07-03 16:15:03 +02:00
|
|
|
system.ruby.network.routers1.percent_links_utilized 6.994196
|
2014-12-23 15:31:20 +01:00
|
|
|
system.ruby.network.routers1.msg_count.Control::2 1730
|
|
|
|
system.ruby.network.routers1.msg_count.Data::2 1726
|
|
|
|
system.ruby.network.routers1.msg_count.Response_Data::4 1730
|
|
|
|
system.ruby.network.routers1.msg_count.Writeback_Control::3 1726
|
|
|
|
system.ruby.network.routers1.msg_bytes.Control::2 13840
|
|
|
|
system.ruby.network.routers1.msg_bytes.Data::2 124272
|
|
|
|
system.ruby.network.routers1.msg_bytes.Response_Data::4 124560
|
|
|
|
system.ruby.network.routers1.msg_bytes.Writeback_Control::3 13808
|
2015-07-03 16:15:03 +02:00
|
|
|
system.ruby.network.routers2.percent_links_utilized 6.994196
|
2014-12-23 15:31:20 +01:00
|
|
|
system.ruby.network.routers2.msg_count.Control::2 1730
|
|
|
|
system.ruby.network.routers2.msg_count.Data::2 1726
|
|
|
|
system.ruby.network.routers2.msg_count.Response_Data::4 1730
|
|
|
|
system.ruby.network.routers2.msg_count.Writeback_Control::3 1726
|
|
|
|
system.ruby.network.routers2.msg_bytes.Control::2 13840
|
|
|
|
system.ruby.network.routers2.msg_bytes.Data::2 124272
|
|
|
|
system.ruby.network.routers2.msg_bytes.Response_Data::4 124560
|
|
|
|
system.ruby.network.routers2.msg_bytes.Writeback_Control::3 13808
|
|
|
|
system.ruby.network.msg_count.Control 5190
|
|
|
|
system.ruby.network.msg_count.Data 5178
|
|
|
|
system.ruby.network.msg_count.Response_Data 5190
|
|
|
|
system.ruby.network.msg_count.Writeback_Control 5178
|
|
|
|
system.ruby.network.msg_byte.Control 41520
|
|
|
|
system.ruby.network.msg_byte.Data 372816
|
|
|
|
system.ruby.network.msg_byte.Response_Data 373680
|
|
|
|
system.ruby.network.msg_byte.Writeback_Control 41424
|
2015-07-03 16:15:03 +02:00
|
|
|
system.ruby.network.routers0.throttle0.link_utilization 7.000672
|
2013-09-06 23:21:36 +02:00
|
|
|
system.ruby.network.routers0.throttle0.msg_count.Response_Data::4 1730
|
|
|
|
system.ruby.network.routers0.throttle0.msg_count.Writeback_Control::3 1726
|
|
|
|
system.ruby.network.routers0.throttle0.msg_bytes.Response_Data::4 124560
|
|
|
|
system.ruby.network.routers0.throttle0.msg_bytes.Writeback_Control::3 13808
|
2015-07-03 16:15:03 +02:00
|
|
|
system.ruby.network.routers0.throttle1.link_utilization 6.987720
|
2013-09-06 23:21:36 +02:00
|
|
|
system.ruby.network.routers0.throttle1.msg_count.Control::2 1730
|
|
|
|
system.ruby.network.routers0.throttle1.msg_count.Data::2 1726
|
|
|
|
system.ruby.network.routers0.throttle1.msg_bytes.Control::2 13840
|
|
|
|
system.ruby.network.routers0.throttle1.msg_bytes.Data::2 124272
|
2015-07-03 16:15:03 +02:00
|
|
|
system.ruby.network.routers1.throttle0.link_utilization 6.987720
|
2013-09-06 23:21:36 +02:00
|
|
|
system.ruby.network.routers1.throttle0.msg_count.Control::2 1730
|
|
|
|
system.ruby.network.routers1.throttle0.msg_count.Data::2 1726
|
|
|
|
system.ruby.network.routers1.throttle0.msg_bytes.Control::2 13840
|
|
|
|
system.ruby.network.routers1.throttle0.msg_bytes.Data::2 124272
|
2015-07-03 16:15:03 +02:00
|
|
|
system.ruby.network.routers1.throttle1.link_utilization 7.000672
|
2013-09-06 23:21:36 +02:00
|
|
|
system.ruby.network.routers1.throttle1.msg_count.Response_Data::4 1730
|
|
|
|
system.ruby.network.routers1.throttle1.msg_count.Writeback_Control::3 1726
|
|
|
|
system.ruby.network.routers1.throttle1.msg_bytes.Response_Data::4 124560
|
|
|
|
system.ruby.network.routers1.throttle1.msg_bytes.Writeback_Control::3 13808
|
2015-07-03 16:15:03 +02:00
|
|
|
system.ruby.network.routers2.throttle0.link_utilization 7.000672
|
2013-09-06 23:21:36 +02:00
|
|
|
system.ruby.network.routers2.throttle0.msg_count.Response_Data::4 1730
|
|
|
|
system.ruby.network.routers2.throttle0.msg_count.Writeback_Control::3 1726
|
|
|
|
system.ruby.network.routers2.throttle0.msg_bytes.Response_Data::4 124560
|
|
|
|
system.ruby.network.routers2.throttle0.msg_bytes.Writeback_Control::3 13808
|
2015-07-03 16:15:03 +02:00
|
|
|
system.ruby.network.routers2.throttle1.link_utilization 6.987720
|
2013-09-06 23:21:36 +02:00
|
|
|
system.ruby.network.routers2.throttle1.msg_count.Control::2 1730
|
|
|
|
system.ruby.network.routers2.throttle1.msg_count.Data::2 1726
|
|
|
|
system.ruby.network.routers2.throttle1.msg_bytes.Control::2 13840
|
|
|
|
system.ruby.network.routers2.throttle1.msg_bytes.Data::2 124272
|
2014-01-10 23:19:58 +01:00
|
|
|
system.ruby.delayVCHist.vnet_1::bucket_size 1 # delay histogram for vnet_1
|
|
|
|
system.ruby.delayVCHist.vnet_1::max_bucket 9 # delay histogram for vnet_1
|
|
|
|
system.ruby.delayVCHist.vnet_1::samples 1730 # delay histogram for vnet_1
|
|
|
|
system.ruby.delayVCHist.vnet_1 | 1730 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% # delay histogram for vnet_1
|
|
|
|
system.ruby.delayVCHist.vnet_1::total 1730 # delay histogram for vnet_1
|
|
|
|
system.ruby.delayVCHist.vnet_2::bucket_size 1 # delay histogram for vnet_2
|
|
|
|
system.ruby.delayVCHist.vnet_2::max_bucket 9 # delay histogram for vnet_2
|
|
|
|
system.ruby.delayVCHist.vnet_2::samples 1726 # delay histogram for vnet_2
|
|
|
|
system.ruby.delayVCHist.vnet_2 | 1726 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% # delay histogram for vnet_2
|
|
|
|
system.ruby.delayVCHist.vnet_2::total 1726 # delay histogram for vnet_2
|
2014-11-06 12:42:21 +01:00
|
|
|
system.ruby.LD.latency_hist::bucket_size 64
|
|
|
|
system.ruby.LD.latency_hist::max_bucket 639
|
2014-01-10 23:19:58 +01:00
|
|
|
system.ruby.LD.latency_hist::samples 1183
|
2015-07-03 16:15:03 +02:00
|
|
|
system.ruby.LD.latency_hist::mean 32.793745
|
|
|
|
system.ruby.LD.latency_hist::gmean 16.273400
|
|
|
|
system.ruby.LD.latency_hist::stdev 32.397171
|
|
|
|
system.ruby.LD.latency_hist | 1086 91.80% 91.80% | 85 7.19% 98.99% | 8 0.68% 99.66% | 1 0.08% 99.75% | 2 0.17% 99.92% | 0 0.00% 99.92% | 1 0.08% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
|
2014-01-10 23:19:58 +01:00
|
|
|
system.ruby.LD.latency_hist::total 1183
|
|
|
|
system.ruby.LD.hit_latency_hist::bucket_size 1
|
|
|
|
system.ruby.LD.hit_latency_hist::max_bucket 9
|
|
|
|
system.ruby.LD.hit_latency_hist::samples 456
|
|
|
|
system.ruby.LD.hit_latency_hist::mean 3
|
|
|
|
system.ruby.LD.hit_latency_hist::gmean 3.000000
|
|
|
|
system.ruby.LD.hit_latency_hist | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 456 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
|
|
|
|
system.ruby.LD.hit_latency_hist::total 456
|
2014-11-06 12:42:21 +01:00
|
|
|
system.ruby.LD.miss_latency_hist::bucket_size 64
|
|
|
|
system.ruby.LD.miss_latency_hist::max_bucket 639
|
2014-01-10 23:19:58 +01:00
|
|
|
system.ruby.LD.miss_latency_hist::samples 727
|
2015-07-03 16:15:03 +02:00
|
|
|
system.ruby.LD.miss_latency_hist::mean 51.481431
|
|
|
|
system.ruby.LD.miss_latency_hist::gmean 46.999464
|
|
|
|
system.ruby.LD.miss_latency_hist::stdev 28.311858
|
|
|
|
system.ruby.LD.miss_latency_hist | 630 86.66% 86.66% | 85 11.69% 98.35% | 8 1.10% 99.45% | 1 0.14% 99.59% | 2 0.28% 99.86% | 0 0.00% 99.86% | 1 0.14% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
|
2014-01-10 23:19:58 +01:00
|
|
|
system.ruby.LD.miss_latency_hist::total 727
|
2014-11-06 12:42:21 +01:00
|
|
|
system.ruby.ST.latency_hist::bucket_size 64
|
|
|
|
system.ruby.ST.latency_hist::max_bucket 639
|
2014-01-10 23:19:58 +01:00
|
|
|
system.ruby.ST.latency_hist::samples 865
|
2015-07-03 16:15:03 +02:00
|
|
|
system.ruby.ST.latency_hist::mean 18.649711
|
|
|
|
system.ruby.ST.latency_hist::gmean 7.153271
|
|
|
|
system.ruby.ST.latency_hist::stdev 30.101235
|
|
|
|
system.ruby.ST.latency_hist | 832 96.18% 96.18% | 24 2.77% 98.96% | 6 0.69% 99.65% | 1 0.12% 99.77% | 1 0.12% 99.88% | 1 0.12% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
|
2014-01-10 23:19:58 +01:00
|
|
|
system.ruby.ST.latency_hist::total 865
|
|
|
|
system.ruby.ST.hit_latency_hist::bucket_size 1
|
|
|
|
system.ruby.ST.hit_latency_hist::max_bucket 9
|
|
|
|
system.ruby.ST.hit_latency_hist::samples 592
|
|
|
|
system.ruby.ST.hit_latency_hist::mean 3
|
|
|
|
system.ruby.ST.hit_latency_hist::gmean 3.000000
|
|
|
|
system.ruby.ST.hit_latency_hist | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 592 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
|
|
|
|
system.ruby.ST.hit_latency_hist::total 592
|
2014-11-06 12:42:21 +01:00
|
|
|
system.ruby.ST.miss_latency_hist::bucket_size 64
|
|
|
|
system.ruby.ST.miss_latency_hist::max_bucket 639
|
2014-01-10 23:19:58 +01:00
|
|
|
system.ruby.ST.miss_latency_hist::samples 273
|
2015-07-03 16:15:03 +02:00
|
|
|
system.ruby.ST.miss_latency_hist::mean 52.586081
|
|
|
|
system.ruby.ST.miss_latency_hist::gmean 47.082552
|
|
|
|
system.ruby.ST.miss_latency_hist::stdev 34.484663
|
|
|
|
system.ruby.ST.miss_latency_hist | 240 87.91% 87.91% | 24 8.79% 96.70% | 6 2.20% 98.90% | 1 0.37% 99.27% | 1 0.37% 99.63% | 1 0.37% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
|
2014-01-10 23:19:58 +01:00
|
|
|
system.ruby.ST.miss_latency_hist::total 273
|
2015-07-03 16:15:03 +02:00
|
|
|
system.ruby.IFETCH.latency_hist::bucket_size 32
|
|
|
|
system.ruby.IFETCH.latency_hist::max_bucket 319
|
2014-01-10 23:19:58 +01:00
|
|
|
system.ruby.IFETCH.latency_hist::samples 6400
|
2015-07-03 16:15:03 +02:00
|
|
|
system.ruby.IFETCH.latency_hist::mean 9.399375
|
|
|
|
system.ruby.IFETCH.latency_hist::gmean 4.166708
|
|
|
|
system.ruby.IFETCH.latency_hist::stdev 20.983950
|
|
|
|
system.ruby.IFETCH.latency_hist | 5670 88.59% 88.59% | 609 9.52% 98.11% | 88 1.38% 99.48% | 5 0.08% 99.56% | 5 0.08% 99.64% | 17 0.27% 99.91% | 1 0.02% 99.92% | 0 0.00% 99.92% | 1 0.02% 99.94% | 4 0.06% 100.00%
|
2014-01-10 23:19:58 +01:00
|
|
|
system.ruby.IFETCH.latency_hist::total 6400
|
|
|
|
system.ruby.IFETCH.hit_latency_hist::bucket_size 1
|
|
|
|
system.ruby.IFETCH.hit_latency_hist::max_bucket 9
|
|
|
|
system.ruby.IFETCH.hit_latency_hist::samples 5670
|
|
|
|
system.ruby.IFETCH.hit_latency_hist::mean 3
|
|
|
|
system.ruby.IFETCH.hit_latency_hist::gmean 3.000000
|
|
|
|
system.ruby.IFETCH.hit_latency_hist | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 5670 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
|
|
|
|
system.ruby.IFETCH.hit_latency_hist::total 5670
|
2015-07-03 16:15:03 +02:00
|
|
|
system.ruby.IFETCH.miss_latency_hist::bucket_size 32
|
|
|
|
system.ruby.IFETCH.miss_latency_hist::max_bucket 319
|
2014-01-10 23:19:58 +01:00
|
|
|
system.ruby.IFETCH.miss_latency_hist::samples 730
|
2015-07-03 16:15:03 +02:00
|
|
|
system.ruby.IFETCH.miss_latency_hist::mean 59.104110
|
|
|
|
system.ruby.IFETCH.miss_latency_hist::gmean 53.449398
|
|
|
|
system.ruby.IFETCH.miss_latency_hist::stdev 32.750880
|
|
|
|
system.ruby.IFETCH.miss_latency_hist | 0 0.00% 0.00% | 609 83.42% 83.42% | 88 12.05% 95.48% | 5 0.68% 96.16% | 5 0.68% 96.85% | 17 2.33% 99.18% | 1 0.14% 99.32% | 0 0.00% 99.32% | 1 0.14% 99.45% | 4 0.55% 100.00%
|
2014-01-10 23:19:58 +01:00
|
|
|
system.ruby.IFETCH.miss_latency_hist::total 730
|
2014-11-06 12:42:21 +01:00
|
|
|
system.ruby.Directory.miss_mach_latency_hist::bucket_size 64
|
|
|
|
system.ruby.Directory.miss_mach_latency_hist::max_bucket 639
|
2014-01-10 23:19:58 +01:00
|
|
|
system.ruby.Directory.miss_mach_latency_hist::samples 1730
|
2015-07-03 16:15:03 +02:00
|
|
|
system.ruby.Directory.miss_mach_latency_hist::mean 54.872254
|
|
|
|
system.ruby.Directory.miss_mach_latency_hist::gmean 49.634160
|
|
|
|
system.ruby.Directory.miss_mach_latency_hist::stdev 31.450318
|
|
|
|
system.ruby.Directory.miss_mach_latency_hist | 1479 85.49% 85.49% | 202 11.68% 97.17% | 36 2.08% 99.25% | 3 0.17% 99.42% | 8 0.46% 99.88% | 1 0.06% 99.94% | 1 0.06% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
|
2014-01-10 23:19:58 +01:00
|
|
|
system.ruby.Directory.miss_mach_latency_hist::total 1730
|
|
|
|
system.ruby.Directory.miss_latency_hist.issue_to_initial_request::bucket_size 1
|
|
|
|
system.ruby.Directory.miss_latency_hist.issue_to_initial_request::max_bucket 9
|
|
|
|
system.ruby.Directory.miss_latency_hist.issue_to_initial_request::samples 1
|
|
|
|
system.ruby.Directory.miss_latency_hist.issue_to_initial_request::stdev nan
|
|
|
|
system.ruby.Directory.miss_latency_hist.issue_to_initial_request | 1 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
|
|
|
|
system.ruby.Directory.miss_latency_hist.issue_to_initial_request::total 1
|
|
|
|
system.ruby.Directory.miss_latency_hist.initial_to_forward::bucket_size 1
|
|
|
|
system.ruby.Directory.miss_latency_hist.initial_to_forward::max_bucket 9
|
|
|
|
system.ruby.Directory.miss_latency_hist.initial_to_forward::samples 1
|
|
|
|
system.ruby.Directory.miss_latency_hist.initial_to_forward::stdev nan
|
|
|
|
system.ruby.Directory.miss_latency_hist.initial_to_forward | 1 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
|
|
|
|
system.ruby.Directory.miss_latency_hist.initial_to_forward::total 1
|
|
|
|
system.ruby.Directory.miss_latency_hist.forward_to_first_response::bucket_size 1
|
|
|
|
system.ruby.Directory.miss_latency_hist.forward_to_first_response::max_bucket 9
|
|
|
|
system.ruby.Directory.miss_latency_hist.forward_to_first_response::samples 1
|
|
|
|
system.ruby.Directory.miss_latency_hist.forward_to_first_response::stdev nan
|
|
|
|
system.ruby.Directory.miss_latency_hist.forward_to_first_response | 1 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
|
|
|
|
system.ruby.Directory.miss_latency_hist.forward_to_first_response::total 1
|
|
|
|
system.ruby.Directory.miss_latency_hist.first_response_to_completion::bucket_size 8
|
|
|
|
system.ruby.Directory.miss_latency_hist.first_response_to_completion::max_bucket 79
|
|
|
|
system.ruby.Directory.miss_latency_hist.first_response_to_completion::samples 1
|
2014-11-06 12:42:21 +01:00
|
|
|
system.ruby.Directory.miss_latency_hist.first_response_to_completion::mean 75
|
|
|
|
system.ruby.Directory.miss_latency_hist.first_response_to_completion::gmean 75.000000
|
2014-01-10 23:19:58 +01:00
|
|
|
system.ruby.Directory.miss_latency_hist.first_response_to_completion::stdev nan
|
2014-11-06 12:42:21 +01:00
|
|
|
system.ruby.Directory.miss_latency_hist.first_response_to_completion | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 1 100.00% 100.00%
|
2014-01-10 23:19:58 +01:00
|
|
|
system.ruby.Directory.miss_latency_hist.first_response_to_completion::total 1
|
2014-11-06 12:42:21 +01:00
|
|
|
system.ruby.LD.Directory.miss_type_mach_latency_hist::bucket_size 64
|
|
|
|
system.ruby.LD.Directory.miss_type_mach_latency_hist::max_bucket 639
|
2014-01-10 23:19:58 +01:00
|
|
|
system.ruby.LD.Directory.miss_type_mach_latency_hist::samples 727
|
2015-07-03 16:15:03 +02:00
|
|
|
system.ruby.LD.Directory.miss_type_mach_latency_hist::mean 51.481431
|
|
|
|
system.ruby.LD.Directory.miss_type_mach_latency_hist::gmean 46.999464
|
|
|
|
system.ruby.LD.Directory.miss_type_mach_latency_hist::stdev 28.311858
|
|
|
|
system.ruby.LD.Directory.miss_type_mach_latency_hist | 630 86.66% 86.66% | 85 11.69% 98.35% | 8 1.10% 99.45% | 1 0.14% 99.59% | 2 0.28% 99.86% | 0 0.00% 99.86% | 1 0.14% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
|
2014-01-10 23:19:58 +01:00
|
|
|
system.ruby.LD.Directory.miss_type_mach_latency_hist::total 727
|
2014-11-06 12:42:21 +01:00
|
|
|
system.ruby.ST.Directory.miss_type_mach_latency_hist::bucket_size 64
|
|
|
|
system.ruby.ST.Directory.miss_type_mach_latency_hist::max_bucket 639
|
2014-01-10 23:19:58 +01:00
|
|
|
system.ruby.ST.Directory.miss_type_mach_latency_hist::samples 273
|
2015-07-03 16:15:03 +02:00
|
|
|
system.ruby.ST.Directory.miss_type_mach_latency_hist::mean 52.586081
|
|
|
|
system.ruby.ST.Directory.miss_type_mach_latency_hist::gmean 47.082552
|
|
|
|
system.ruby.ST.Directory.miss_type_mach_latency_hist::stdev 34.484663
|
|
|
|
system.ruby.ST.Directory.miss_type_mach_latency_hist | 240 87.91% 87.91% | 24 8.79% 96.70% | 6 2.20% 98.90% | 1 0.37% 99.27% | 1 0.37% 99.63% | 1 0.37% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
|
2014-01-10 23:19:58 +01:00
|
|
|
system.ruby.ST.Directory.miss_type_mach_latency_hist::total 273
|
2015-07-03 16:15:03 +02:00
|
|
|
system.ruby.IFETCH.Directory.miss_type_mach_latency_hist::bucket_size 32
|
|
|
|
system.ruby.IFETCH.Directory.miss_type_mach_latency_hist::max_bucket 319
|
2014-01-10 23:19:58 +01:00
|
|
|
system.ruby.IFETCH.Directory.miss_type_mach_latency_hist::samples 730
|
2015-07-03 16:15:03 +02:00
|
|
|
system.ruby.IFETCH.Directory.miss_type_mach_latency_hist::mean 59.104110
|
|
|
|
system.ruby.IFETCH.Directory.miss_type_mach_latency_hist::gmean 53.449398
|
|
|
|
system.ruby.IFETCH.Directory.miss_type_mach_latency_hist::stdev 32.750880
|
|
|
|
system.ruby.IFETCH.Directory.miss_type_mach_latency_hist | 0 0.00% 0.00% | 609 83.42% 83.42% | 88 12.05% 95.48% | 5 0.68% 96.16% | 5 0.68% 96.85% | 17 2.33% 99.18% | 1 0.14% 99.32% | 0 0.00% 99.32% | 1 0.14% 99.45% | 4 0.55% 100.00%
|
2014-01-10 23:19:58 +01:00
|
|
|
system.ruby.IFETCH.Directory.miss_type_mach_latency_hist::total 730
|
2014-12-23 15:31:20 +01:00
|
|
|
system.ruby.Directory_Controller.GETX 1730 0.00% 0.00%
|
|
|
|
system.ruby.Directory_Controller.PUTX 1726 0.00% 0.00%
|
|
|
|
system.ruby.Directory_Controller.Memory_Data 1730 0.00% 0.00%
|
|
|
|
system.ruby.Directory_Controller.Memory_Ack 1726 0.00% 0.00%
|
|
|
|
system.ruby.Directory_Controller.I.GETX 1730 0.00% 0.00%
|
|
|
|
system.ruby.Directory_Controller.M.PUTX 1726 0.00% 0.00%
|
|
|
|
system.ruby.Directory_Controller.IM.Memory_Data 1730 0.00% 0.00%
|
|
|
|
system.ruby.Directory_Controller.MI.Memory_Ack 1726 0.00% 0.00%
|
2014-01-10 23:19:58 +01:00
|
|
|
system.ruby.L1Cache_Controller.Load 1183 0.00% 0.00%
|
|
|
|
system.ruby.L1Cache_Controller.Ifetch 6400 0.00% 0.00%
|
|
|
|
system.ruby.L1Cache_Controller.Store 865 0.00% 0.00%
|
|
|
|
system.ruby.L1Cache_Controller.Data 1730 0.00% 0.00%
|
|
|
|
system.ruby.L1Cache_Controller.Replacement 1726 0.00% 0.00%
|
|
|
|
system.ruby.L1Cache_Controller.Writeback_Ack 1726 0.00% 0.00%
|
|
|
|
system.ruby.L1Cache_Controller.I.Load 727 0.00% 0.00%
|
|
|
|
system.ruby.L1Cache_Controller.I.Ifetch 730 0.00% 0.00%
|
|
|
|
system.ruby.L1Cache_Controller.I.Store 273 0.00% 0.00%
|
|
|
|
system.ruby.L1Cache_Controller.M.Load 456 0.00% 0.00%
|
|
|
|
system.ruby.L1Cache_Controller.M.Ifetch 5670 0.00% 0.00%
|
|
|
|
system.ruby.L1Cache_Controller.M.Store 592 0.00% 0.00%
|
|
|
|
system.ruby.L1Cache_Controller.M.Replacement 1726 0.00% 0.00%
|
|
|
|
system.ruby.L1Cache_Controller.MI.Writeback_Ack 1726 0.00% 0.00%
|
|
|
|
system.ruby.L1Cache_Controller.IS.Data 1457 0.00% 0.00%
|
|
|
|
system.ruby.L1Cache_Controller.IM.Data 273 0.00% 0.00%
|
2009-05-11 19:38:46 +02:00
|
|
|
|
|
|
|
---------- End Simulation Statistics ----------
|