gem5/tests/long/se/10.mcf/ref/arm/linux/simple-timing/config.ini

270 lines
4.9 KiB
INI
Raw Normal View History

2010-07-27 07:03:44 +02:00
[root]
type=Root
children=system
full_system=false
2011-02-08 04:23:13 +01:00
time_sync_enable=false
time_sync_period=100000000000
time_sync_spin_threshold=100000000
2010-07-27 07:03:44 +02:00
[system]
type=System
children=clk_domain cpu cpu_clk_domain membus physmem voltage_domain
boot_osflags=a
cache_line_size=64
clk_domain=system.clk_domain
init_param=0
kernel=
load_addr_mask=1099511627775
mem_mode=timing
mem_ranges=
memories=system.physmem
num_work_ids=16
readfile=
symbolfile=
2011-02-08 04:23:13 +01:00
work_begin_ckpt_count=0
work_begin_cpu_id_exit=-1
work_begin_exit_count=0
work_cpus_ckpt_count=0
work_end_ckpt_count=0
work_end_exit_count=0
work_item_id=-1
2012-03-09 21:33:07 +01:00
system_port=system.membus.slave[0]
2010-07-27 07:03:44 +02:00
[system.clk_domain]
type=SrcClockDomain
clock=1000
voltage_domain=system.voltage_domain
2010-07-27 07:03:44 +02:00
[system.cpu]
type=TimingSimpleCPU
children=dcache dtb icache interrupts isa itb l2cache toL2Bus tracer workload
2010-07-27 07:03:44 +02:00
checker=Null
clk_domain=system.cpu_clk_domain
2010-07-27 07:03:44 +02:00
cpu_id=0
do_checkpoint_insts=true
do_quiesce=true
2010-07-27 07:03:44 +02:00
do_statistics_insts=true
dtb=system.cpu.dtb
function_trace=false
function_trace_start=0
interrupts=system.cpu.interrupts
isa=system.cpu.isa
2010-07-27 07:03:44 +02:00
itb=system.cpu.itb
max_insts_all_threads=0
max_insts_any_thread=0
max_loads_all_threads=0
max_loads_any_thread=0
numThreads=1
profile=0
2010-07-27 07:03:44 +02:00
progress_interval=0
simpoint_start_insts=
switched_out=false
2010-07-27 07:03:44 +02:00
system=system
tracer=system.cpu.tracer
workload=system.cpu.workload
dcache_port=system.cpu.dcache.cpu_side
icache_port=system.cpu.icache.cpu_side
[system.cpu.dcache]
type=BaseCache
children=tags
2012-03-09 21:33:07 +01:00
addr_ranges=0:18446744073709551615
2010-07-27 07:03:44 +02:00
assoc=2
clk_domain=system.cpu_clk_domain
2010-07-27 07:03:44 +02:00
forward_snoops=true
hit_latency=2
is_top_level=true
2010-07-27 07:03:44 +02:00
max_miss_count=0
mshrs=4
2010-07-27 07:03:44 +02:00
prefetch_on_access=false
prefetcher=Null
response_latency=2
2010-07-27 07:03:44 +02:00
size=262144
system=system
tags=system.cpu.dcache.tags
tgts_per_mshr=20
2010-07-27 07:03:44 +02:00
two_queue=false
write_buffers=8
cpu_side=system.cpu.dcache_port
2012-03-09 21:33:07 +01:00
mem_side=system.cpu.toL2Bus.slave[1]
2010-07-27 07:03:44 +02:00
[system.cpu.dcache.tags]
type=LRU
assoc=2
block_size=64
clk_domain=system.cpu_clk_domain
hit_latency=2
size=262144
2010-07-27 07:03:44 +02:00
[system.cpu.dtb]
type=ArmTLB
children=walker
2010-07-27 07:03:44 +02:00
size=64
walker=system.cpu.dtb.walker
[system.cpu.dtb.walker]
type=ArmTableWalker
clk_domain=system.cpu_clk_domain
num_squash_per_cycle=2
sys=system
2012-03-09 21:33:07 +01:00
port=system.cpu.toL2Bus.slave[3]
2010-07-27 07:03:44 +02:00
[system.cpu.icache]
type=BaseCache
children=tags
2012-03-09 21:33:07 +01:00
addr_ranges=0:18446744073709551615
2010-07-27 07:03:44 +02:00
assoc=2
clk_domain=system.cpu_clk_domain
2010-07-27 07:03:44 +02:00
forward_snoops=true
hit_latency=2
is_top_level=true
2010-07-27 07:03:44 +02:00
max_miss_count=0
mshrs=4
2010-07-27 07:03:44 +02:00
prefetch_on_access=false
prefetcher=Null
response_latency=2
2010-07-27 07:03:44 +02:00
size=131072
system=system
tags=system.cpu.icache.tags
tgts_per_mshr=20
2010-07-27 07:03:44 +02:00
two_queue=false
write_buffers=8
cpu_side=system.cpu.icache_port
2012-03-09 21:33:07 +01:00
mem_side=system.cpu.toL2Bus.slave[0]
2010-07-27 07:03:44 +02:00
[system.cpu.icache.tags]
type=LRU
assoc=2
block_size=64
clk_domain=system.cpu_clk_domain
hit_latency=2
size=131072
[system.cpu.interrupts]
type=ArmInterrupts
[system.cpu.isa]
type=ArmISA
fpsid=1090793632
id_isar0=34607377
id_isar1=34677009
id_isar2=555950401
id_isar3=17899825
id_isar4=268501314
id_isar5=0
id_mmfr0=3
id_mmfr1=0
id_mmfr2=19070976
id_mmfr3=4027589137
id_pfr0=49
id_pfr1=1
midr=890224640
2010-07-27 07:03:44 +02:00
[system.cpu.itb]
type=ArmTLB
children=walker
2010-07-27 07:03:44 +02:00
size=64
walker=system.cpu.itb.walker
[system.cpu.itb.walker]
type=ArmTableWalker
clk_domain=system.cpu_clk_domain
num_squash_per_cycle=2
sys=system
2012-03-09 21:33:07 +01:00
port=system.cpu.toL2Bus.slave[2]
2010-07-27 07:03:44 +02:00
[system.cpu.l2cache]
type=BaseCache
children=tags
2012-03-09 21:33:07 +01:00
addr_ranges=0:18446744073709551615
assoc=8
clk_domain=system.cpu_clk_domain
2010-07-27 07:03:44 +02:00
forward_snoops=true
hit_latency=20
is_top_level=false
2010-07-27 07:03:44 +02:00
max_miss_count=0
mshrs=20
2010-07-27 07:03:44 +02:00
prefetch_on_access=false
prefetcher=Null
response_latency=20
2010-07-27 07:03:44 +02:00
size=2097152
system=system
tags=system.cpu.l2cache.tags
tgts_per_mshr=12
2010-07-27 07:03:44 +02:00
two_queue=false
write_buffers=8
2012-03-09 21:33:07 +01:00
cpu_side=system.cpu.toL2Bus.master[0]
mem_side=system.membus.slave[1]
2010-07-27 07:03:44 +02:00
[system.cpu.l2cache.tags]
type=LRU
assoc=8
block_size=64
clk_domain=system.cpu_clk_domain
hit_latency=20
size=2097152
2010-07-27 07:03:44 +02:00
[system.cpu.toL2Bus]
type=CoherentBus
clk_domain=system.cpu_clk_domain
2010-07-27 07:03:44 +02:00
header_cycles=1
system=system
use_default_range=false
width=32
2012-03-09 21:33:07 +01:00
master=system.cpu.l2cache.cpu_side
slave=system.cpu.icache.mem_side system.cpu.dcache.mem_side system.cpu.itb.walker.port system.cpu.dtb.walker.port
2010-07-27 07:03:44 +02:00
[system.cpu.tracer]
type=ExeTracer
[system.cpu.workload]
type=LiveProcess
cmd=mcf mcf.in
cwd=build/ARM/tests/opt/long/se/10.mcf/arm/linux/simple-timing
2010-07-27 07:03:44 +02:00
egid=100
env=
errout=cerr
euid=100
executable=/dist/m5/cpu2000/binaries/arm/linux/mcf
2010-07-27 07:03:44 +02:00
gid=100
input=/dist/m5/cpu2000/data/mcf/smred/input/mcf.in
2010-07-27 07:03:44 +02:00
max_stack_size=67108864
output=cout
pid=100
ppid=99
simpoint=55300000000
system=system
uid=100
[system.cpu_clk_domain]
type=SrcClockDomain
clock=500
voltage_domain=system.voltage_domain
2010-07-27 07:03:44 +02:00
[system.membus]
type=CoherentBus
clk_domain=system.clk_domain
2010-07-27 07:03:44 +02:00
header_cycles=1
system=system
use_default_range=false
width=8
master=system.physmem.port
2012-03-09 21:33:07 +01:00
slave=system.system_port system.cpu.l2cache.mem_side
2010-07-27 07:03:44 +02:00
[system.physmem]
type=SimpleMemory
bandwidth=73.000000
clk_domain=system.clk_domain
conf_table_reported=true
in_addr_map=true
2010-07-27 07:03:44 +02:00
latency=30000
latency_var=0
null=false
range=0:268435455
2012-03-09 21:33:07 +01:00
port=system.membus.master[0]
2010-07-27 07:03:44 +02:00
[system.voltage_domain]
type=VoltageDomain
voltage=1.000000