2012-03-09 15:59:28 +01:00
|
|
|
|
|
|
|
---------- Begin Simulation Statistics ----------
|
2013-05-30 18:54:18 +02:00
|
|
|
sim_seconds 0.000016 # Number of seconds simulated
|
|
|
|
sim_ticks 16387000 # Number of ticks simulated
|
|
|
|
final_tick 16387000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
|
2012-03-09 15:59:28 +01:00
|
|
|
sim_freq 1000000000000 # Frequency of simulated ticks
|
2013-05-30 18:54:18 +02:00
|
|
|
host_inst_rate 31359 # Simulator instruction rate (inst/s)
|
|
|
|
host_op_rate 39125 # Simulator op (including micro ops) rate (op/s)
|
|
|
|
host_tick_rate 111893890 # Simulator tick rate (ticks/s)
|
|
|
|
host_mem_usage 244352 # Number of bytes of host memory used
|
|
|
|
host_seconds 0.15 # Real time elapsed on the host
|
2013-01-08 14:54:16 +01:00
|
|
|
sim_insts 4591 # Number of instructions simulated
|
|
|
|
sim_ops 5729 # Number of ops (including micro ops) simulated
|
2013-05-30 18:54:18 +02:00
|
|
|
system.physmem.bytes_read::cpu.inst 17344 # Number of bytes read from this memory
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.bytes_read::cpu.data 7808 # Number of bytes read from this memory
|
2013-05-30 18:54:18 +02:00
|
|
|
system.physmem.bytes_read::total 25152 # Number of bytes read from this memory
|
|
|
|
system.physmem.bytes_inst_read::cpu.inst 17344 # Number of instructions bytes read from this memory
|
|
|
|
system.physmem.bytes_inst_read::total 17344 # Number of instructions bytes read from this memory
|
|
|
|
system.physmem.num_reads::cpu.inst 271 # Number of read requests responded to by this memory
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.num_reads::cpu.data 122 # Number of read requests responded to by this memory
|
2013-05-30 18:54:18 +02:00
|
|
|
system.physmem.num_reads::total 393 # Number of read requests responded to by this memory
|
|
|
|
system.physmem.bw_read::cpu.inst 1058399951 # Total read bandwidth from this memory (bytes/s)
|
|
|
|
system.physmem.bw_read::cpu.data 476475255 # Total read bandwidth from this memory (bytes/s)
|
|
|
|
system.physmem.bw_read::total 1534875206 # Total read bandwidth from this memory (bytes/s)
|
|
|
|
system.physmem.bw_inst_read::cpu.inst 1058399951 # Instruction read bandwidth from this memory (bytes/s)
|
|
|
|
system.physmem.bw_inst_read::total 1058399951 # Instruction read bandwidth from this memory (bytes/s)
|
|
|
|
system.physmem.bw_total::cpu.inst 1058399951 # Total bandwidth to/from this memory (bytes/s)
|
|
|
|
system.physmem.bw_total::cpu.data 476475255 # Total bandwidth to/from this memory (bytes/s)
|
|
|
|
system.physmem.bw_total::total 1534875206 # Total bandwidth to/from this memory (bytes/s)
|
|
|
|
system.physmem.readReqs 393 # Total number of read requests seen
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.writeReqs 0 # Total number of write requests seen
|
2013-05-30 18:54:18 +02:00
|
|
|
system.physmem.cpureqs 393 # Reqs generatd by CPU via cache - shady
|
|
|
|
system.physmem.bytesRead 25152 # Total number of bytes read from memory
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.bytesWritten 0 # Total number of bytes written to memory
|
2013-05-30 18:54:18 +02:00
|
|
|
system.physmem.bytesConsumedRd 25152 # bytesRead derated as per pkt->getSize()
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize()
|
|
|
|
system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q
|
|
|
|
system.physmem.neitherReadNorWrite 0 # Reqs where no action is needed
|
2013-05-30 18:54:18 +02:00
|
|
|
system.physmem.perBankRdReqs::0 86 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::1 46 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::2 20 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::3 42 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::4 17 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::5 34 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::6 35 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::7 10 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::8 4 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::9 8 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::10 28 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::11 42 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::12 9 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::13 6 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::14 0 # Track reads on a per bank basis
|
|
|
|
system.physmem.perBankRdReqs::15 6 # Track reads on a per bank basis
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::3 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::4 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::5 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::6 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::7 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::8 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::9 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::10 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::11 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::12 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::13 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
|
|
|
|
system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
|
|
|
|
system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
|
2013-05-30 18:54:18 +02:00
|
|
|
system.physmem.totGap 16329500 # Total gap between requests
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.readPktSize::0 0 # Categorize read packet sizes
|
|
|
|
system.physmem.readPktSize::1 0 # Categorize read packet sizes
|
|
|
|
system.physmem.readPktSize::2 0 # Categorize read packet sizes
|
|
|
|
system.physmem.readPktSize::3 0 # Categorize read packet sizes
|
|
|
|
system.physmem.readPktSize::4 0 # Categorize read packet sizes
|
|
|
|
system.physmem.readPktSize::5 0 # Categorize read packet sizes
|
2013-05-30 18:54:18 +02:00
|
|
|
system.physmem.readPktSize::6 393 # Categorize read packet sizes
|
2013-03-01 19:20:30 +01:00
|
|
|
system.physmem.writePktSize::0 0 # Categorize write packet sizes
|
|
|
|
system.physmem.writePktSize::1 0 # Categorize write packet sizes
|
|
|
|
system.physmem.writePktSize::2 0 # Categorize write packet sizes
|
|
|
|
system.physmem.writePktSize::3 0 # Categorize write packet sizes
|
|
|
|
system.physmem.writePktSize::4 0 # Categorize write packet sizes
|
|
|
|
system.physmem.writePktSize::5 0 # Categorize write packet sizes
|
|
|
|
system.physmem.writePktSize::6 0 # Categorize write packet sizes
|
2013-05-30 18:54:18 +02:00
|
|
|
system.physmem.rdQLenPdf::0 213 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::1 118 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::2 42 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::3 16 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::4 2 # What read queue length does an incoming req see
|
2012-11-02 17:50:06 +01:00
|
|
|
system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::6 1 # What read queue length does an incoming req see
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
|
|
|
|
system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
|
2013-05-30 18:54:18 +02:00
|
|
|
system.physmem.bytesPerActivate::samples 45 # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::mean 335.644444 # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::gmean 165.301810 # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::stdev 465.758285 # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::64 21 46.67% 46.67% # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::128 5 11.11% 57.78% # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::192 4 8.89% 66.67% # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::256 3 6.67% 73.33% # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::320 2 4.44% 77.78% # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::448 1 2.22% 80.00% # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::512 1 2.22% 82.22% # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::704 1 2.22% 84.44% # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::960 1 2.22% 86.67% # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::1024 1 2.22% 88.89% # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::1152 1 2.22% 91.11% # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::1216 1 2.22% 93.33% # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::1536 2 4.44% 97.78% # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::1856 1 2.22% 100.00% # Bytes accessed per row activation
|
|
|
|
system.physmem.bytesPerActivate::total 45 # Bytes accessed per row activation
|
|
|
|
system.physmem.totQLat 2029000 # Total cycles spent in queuing delays
|
|
|
|
system.physmem.totMemAccLat 9466500 # Sum of mem lat for all requests
|
|
|
|
system.physmem.totBusLat 1965000 # Total cycles spent in databus access
|
|
|
|
system.physmem.totBankLat 5472500 # Total cycles spent in bank access
|
|
|
|
system.physmem.avgQLat 5162.85 # Average queueing delay per request
|
|
|
|
system.physmem.avgBankLat 13924.94 # Average bank access latency per request
|
2013-01-31 13:49:16 +01:00
|
|
|
system.physmem.avgBusLat 5000.00 # Average bus latency per request
|
2013-05-30 18:54:18 +02:00
|
|
|
system.physmem.avgMemAccLat 24087.79 # Average memory access latency
|
|
|
|
system.physmem.avgRdBW 1534.88 # Average achieved read bandwidth in MB/s
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
|
2013-05-30 18:54:18 +02:00
|
|
|
system.physmem.avgConsumedRdBW 1534.88 # Average consumed read bandwidth in MB/s
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s
|
2013-01-31 13:49:16 +01:00
|
|
|
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MB/s
|
2013-05-30 18:54:18 +02:00
|
|
|
system.physmem.busUtil 11.99 # Data bus utilization in percentage
|
|
|
|
system.physmem.avgRdQLen 0.58 # Average read queue length over time
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.avgWrQLen 0.00 # Average write queue length over time
|
2013-05-30 18:54:18 +02:00
|
|
|
system.physmem.readRowHits 348 # Number of row buffer hits during reads
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
|
2013-05-30 18:54:18 +02:00
|
|
|
system.physmem.readRowHitRate 88.55 # Row buffer hit rate for reads
|
2012-10-25 19:14:42 +02:00
|
|
|
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
|
2013-05-30 18:54:18 +02:00
|
|
|
system.physmem.avgGap 41550.89 # Average gap between requests
|
|
|
|
system.membus.throughput 1534875206 # Throughput (bytes/s)
|
|
|
|
system.membus.trans_dist::ReadReq 352 # Transaction distribution
|
|
|
|
system.membus.trans_dist::ReadResp 352 # Transaction distribution
|
|
|
|
system.membus.trans_dist::ReadExReq 41 # Transaction distribution
|
|
|
|
system.membus.trans_dist::ReadExResp 41 # Transaction distribution
|
|
|
|
system.membus.pkt_count_system.cpu.l2cache.mem_side 786 # Packet count per connected master and slave (bytes)
|
|
|
|
system.membus.pkt_count 786 # Packet count per connected master and slave (bytes)
|
|
|
|
system.membus.tot_pkt_size_system.cpu.l2cache.mem_side 25152 # Cumulative packet size per connected master and slave (bytes)
|
|
|
|
system.membus.tot_pkt_size 25152 # Cumulative packet size per connected master and slave (bytes)
|
|
|
|
system.membus.data_through_bus 25152 # Total data (bytes)
|
|
|
|
system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
|
|
|
|
system.membus.reqLayer0.occupancy 480500 # Layer occupancy (ticks)
|
|
|
|
system.membus.reqLayer0.utilization 2.9 # Layer utilization (%)
|
|
|
|
system.membus.respLayer1.occupancy 3664000 # Layer occupancy (ticks)
|
|
|
|
system.membus.respLayer1.utilization 22.4 # Layer utilization (%)
|
|
|
|
system.cpu.branchPred.lookups 2471 # Number of BP lookups
|
|
|
|
system.cpu.branchPred.condPredicted 1774 # Number of conditional branches predicted
|
2013-03-28 00:36:21 +01:00
|
|
|
system.cpu.branchPred.condIncorrect 482 # Number of conditional branches incorrect
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.branchPred.BTBLookups 1960 # Number of BTB lookups
|
|
|
|
system.cpu.branchPred.BTBHits 695 # Number of BTB hits
|
2013-01-24 19:29:00 +01:00
|
|
|
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.branchPred.BTBHitPct 35.459184 # BTB Hit Percentage
|
2013-01-24 19:29:00 +01:00
|
|
|
system.cpu.branchPred.usedRAS 292 # Number of times the RAS was used to get a target.
|
|
|
|
system.cpu.branchPred.RASInCorrect 71 # Number of incorrect RAS predictions.
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.checker.dtb.inst_hits 0 # ITB inst hits
|
|
|
|
system.cpu.checker.dtb.inst_misses 0 # ITB inst misses
|
|
|
|
system.cpu.checker.dtb.read_hits 0 # DTB read hits
|
|
|
|
system.cpu.checker.dtb.read_misses 0 # DTB read misses
|
|
|
|
system.cpu.checker.dtb.write_hits 0 # DTB write hits
|
|
|
|
system.cpu.checker.dtb.write_misses 0 # DTB write misses
|
|
|
|
system.cpu.checker.dtb.flush_tlb 0 # Number of times complete TLB was flushed
|
|
|
|
system.cpu.checker.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
|
|
|
|
system.cpu.checker.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
|
|
|
|
system.cpu.checker.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
|
|
|
|
system.cpu.checker.dtb.flush_entries 0 # Number of entries that have been flushed from TLB
|
|
|
|
system.cpu.checker.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
|
|
|
|
system.cpu.checker.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch
|
|
|
|
system.cpu.checker.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
|
|
|
|
system.cpu.checker.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions
|
|
|
|
system.cpu.checker.dtb.read_accesses 0 # DTB read accesses
|
|
|
|
system.cpu.checker.dtb.write_accesses 0 # DTB write accesses
|
|
|
|
system.cpu.checker.dtb.inst_accesses 0 # ITB inst accesses
|
|
|
|
system.cpu.checker.dtb.hits 0 # DTB hits
|
|
|
|
system.cpu.checker.dtb.misses 0 # DTB misses
|
|
|
|
system.cpu.checker.dtb.accesses 0 # DTB accesses
|
|
|
|
system.cpu.checker.itb.inst_hits 0 # ITB inst hits
|
|
|
|
system.cpu.checker.itb.inst_misses 0 # ITB inst misses
|
|
|
|
system.cpu.checker.itb.read_hits 0 # DTB read hits
|
|
|
|
system.cpu.checker.itb.read_misses 0 # DTB read misses
|
|
|
|
system.cpu.checker.itb.write_hits 0 # DTB write hits
|
|
|
|
system.cpu.checker.itb.write_misses 0 # DTB write misses
|
|
|
|
system.cpu.checker.itb.flush_tlb 0 # Number of times complete TLB was flushed
|
|
|
|
system.cpu.checker.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
|
|
|
|
system.cpu.checker.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
|
|
|
|
system.cpu.checker.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
|
|
|
|
system.cpu.checker.itb.flush_entries 0 # Number of entries that have been flushed from TLB
|
|
|
|
system.cpu.checker.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
|
|
|
|
system.cpu.checker.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
|
|
|
|
system.cpu.checker.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
|
|
|
|
system.cpu.checker.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
|
|
|
|
system.cpu.checker.itb.read_accesses 0 # DTB read accesses
|
|
|
|
system.cpu.checker.itb.write_accesses 0 # DTB write accesses
|
|
|
|
system.cpu.checker.itb.inst_accesses 0 # ITB inst accesses
|
|
|
|
system.cpu.checker.itb.hits 0 # DTB hits
|
|
|
|
system.cpu.checker.itb.misses 0 # DTB misses
|
|
|
|
system.cpu.checker.itb.accesses 0 # DTB accesses
|
|
|
|
system.cpu.workload.num_syscalls 13 # Number of system calls
|
2013-01-08 14:54:16 +01:00
|
|
|
system.cpu.checker.numCycles 5742 # number of cpu cycles simulated
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.checker.numWorkItemsStarted 0 # number of work items this cpu started
|
|
|
|
system.cpu.checker.numWorkItemsCompleted 0 # number of work items this cpu completed
|
|
|
|
system.cpu.dtb.inst_hits 0 # ITB inst hits
|
|
|
|
system.cpu.dtb.inst_misses 0 # ITB inst misses
|
|
|
|
system.cpu.dtb.read_hits 0 # DTB read hits
|
|
|
|
system.cpu.dtb.read_misses 0 # DTB read misses
|
|
|
|
system.cpu.dtb.write_hits 0 # DTB write hits
|
|
|
|
system.cpu.dtb.write_misses 0 # DTB write misses
|
|
|
|
system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed
|
|
|
|
system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
|
|
|
|
system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
|
|
|
|
system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
|
|
|
|
system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB
|
|
|
|
system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
|
|
|
|
system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch
|
|
|
|
system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
|
|
|
|
system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions
|
|
|
|
system.cpu.dtb.read_accesses 0 # DTB read accesses
|
|
|
|
system.cpu.dtb.write_accesses 0 # DTB write accesses
|
|
|
|
system.cpu.dtb.inst_accesses 0 # ITB inst accesses
|
|
|
|
system.cpu.dtb.hits 0 # DTB hits
|
|
|
|
system.cpu.dtb.misses 0 # DTB misses
|
|
|
|
system.cpu.dtb.accesses 0 # DTB accesses
|
|
|
|
system.cpu.itb.inst_hits 0 # ITB inst hits
|
|
|
|
system.cpu.itb.inst_misses 0 # ITB inst misses
|
|
|
|
system.cpu.itb.read_hits 0 # DTB read hits
|
|
|
|
system.cpu.itb.read_misses 0 # DTB read misses
|
|
|
|
system.cpu.itb.write_hits 0 # DTB write hits
|
|
|
|
system.cpu.itb.write_misses 0 # DTB write misses
|
|
|
|
system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed
|
|
|
|
system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
|
|
|
|
system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
|
|
|
|
system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
|
|
|
|
system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB
|
|
|
|
system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
|
|
|
|
system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
|
|
|
|
system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
|
|
|
|
system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
|
|
|
|
system.cpu.itb.read_accesses 0 # DTB read accesses
|
|
|
|
system.cpu.itb.write_accesses 0 # DTB write accesses
|
|
|
|
system.cpu.itb.inst_accesses 0 # ITB inst accesses
|
|
|
|
system.cpu.itb.hits 0 # DTB hits
|
|
|
|
system.cpu.itb.misses 0 # DTB misses
|
|
|
|
system.cpu.itb.accesses 0 # DTB accesses
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.numCycles 32775 # number of cpu cycles simulated
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
|
|
|
|
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.fetch.icacheStallCycles 6975 # Number of cycles fetch is stalled on an Icache miss
|
|
|
|
system.cpu.fetch.Insts 11884 # Number of instructions fetch has processed
|
|
|
|
system.cpu.fetch.Branches 2471 # Number of branches that fetch encountered
|
|
|
|
system.cpu.fetch.predictedBranches 987 # Number of branches that fetch has predicted taken
|
|
|
|
system.cpu.fetch.Cycles 2620 # Number of cycles fetch has run and was not squashing or blocked
|
|
|
|
system.cpu.fetch.SquashCycles 1611 # Number of cycles fetch has spent squashing
|
|
|
|
system.cpu.fetch.BlockedCycles 2625 # Number of cycles fetch has spent blocked
|
|
|
|
system.cpu.fetch.CacheLines 1942 # Number of cache lines fetched
|
|
|
|
system.cpu.fetch.IcacheSquashes 283 # Number of outstanding Icache misses that were squashed
|
|
|
|
system.cpu.fetch.rateDist::samples 13325 # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::mean 1.128105 # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::stdev 2.544240 # Number of instructions fetched each cycle (Total)
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.fetch.rateDist::0 10705 80.34% 80.34% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::1 226 1.70% 82.03% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::2 201 1.51% 83.54% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::3 224 1.68% 85.22% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::4 220 1.65% 86.87% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::5 270 2.03% 88.90% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::6 92 0.69% 89.59% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::7 146 1.10% 90.69% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::8 1241 9.31% 100.00% # Number of instructions fetched each cycle (Total)
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.fetch.rateDist::total 13325 # Number of instructions fetched each cycle (Total)
|
|
|
|
system.cpu.fetch.branchRate 0.075393 # Number of branch fetches per cycle
|
|
|
|
system.cpu.fetch.rate 0.362593 # Number of inst fetches per cycle
|
|
|
|
system.cpu.decode.IdleCycles 6989 # Number of cycles decode is idle
|
|
|
|
system.cpu.decode.BlockedCycles 2898 # Number of cycles decode is blocked
|
|
|
|
system.cpu.decode.RunCycles 2415 # Number of cycles decode is running
|
|
|
|
system.cpu.decode.UnblockCycles 73 # Number of cycles decode is unblocking
|
|
|
|
system.cpu.decode.SquashCycles 950 # Number of cycles decode is squashing
|
|
|
|
system.cpu.decode.BranchResolved 382 # Number of times decode resolved a branch
|
|
|
|
system.cpu.decode.BranchMispred 159 # Number of times decode detected a branch misprediction
|
|
|
|
system.cpu.decode.DecodedInsts 13178 # Number of instructions handled by decode
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.decode.SquashedInsts 538 # Number of squashed instructions handled by decode
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.rename.SquashCycles 950 # Number of cycles rename is squashing
|
|
|
|
system.cpu.rename.IdleCycles 7255 # Number of cycles rename is idle
|
|
|
|
system.cpu.rename.BlockCycles 368 # Number of cycles rename is blocking
|
|
|
|
system.cpu.rename.serializeStallCycles 2315 # count of cycles rename stalled for serializing inst
|
|
|
|
system.cpu.rename.RunCycles 2217 # Number of cycles rename is running
|
|
|
|
system.cpu.rename.UnblockCycles 220 # Number of cycles rename is unblocking
|
|
|
|
system.cpu.rename.RenamedInsts 12419 # Number of instructions processed by rename
|
|
|
|
system.cpu.rename.ROBFullEvents 2 # Number of times rename has blocked due to ROB full
|
|
|
|
system.cpu.rename.IQFullEvents 9 # Number of times rename has blocked due to IQ full
|
|
|
|
system.cpu.rename.LSQFullEvents 174 # Number of times rename has blocked due to LSQ full
|
|
|
|
system.cpu.rename.RenamedOperands 12443 # Number of destination operands rename has renamed
|
|
|
|
system.cpu.rename.RenameLookups 56366 # Number of register rename lookups that rename has made
|
|
|
|
system.cpu.rename.int_rename_lookups 56110 # Number of integer rename lookups
|
|
|
|
system.cpu.rename.fp_rename_lookups 256 # Number of floating rename lookups
|
2013-01-08 14:54:16 +01:00
|
|
|
system.cpu.rename.CommittedMaps 5673 # Number of HB maps that are committed
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.rename.UndoneMaps 6770 # Number of HB maps that are undone due to squashing
|
2013-01-08 14:54:16 +01:00
|
|
|
system.cpu.rename.serializingInsts 41 # count of serializing insts renamed
|
|
|
|
system.cpu.rename.tempSerializingInsts 38 # count of temporary serializing insts renamed
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.rename.skidInsts 688 # count of insts added to the skid buffer
|
|
|
|
system.cpu.memDep0.insertedLoads 2784 # Number of loads inserted to the mem dependence unit.
|
|
|
|
system.cpu.memDep0.insertedStores 1569 # Number of stores inserted to the mem dependence unit.
|
2013-01-08 14:54:16 +01:00
|
|
|
system.cpu.memDep0.conflictingLoads 37 # Number of conflicting loads.
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.memDep0.conflictingStores 14 # Number of conflicting stores.
|
|
|
|
system.cpu.iq.iqInstsAdded 11162 # Number of instructions added to the IQ (excludes non-spec)
|
2013-01-08 14:54:16 +01:00
|
|
|
system.cpu.iq.iqNonSpecInstsAdded 49 # Number of non-speculative instructions added to the IQ
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.iq.iqInstsIssued 8921 # Number of instructions issued
|
|
|
|
system.cpu.iq.iqSquashedInstsIssued 111 # Number of squashed instructions issued
|
|
|
|
system.cpu.iq.iqSquashedInstsExamined 5126 # Number of squashed instructions iterated over during squash; mainly for profiling
|
|
|
|
system.cpu.iq.iqSquashedOperandsExamined 14148 # Number of squashed operands that are examined and possibly removed from graph
|
2013-01-08 14:54:16 +01:00
|
|
|
system.cpu.iq.iqSquashedNonSpecRemoved 12 # Number of squashed non-spec instructions that were removed
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.iq.issued_per_cycle::samples 13325 # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::mean 0.669493 # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::stdev 1.373683 # Number of insts issued each cycle
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.iq.issued_per_cycle::0 9737 73.07% 73.07% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::1 1330 9.98% 83.05% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::2 808 6.06% 89.12% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::3 537 4.03% 93.15% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::4 465 3.49% 96.64% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::5 260 1.95% 98.59% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::6 124 0.93% 99.52% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::7 52 0.39% 99.91% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::8 12 0.09% 100.00% # Number of insts issued each cycle
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
|
|
|
|
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.iq.issued_per_cycle::total 13325 # Number of insts issued each cycle
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.iq.fu_full::IntAlu 6 2.69% 2.69% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::IntMult 0 0.00% 2.69% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::IntDiv 0 0.00% 2.69% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::FloatAdd 0 0.00% 2.69% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::FloatCmp 0 0.00% 2.69% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::FloatCvt 0 0.00% 2.69% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::FloatMult 0 0.00% 2.69% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::FloatDiv 0 0.00% 2.69% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::FloatSqrt 0 0.00% 2.69% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdAdd 0 0.00% 2.69% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 2.69% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdAlu 0 0.00% 2.69% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdCmp 0 0.00% 2.69% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdCvt 0 0.00% 2.69% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdMisc 0 0.00% 2.69% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdMult 0 0.00% 2.69% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 2.69% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdShift 0 0.00% 2.69% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 2.69% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdSqrt 0 0.00% 2.69% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 2.69% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 2.69% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 2.69% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 2.69% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 2.69% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 2.69% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 2.69% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 2.69% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 2.69% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::MemRead 139 62.33% 65.02% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::MemWrite 78 34.98% 100.00% # attempts to use FU when none available
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.iq.FU_type_0::IntAlu 5362 60.11% 60.11% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::IntMult 9 0.10% 60.21% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::IntDiv 0 0.00% 60.21% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 60.21% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 60.21% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 60.21% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::FloatMult 0 0.00% 60.21% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 60.21% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 60.21% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 60.21% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 60.21% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 60.21% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 60.21% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 60.21% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 60.21% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdMult 0 0.00% 60.21% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 60.21% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdShift 0 0.00% 60.21% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 60.21% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 60.21% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 60.21% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 60.21% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 60.21% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 60.21% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 60.21% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatMisc 3 0.03% 60.24% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 60.24% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 60.24% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 60.24% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::MemRead 2334 26.16% 86.40% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::MemWrite 1213 13.60% 100.00% # Type of FU issued
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
|
|
|
|
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.iq.FU_type_0::total 8921 # Type of FU issued
|
|
|
|
system.cpu.iq.rate 0.272189 # Inst issue rate
|
|
|
|
system.cpu.iq.fu_busy_cnt 223 # FU busy when requested
|
|
|
|
system.cpu.iq.fu_busy_rate 0.024997 # FU busy rate (busy events/executed inst)
|
|
|
|
system.cpu.iq.int_inst_queue_reads 31465 # Number of integer instruction queue reads
|
|
|
|
system.cpu.iq.int_inst_queue_writes 16306 # Number of integer instruction queue writes
|
|
|
|
system.cpu.iq.int_inst_queue_wakeup_accesses 8052 # Number of integer instruction queue wakeup accesses
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.iq.fp_inst_queue_reads 36 # Number of floating instruction queue reads
|
2012-10-30 14:35:32 +01:00
|
|
|
system.cpu.iq.fp_inst_queue_writes 48 # Number of floating instruction queue writes
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.iq.fp_inst_queue_wakeup_accesses 16 # Number of floating instruction queue wakeup accesses
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.iq.int_alu_accesses 9124 # Number of integer alu accesses
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.iq.fp_alu_accesses 20 # Number of floating point alu accesses
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.iew.lsq.thread0.forwLoads 60 # Number of loads that had data forwarded from stores
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.iew.lsq.thread0.squashedLoads 1584 # Number of loads squashed
|
2012-10-25 19:14:42 +02:00
|
|
|
system.cpu.iew.lsq.thread0.ignoredResponses 0 # Number of memory responses ignored because the instruction is squashed
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.iew.lsq.thread0.memOrderViolation 21 # Number of memory ordering violations
|
|
|
|
system.cpu.iew.lsq.thread0.squashedStores 631 # Number of stores squashed
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
|
|
|
|
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
|
|
|
|
system.cpu.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.iew.lsq.thread0.cacheBlocked 3 # Number of times an access to memory failed due to the cache being blocked
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.iew.iewSquashCycles 950 # Number of cycles IEW is squashing
|
|
|
|
system.cpu.iew.iewBlockCycles 232 # Number of cycles IEW is blocking
|
|
|
|
system.cpu.iew.iewUnblockCycles 18 # Number of cycles IEW is unblocking
|
|
|
|
system.cpu.iew.iewDispatchedInsts 11211 # Number of instructions dispatched to IQ
|
|
|
|
system.cpu.iew.iewDispSquashedInsts 120 # Number of squashed instructions skipped by dispatch
|
|
|
|
system.cpu.iew.iewDispLoadInsts 2784 # Number of dispatched load instructions
|
|
|
|
system.cpu.iew.iewDispStoreInsts 1569 # Number of dispatched store instructions
|
2013-01-08 14:54:16 +01:00
|
|
|
system.cpu.iew.iewDispNonSpecInsts 37 # Number of dispatched non-speculative instructions
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.iew.iewIQFullEvents 10 # Number of times the IQ has become full, causing a stall
|
2012-10-15 14:09:54 +02:00
|
|
|
system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.iew.memOrderViolationEvents 21 # Number of memory order violations
|
2013-03-28 00:36:21 +01:00
|
|
|
system.cpu.iew.predictedTakenIncorrect 108 # Number of branches that were predicted taken incorrectly
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.iew.predictedNotTakenIncorrect 269 # Number of branches that were predicted not taken incorrectly
|
|
|
|
system.cpu.iew.branchMispredicts 377 # Number of branch mispredicts detected at execute
|
|
|
|
system.cpu.iew.iewExecutedInsts 8517 # Number of executed instructions
|
2013-03-28 00:36:21 +01:00
|
|
|
system.cpu.iew.iewExecLoadInsts 2134 # Number of load instructions executed
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.iew.iewExecSquashedInsts 404 # Number of squashed instructions skipped in execute
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.iew.exec_swp 0 # number of swp insts executed
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.iew.exec_nop 0 # number of nop insts executed
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.iew.exec_refs 3294 # number of memory reference insts executed
|
|
|
|
system.cpu.iew.exec_branches 1436 # Number of branches executed
|
|
|
|
system.cpu.iew.exec_stores 1160 # Number of stores executed
|
|
|
|
system.cpu.iew.exec_rate 0.259863 # Inst execution rate
|
|
|
|
system.cpu.iew.wb_sent 8224 # cumulative count of insts sent to commit
|
|
|
|
system.cpu.iew.wb_count 8068 # cumulative count of insts written-back
|
|
|
|
system.cpu.iew.wb_producers 3885 # num instructions producing a value
|
|
|
|
system.cpu.iew.wb_consumers 7780 # num instructions consuming a value
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.iew.wb_rate 0.246163 # insts written-back per cycle
|
|
|
|
system.cpu.iew.wb_fanout 0.499357 # average fanout of values written-back
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.commit.commitSquashedInsts 5487 # The number of squashed insts skipped by commit
|
2013-01-08 14:54:16 +01:00
|
|
|
system.cpu.commit.commitNonSpecStalls 37 # The number of times commit has been forced to stall to communicate backwards
|
2013-03-28 00:36:21 +01:00
|
|
|
system.cpu.commit.branchMispredicts 327 # The number of times a branch was mispredicted
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.commit.committed_per_cycle::samples 12375 # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::mean 0.462949 # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::stdev 1.295788 # Number of insts commited each cycle
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.commit.committed_per_cycle::0 10091 81.54% 81.54% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::1 1074 8.68% 90.22% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::2 396 3.20% 93.42% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::3 256 2.07% 95.49% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::4 180 1.45% 96.95% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::5 172 1.39% 98.34% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::6 49 0.40% 98.73% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::7 35 0.28% 99.01% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::8 122 0.99% 100.00% # Number of insts commited each cycle
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
|
|
|
|
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.commit.committed_per_cycle::total 12375 # Number of insts commited each cycle
|
2013-01-08 14:54:16 +01:00
|
|
|
system.cpu.commit.committedInsts 4591 # Number of instructions committed
|
|
|
|
system.cpu.commit.committedOps 5729 # Number of ops (including micro ops) committed
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
|
2013-01-08 14:54:16 +01:00
|
|
|
system.cpu.commit.refs 2138 # Number of memory references committed
|
|
|
|
system.cpu.commit.loads 1200 # Number of loads committed
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.commit.membars 12 # Number of memory barriers committed
|
2013-01-08 14:54:16 +01:00
|
|
|
system.cpu.commit.branches 1007 # Number of branches committed
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.commit.fp_insts 16 # Number of committed floating point instructions.
|
2013-01-08 14:54:16 +01:00
|
|
|
system.cpu.commit.int_insts 4976 # Number of committed integer instructions.
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.commit.function_calls 82 # Number of function calls committed.
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.commit.bw_lim_events 122 # number cycles where commit BW limit reached
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.rob.rob_reads 23312 # The number of ROB reads
|
|
|
|
system.cpu.rob.rob_writes 23396 # The number of ROB writes
|
2013-03-28 00:36:21 +01:00
|
|
|
system.cpu.timesIdled 224 # Number of times that the entire CPU went into an idle state and unscheduled itself
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.idleCycles 19450 # Total number of cycles that the CPU has spent unscheduled due to idling
|
2013-01-08 14:54:16 +01:00
|
|
|
system.cpu.committedInsts 4591 # Number of Instructions Simulated
|
|
|
|
system.cpu.committedOps 5729 # Number of Ops (including micro ops) Simulated
|
|
|
|
system.cpu.committedInsts_total 4591 # Number of Instructions Simulated
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.cpi 7.138968 # CPI: Cycles Per Instruction
|
|
|
|
system.cpu.cpi_total 7.138968 # CPI: Total CPI of All Threads
|
|
|
|
system.cpu.ipc 0.140076 # IPC: Instructions Per Cycle
|
|
|
|
system.cpu.ipc_total 0.140076 # IPC: Total IPC of All Threads
|
|
|
|
system.cpu.int_regfile_reads 39187 # number of integer regfile reads
|
|
|
|
system.cpu.int_regfile_writes 7985 # number of integer regfile writes
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.fp_regfile_reads 16 # number of floating regfile reads
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.misc_regfile_reads 2976 # number of misc regfile reads
|
2013-01-08 14:54:16 +01:00
|
|
|
system.cpu.misc_regfile_writes 24 # number of misc regfile writes
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.toL2Bus.throughput 1706718740 # Throughput (bytes/s)
|
|
|
|
system.cpu.toL2Bus.trans_dist::ReadReq 397 # Transaction distribution
|
|
|
|
system.cpu.toL2Bus.trans_dist::ReadResp 396 # Transaction distribution
|
|
|
|
system.cpu.toL2Bus.trans_dist::ReadExReq 41 # Transaction distribution
|
|
|
|
system.cpu.toL2Bus.trans_dist::ReadExResp 41 # Transaction distribution
|
|
|
|
system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side 582 # Packet count per connected master and slave (bytes)
|
|
|
|
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side 293 # Packet count per connected master and slave (bytes)
|
|
|
|
system.cpu.toL2Bus.pkt_count 875 # Packet count per connected master and slave (bytes)
|
|
|
|
system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side 18624 # Cumulative packet size per connected master and slave (bytes)
|
|
|
|
system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side 9344 # Cumulative packet size per connected master and slave (bytes)
|
|
|
|
system.cpu.toL2Bus.tot_pkt_size 27968 # Cumulative packet size per connected master and slave (bytes)
|
|
|
|
system.cpu.toL2Bus.data_through_bus 27968 # Total data (bytes)
|
|
|
|
system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes)
|
|
|
|
system.cpu.toL2Bus.reqLayer0.occupancy 219000 # Layer occupancy (ticks)
|
|
|
|
system.cpu.toL2Bus.reqLayer0.utilization 1.3 # Layer utilization (%)
|
|
|
|
system.cpu.toL2Bus.respLayer0.occupancy 436500 # Layer occupancy (ticks)
|
|
|
|
system.cpu.toL2Bus.respLayer0.utilization 2.7 # Layer utilization (%)
|
|
|
|
system.cpu.toL2Bus.respLayer1.occupancy 221495 # Layer occupancy (ticks)
|
|
|
|
system.cpu.toL2Bus.respLayer1.utilization 1.4 # Layer utilization (%)
|
|
|
|
system.cpu.icache.replacements 4 # number of replacements
|
|
|
|
system.cpu.icache.tagsinuse 145.578272 # Cycle average of tags in use
|
|
|
|
system.cpu.icache.total_refs 1578 # Total number of references to valid blocks.
|
2013-01-08 14:54:16 +01:00
|
|
|
system.cpu.icache.sampled_refs 291 # Sample count of references to valid blocks.
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.icache.avg_refs 5.422680 # Average number of references to valid blocks.
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.icache.occ_blocks::cpu.inst 145.578272 # Average occupied blocks per requestor
|
|
|
|
system.cpu.icache.occ_percent::cpu.inst 0.071083 # Average percentage of cache occupancy
|
|
|
|
system.cpu.icache.occ_percent::total 0.071083 # Average percentage of cache occupancy
|
|
|
|
system.cpu.icache.ReadReq_hits::cpu.inst 1578 # number of ReadReq hits
|
|
|
|
system.cpu.icache.ReadReq_hits::total 1578 # number of ReadReq hits
|
|
|
|
system.cpu.icache.demand_hits::cpu.inst 1578 # number of demand (read+write) hits
|
|
|
|
system.cpu.icache.demand_hits::total 1578 # number of demand (read+write) hits
|
|
|
|
system.cpu.icache.overall_hits::cpu.inst 1578 # number of overall hits
|
|
|
|
system.cpu.icache.overall_hits::total 1578 # number of overall hits
|
|
|
|
system.cpu.icache.ReadReq_misses::cpu.inst 364 # number of ReadReq misses
|
|
|
|
system.cpu.icache.ReadReq_misses::total 364 # number of ReadReq misses
|
|
|
|
system.cpu.icache.demand_misses::cpu.inst 364 # number of demand (read+write) misses
|
|
|
|
system.cpu.icache.demand_misses::total 364 # number of demand (read+write) misses
|
|
|
|
system.cpu.icache.overall_misses::cpu.inst 364 # number of overall misses
|
|
|
|
system.cpu.icache.overall_misses::total 364 # number of overall misses
|
|
|
|
system.cpu.icache.ReadReq_miss_latency::cpu.inst 22955000 # number of ReadReq miss cycles
|
|
|
|
system.cpu.icache.ReadReq_miss_latency::total 22955000 # number of ReadReq miss cycles
|
|
|
|
system.cpu.icache.demand_miss_latency::cpu.inst 22955000 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.icache.demand_miss_latency::total 22955000 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.icache.overall_miss_latency::cpu.inst 22955000 # number of overall miss cycles
|
|
|
|
system.cpu.icache.overall_miss_latency::total 22955000 # number of overall miss cycles
|
|
|
|
system.cpu.icache.ReadReq_accesses::cpu.inst 1942 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.icache.ReadReq_accesses::total 1942 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.icache.demand_accesses::cpu.inst 1942 # number of demand (read+write) accesses
|
|
|
|
system.cpu.icache.demand_accesses::total 1942 # number of demand (read+write) accesses
|
|
|
|
system.cpu.icache.overall_accesses::cpu.inst 1942 # number of overall (read+write) accesses
|
|
|
|
system.cpu.icache.overall_accesses::total 1942 # number of overall (read+write) accesses
|
|
|
|
system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.187436 # miss rate for ReadReq accesses
|
|
|
|
system.cpu.icache.ReadReq_miss_rate::total 0.187436 # miss rate for ReadReq accesses
|
|
|
|
system.cpu.icache.demand_miss_rate::cpu.inst 0.187436 # miss rate for demand accesses
|
|
|
|
system.cpu.icache.demand_miss_rate::total 0.187436 # miss rate for demand accesses
|
|
|
|
system.cpu.icache.overall_miss_rate::cpu.inst 0.187436 # miss rate for overall accesses
|
|
|
|
system.cpu.icache.overall_miss_rate::total 0.187436 # miss rate for overall accesses
|
|
|
|
system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 63063.186813 # average ReadReq miss latency
|
|
|
|
system.cpu.icache.ReadReq_avg_miss_latency::total 63063.186813 # average ReadReq miss latency
|
|
|
|
system.cpu.icache.demand_avg_miss_latency::cpu.inst 63063.186813 # average overall miss latency
|
|
|
|
system.cpu.icache.demand_avg_miss_latency::total 63063.186813 # average overall miss latency
|
|
|
|
system.cpu.icache.overall_avg_miss_latency::cpu.inst 63063.186813 # average overall miss latency
|
|
|
|
system.cpu.icache.overall_avg_miss_latency::total 63063.186813 # average overall miss latency
|
|
|
|
system.cpu.icache.blocked_cycles::no_mshrs 121 # number of cycles access was blocked
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.icache.blocked::no_mshrs 3 # number of cycles access was blocked
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.icache.avg_blocked_cycles::no_mshrs 40.333333 # average number of cycles each access was blocked
|
2012-05-09 20:52:14 +02:00
|
|
|
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.icache.fast_writes 0 # number of fast writes performed
|
|
|
|
system.cpu.icache.cache_copies 0 # number of cache copies performed
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.icache.ReadReq_mshr_hits::cpu.inst 73 # number of ReadReq MSHR hits
|
|
|
|
system.cpu.icache.ReadReq_mshr_hits::total 73 # number of ReadReq MSHR hits
|
|
|
|
system.cpu.icache.demand_mshr_hits::cpu.inst 73 # number of demand (read+write) MSHR hits
|
|
|
|
system.cpu.icache.demand_mshr_hits::total 73 # number of demand (read+write) MSHR hits
|
|
|
|
system.cpu.icache.overall_mshr_hits::cpu.inst 73 # number of overall MSHR hits
|
|
|
|
system.cpu.icache.overall_mshr_hits::total 73 # number of overall MSHR hits
|
2013-01-08 14:54:16 +01:00
|
|
|
system.cpu.icache.ReadReq_mshr_misses::cpu.inst 291 # number of ReadReq MSHR misses
|
|
|
|
system.cpu.icache.ReadReq_mshr_misses::total 291 # number of ReadReq MSHR misses
|
|
|
|
system.cpu.icache.demand_mshr_misses::cpu.inst 291 # number of demand (read+write) MSHR misses
|
|
|
|
system.cpu.icache.demand_mshr_misses::total 291 # number of demand (read+write) MSHR misses
|
|
|
|
system.cpu.icache.overall_mshr_misses::cpu.inst 291 # number of overall MSHR misses
|
|
|
|
system.cpu.icache.overall_mshr_misses::total 291 # number of overall MSHR misses
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 18642000 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.icache.ReadReq_mshr_miss_latency::total 18642000 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.icache.demand_mshr_miss_latency::cpu.inst 18642000 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.icache.demand_mshr_miss_latency::total 18642000 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.icache.overall_mshr_miss_latency::cpu.inst 18642000 # number of overall MSHR miss cycles
|
|
|
|
system.cpu.icache.overall_mshr_miss_latency::total 18642000 # number of overall MSHR miss cycles
|
|
|
|
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.149846 # mshr miss rate for ReadReq accesses
|
|
|
|
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.149846 # mshr miss rate for ReadReq accesses
|
|
|
|
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.149846 # mshr miss rate for demand accesses
|
|
|
|
system.cpu.icache.demand_mshr_miss_rate::total 0.149846 # mshr miss rate for demand accesses
|
|
|
|
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.149846 # mshr miss rate for overall accesses
|
|
|
|
system.cpu.icache.overall_mshr_miss_rate::total 0.149846 # mshr miss rate for overall accesses
|
|
|
|
system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 64061.855670 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 64061.855670 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 64061.855670 # average overall mshr miss latency
|
|
|
|
system.cpu.icache.demand_avg_mshr_miss_latency::total 64061.855670 # average overall mshr miss latency
|
|
|
|
system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 64061.855670 # average overall mshr miss latency
|
|
|
|
system.cpu.icache.overall_avg_mshr_miss_latency::total 64061.855670 # average overall mshr miss latency
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.l2cache.replacements 0 # number of replacements
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.l2cache.tagsinuse 183.439490 # Cycle average of tags in use
|
|
|
|
system.cpu.l2cache.total_refs 40 # Total number of references to valid blocks.
|
|
|
|
system.cpu.l2cache.sampled_refs 352 # Sample count of references to valid blocks.
|
|
|
|
system.cpu.l2cache.avg_refs 0.113636 # Average number of references to valid blocks.
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.l2cache.occ_blocks::cpu.inst 137.046036 # Average occupied blocks per requestor
|
|
|
|
system.cpu.l2cache.occ_blocks::cpu.data 46.393454 # Average occupied blocks per requestor
|
|
|
|
system.cpu.l2cache.occ_percent::cpu.inst 0.004182 # Average percentage of cache occupancy
|
|
|
|
system.cpu.l2cache.occ_percent::cpu.data 0.001416 # Average percentage of cache occupancy
|
|
|
|
system.cpu.l2cache.occ_percent::total 0.005598 # Average percentage of cache occupancy
|
|
|
|
system.cpu.l2cache.ReadReq_hits::cpu.inst 20 # number of ReadReq hits
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.l2cache.ReadReq_hits::cpu.data 20 # number of ReadReq hits
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.l2cache.ReadReq_hits::total 40 # number of ReadReq hits
|
|
|
|
system.cpu.l2cache.demand_hits::cpu.inst 20 # number of demand (read+write) hits
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.l2cache.demand_hits::cpu.data 20 # number of demand (read+write) hits
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.l2cache.demand_hits::total 40 # number of demand (read+write) hits
|
|
|
|
system.cpu.l2cache.overall_hits::cpu.inst 20 # number of overall hits
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.l2cache.overall_hits::cpu.data 20 # number of overall hits
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.l2cache.overall_hits::total 40 # number of overall hits
|
|
|
|
system.cpu.l2cache.ReadReq_misses::cpu.inst 271 # number of ReadReq misses
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.l2cache.ReadReq_misses::cpu.data 86 # number of ReadReq misses
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.l2cache.ReadReq_misses::total 357 # number of ReadReq misses
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.l2cache.ReadExReq_misses::cpu.data 41 # number of ReadExReq misses
|
|
|
|
system.cpu.l2cache.ReadExReq_misses::total 41 # number of ReadExReq misses
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.l2cache.demand_misses::cpu.inst 271 # number of demand (read+write) misses
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.l2cache.demand_misses::cpu.data 127 # number of demand (read+write) misses
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.l2cache.demand_misses::total 398 # number of demand (read+write) misses
|
|
|
|
system.cpu.l2cache.overall_misses::cpu.inst 271 # number of overall misses
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.l2cache.overall_misses::cpu.data 127 # number of overall misses
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.l2cache.overall_misses::total 398 # number of overall misses
|
|
|
|
system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 18145000 # number of ReadReq miss cycles
|
|
|
|
system.cpu.l2cache.ReadReq_miss_latency::cpu.data 6188500 # number of ReadReq miss cycles
|
|
|
|
system.cpu.l2cache.ReadReq_miss_latency::total 24333500 # number of ReadReq miss cycles
|
|
|
|
system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2992500 # number of ReadExReq miss cycles
|
|
|
|
system.cpu.l2cache.ReadExReq_miss_latency::total 2992500 # number of ReadExReq miss cycles
|
|
|
|
system.cpu.l2cache.demand_miss_latency::cpu.inst 18145000 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.l2cache.demand_miss_latency::cpu.data 9181000 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.l2cache.demand_miss_latency::total 27326000 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.l2cache.overall_miss_latency::cpu.inst 18145000 # number of overall miss cycles
|
|
|
|
system.cpu.l2cache.overall_miss_latency::cpu.data 9181000 # number of overall miss cycles
|
|
|
|
system.cpu.l2cache.overall_miss_latency::total 27326000 # number of overall miss cycles
|
2013-01-08 14:54:16 +01:00
|
|
|
system.cpu.l2cache.ReadReq_accesses::cpu.inst 291 # number of ReadReq accesses(hits+misses)
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.l2cache.ReadReq_accesses::cpu.data 106 # number of ReadReq accesses(hits+misses)
|
2013-01-08 14:54:16 +01:00
|
|
|
system.cpu.l2cache.ReadReq_accesses::total 397 # number of ReadReq accesses(hits+misses)
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.l2cache.ReadExReq_accesses::cpu.data 41 # number of ReadExReq accesses(hits+misses)
|
|
|
|
system.cpu.l2cache.ReadExReq_accesses::total 41 # number of ReadExReq accesses(hits+misses)
|
2013-01-08 14:54:16 +01:00
|
|
|
system.cpu.l2cache.demand_accesses::cpu.inst 291 # number of demand (read+write) accesses
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.l2cache.demand_accesses::cpu.data 147 # number of demand (read+write) accesses
|
2013-01-08 14:54:16 +01:00
|
|
|
system.cpu.l2cache.demand_accesses::total 438 # number of demand (read+write) accesses
|
|
|
|
system.cpu.l2cache.overall_accesses::cpu.inst 291 # number of overall (read+write) accesses
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.l2cache.overall_accesses::cpu.data 147 # number of overall (read+write) accesses
|
2013-01-08 14:54:16 +01:00
|
|
|
system.cpu.l2cache.overall_accesses::total 438 # number of overall (read+write) accesses
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.931271 # miss rate for ReadReq accesses
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.811321 # miss rate for ReadReq accesses
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.l2cache.ReadReq_miss_rate::total 0.899244 # miss rate for ReadReq accesses
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses
|
|
|
|
system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.l2cache.demand_miss_rate::cpu.inst 0.931271 # miss rate for demand accesses
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.l2cache.demand_miss_rate::cpu.data 0.863946 # miss rate for demand accesses
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.l2cache.demand_miss_rate::total 0.908676 # miss rate for demand accesses
|
|
|
|
system.cpu.l2cache.overall_miss_rate::cpu.inst 0.931271 # miss rate for overall accesses
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.l2cache.overall_miss_rate::cpu.data 0.863946 # miss rate for overall accesses
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.l2cache.overall_miss_rate::total 0.908676 # miss rate for overall accesses
|
|
|
|
system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 66955.719557 # average ReadReq miss latency
|
|
|
|
system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 71959.302326 # average ReadReq miss latency
|
|
|
|
system.cpu.l2cache.ReadReq_avg_miss_latency::total 68161.064426 # average ReadReq miss latency
|
|
|
|
system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 72987.804878 # average ReadExReq miss latency
|
|
|
|
system.cpu.l2cache.ReadExReq_avg_miss_latency::total 72987.804878 # average ReadExReq miss latency
|
|
|
|
system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 66955.719557 # average overall miss latency
|
|
|
|
system.cpu.l2cache.demand_avg_miss_latency::cpu.data 72291.338583 # average overall miss latency
|
|
|
|
system.cpu.l2cache.demand_avg_miss_latency::total 68658.291457 # average overall miss latency
|
|
|
|
system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 66955.719557 # average overall miss latency
|
|
|
|
system.cpu.l2cache.overall_avg_miss_latency::cpu.data 72291.338583 # average overall miss latency
|
|
|
|
system.cpu.l2cache.overall_avg_miss_latency::total 68658.291457 # average overall miss latency
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
|
|
|
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
|
|
|
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
|
|
|
|
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
|
|
|
|
system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
|
|
|
|
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
|
|
|
|
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
|
|
|
|
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 5 # number of ReadReq MSHR hits
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_hits::total 5 # number of ReadReq MSHR hits
|
|
|
|
system.cpu.l2cache.demand_mshr_hits::cpu.data 5 # number of demand (read+write) MSHR hits
|
|
|
|
system.cpu.l2cache.demand_mshr_hits::total 5 # number of demand (read+write) MSHR hits
|
|
|
|
system.cpu.l2cache.overall_mshr_hits::cpu.data 5 # number of overall MSHR hits
|
|
|
|
system.cpu.l2cache.overall_mshr_hits::total 5 # number of overall MSHR hits
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 271 # number of ReadReq MSHR misses
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 81 # number of ReadReq MSHR misses
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.l2cache.ReadReq_mshr_misses::total 352 # number of ReadReq MSHR misses
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 41 # number of ReadExReq MSHR misses
|
|
|
|
system.cpu.l2cache.ReadExReq_mshr_misses::total 41 # number of ReadExReq MSHR misses
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.l2cache.demand_mshr_misses::cpu.inst 271 # number of demand (read+write) MSHR misses
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.l2cache.demand_mshr_misses::cpu.data 122 # number of demand (read+write) MSHR misses
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.l2cache.demand_mshr_misses::total 393 # number of demand (read+write) MSHR misses
|
|
|
|
system.cpu.l2cache.overall_mshr_misses::cpu.inst 271 # number of overall MSHR misses
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.l2cache.overall_mshr_misses::cpu.data 122 # number of overall MSHR misses
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.l2cache.overall_mshr_misses::total 393 # number of overall MSHR misses
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 14791750 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 4905500 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_latency::total 19697250 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2490250 # number of ReadExReq MSHR miss cycles
|
|
|
|
system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2490250 # number of ReadExReq MSHR miss cycles
|
|
|
|
system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 14791750 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 7395750 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.l2cache.demand_mshr_miss_latency::total 22187500 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 14791750 # number of overall MSHR miss cycles
|
|
|
|
system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 7395750 # number of overall MSHR miss cycles
|
|
|
|
system.cpu.l2cache.overall_mshr_miss_latency::total 22187500 # number of overall MSHR miss cycles
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.931271 # mshr miss rate for ReadReq accesses
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.764151 # mshr miss rate for ReadReq accesses
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.886650 # mshr miss rate for ReadReq accesses
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses
|
|
|
|
system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.931271 # mshr miss rate for demand accesses
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.829932 # mshr miss rate for demand accesses
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.l2cache.demand_mshr_miss_rate::total 0.897260 # mshr miss rate for demand accesses
|
|
|
|
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.931271 # mshr miss rate for overall accesses
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.829932 # mshr miss rate for overall accesses
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.l2cache.overall_mshr_miss_rate::total 0.897260 # mshr miss rate for overall accesses
|
|
|
|
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 54582.103321 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 60561.728395 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 55958.096591 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 60737.804878 # average ReadExReq mshr miss latency
|
|
|
|
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 60737.804878 # average ReadExReq mshr miss latency
|
|
|
|
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 54582.103321 # average overall mshr miss latency
|
|
|
|
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 60620.901639 # average overall mshr miss latency
|
|
|
|
system.cpu.l2cache.demand_avg_mshr_miss_latency::total 56456.743003 # average overall mshr miss latency
|
|
|
|
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 54582.103321 # average overall mshr miss latency
|
|
|
|
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 60620.901639 # average overall mshr miss latency
|
|
|
|
system.cpu.l2cache.overall_avg_mshr_miss_latency::total 56456.743003 # average overall mshr miss latency
|
2013-01-07 19:05:54 +01:00
|
|
|
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.dcache.replacements 0 # number of replacements
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.dcache.tagsinuse 85.937637 # Cycle average of tags in use
|
|
|
|
system.cpu.dcache.total_refs 2388 # Total number of references to valid blocks.
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.dcache.sampled_refs 146 # Sample count of references to valid blocks.
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.dcache.avg_refs 16.356164 # Average number of references to valid blocks.
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.dcache.occ_blocks::cpu.data 85.937637 # Average occupied blocks per requestor
|
|
|
|
system.cpu.dcache.occ_percent::cpu.data 0.020981 # Average percentage of cache occupancy
|
|
|
|
system.cpu.dcache.occ_percent::total 0.020981 # Average percentage of cache occupancy
|
|
|
|
system.cpu.dcache.ReadReq_hits::cpu.data 1760 # number of ReadReq hits
|
|
|
|
system.cpu.dcache.ReadReq_hits::total 1760 # number of ReadReq hits
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.dcache.WriteReq_hits::cpu.data 606 # number of WriteReq hits
|
|
|
|
system.cpu.dcache.WriteReq_hits::total 606 # number of WriteReq hits
|
2013-01-08 14:54:16 +01:00
|
|
|
system.cpu.dcache.LoadLockedReq_hits::cpu.data 11 # number of LoadLockedReq hits
|
|
|
|
system.cpu.dcache.LoadLockedReq_hits::total 11 # number of LoadLockedReq hits
|
|
|
|
system.cpu.dcache.StoreCondReq_hits::cpu.data 11 # number of StoreCondReq hits
|
|
|
|
system.cpu.dcache.StoreCondReq_hits::total 11 # number of StoreCondReq hits
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.dcache.demand_hits::cpu.data 2366 # number of demand (read+write) hits
|
|
|
|
system.cpu.dcache.demand_hits::total 2366 # number of demand (read+write) hits
|
|
|
|
system.cpu.dcache.overall_hits::cpu.data 2366 # number of overall hits
|
|
|
|
system.cpu.dcache.overall_hits::total 2366 # number of overall hits
|
|
|
|
system.cpu.dcache.ReadReq_misses::cpu.data 190 # number of ReadReq misses
|
|
|
|
system.cpu.dcache.ReadReq_misses::total 190 # number of ReadReq misses
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.dcache.WriteReq_misses::cpu.data 307 # number of WriteReq misses
|
|
|
|
system.cpu.dcache.WriteReq_misses::total 307 # number of WriteReq misses
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.dcache.LoadLockedReq_misses::cpu.data 2 # number of LoadLockedReq misses
|
|
|
|
system.cpu.dcache.LoadLockedReq_misses::total 2 # number of LoadLockedReq misses
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.dcache.demand_misses::cpu.data 497 # number of demand (read+write) misses
|
|
|
|
system.cpu.dcache.demand_misses::total 497 # number of demand (read+write) misses
|
|
|
|
system.cpu.dcache.overall_misses::cpu.data 497 # number of overall misses
|
|
|
|
system.cpu.dcache.overall_misses::total 497 # number of overall misses
|
|
|
|
system.cpu.dcache.ReadReq_miss_latency::cpu.data 10638500 # number of ReadReq miss cycles
|
|
|
|
system.cpu.dcache.ReadReq_miss_latency::total 10638500 # number of ReadReq miss cycles
|
|
|
|
system.cpu.dcache.WriteReq_miss_latency::cpu.data 19663000 # number of WriteReq miss cycles
|
|
|
|
system.cpu.dcache.WriteReq_miss_latency::total 19663000 # number of WriteReq miss cycles
|
|
|
|
system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 127500 # number of LoadLockedReq miss cycles
|
|
|
|
system.cpu.dcache.LoadLockedReq_miss_latency::total 127500 # number of LoadLockedReq miss cycles
|
|
|
|
system.cpu.dcache.demand_miss_latency::cpu.data 30301500 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.dcache.demand_miss_latency::total 30301500 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.dcache.overall_miss_latency::cpu.data 30301500 # number of overall miss cycles
|
|
|
|
system.cpu.dcache.overall_miss_latency::total 30301500 # number of overall miss cycles
|
|
|
|
system.cpu.dcache.ReadReq_accesses::cpu.data 1950 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.dcache.ReadReq_accesses::total 1950 # number of ReadReq accesses(hits+misses)
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.dcache.WriteReq_accesses::cpu.data 913 # number of WriteReq accesses(hits+misses)
|
|
|
|
system.cpu.dcache.WriteReq_accesses::total 913 # number of WriteReq accesses(hits+misses)
|
2013-01-08 14:54:16 +01:00
|
|
|
system.cpu.dcache.LoadLockedReq_accesses::cpu.data 13 # number of LoadLockedReq accesses(hits+misses)
|
|
|
|
system.cpu.dcache.LoadLockedReq_accesses::total 13 # number of LoadLockedReq accesses(hits+misses)
|
|
|
|
system.cpu.dcache.StoreCondReq_accesses::cpu.data 11 # number of StoreCondReq accesses(hits+misses)
|
|
|
|
system.cpu.dcache.StoreCondReq_accesses::total 11 # number of StoreCondReq accesses(hits+misses)
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.dcache.demand_accesses::cpu.data 2863 # number of demand (read+write) accesses
|
|
|
|
system.cpu.dcache.demand_accesses::total 2863 # number of demand (read+write) accesses
|
|
|
|
system.cpu.dcache.overall_accesses::cpu.data 2863 # number of overall (read+write) accesses
|
|
|
|
system.cpu.dcache.overall_accesses::total 2863 # number of overall (read+write) accesses
|
|
|
|
system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.097436 # miss rate for ReadReq accesses
|
|
|
|
system.cpu.dcache.ReadReq_miss_rate::total 0.097436 # miss rate for ReadReq accesses
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.336254 # miss rate for WriteReq accesses
|
|
|
|
system.cpu.dcache.WriteReq_miss_rate::total 0.336254 # miss rate for WriteReq accesses
|
2013-01-08 14:54:16 +01:00
|
|
|
system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.153846 # miss rate for LoadLockedReq accesses
|
|
|
|
system.cpu.dcache.LoadLockedReq_miss_rate::total 0.153846 # miss rate for LoadLockedReq accesses
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.dcache.demand_miss_rate::cpu.data 0.173594 # miss rate for demand accesses
|
|
|
|
system.cpu.dcache.demand_miss_rate::total 0.173594 # miss rate for demand accesses
|
|
|
|
system.cpu.dcache.overall_miss_rate::cpu.data 0.173594 # miss rate for overall accesses
|
|
|
|
system.cpu.dcache.overall_miss_rate::total 0.173594 # miss rate for overall accesses
|
|
|
|
system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 55992.105263 # average ReadReq miss latency
|
|
|
|
system.cpu.dcache.ReadReq_avg_miss_latency::total 55992.105263 # average ReadReq miss latency
|
|
|
|
system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 64048.859935 # average WriteReq miss latency
|
|
|
|
system.cpu.dcache.WriteReq_avg_miss_latency::total 64048.859935 # average WriteReq miss latency
|
|
|
|
system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 63750 # average LoadLockedReq miss latency
|
|
|
|
system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 63750 # average LoadLockedReq miss latency
|
|
|
|
system.cpu.dcache.demand_avg_miss_latency::cpu.data 60968.812877 # average overall miss latency
|
|
|
|
system.cpu.dcache.demand_avg_miss_latency::total 60968.812877 # average overall miss latency
|
|
|
|
system.cpu.dcache.overall_avg_miss_latency::cpu.data 60968.812877 # average overall miss latency
|
|
|
|
system.cpu.dcache.overall_avg_miss_latency::total 60968.812877 # average overall miss latency
|
|
|
|
system.cpu.dcache.blocked_cycles::no_mshrs 103 # number of cycles access was blocked
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.dcache.blocked::no_mshrs 3 # number of cycles access was blocked
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.dcache.avg_blocked_cycles::no_mshrs 34.333333 # average number of cycles each access was blocked
|
2012-05-09 20:52:14 +02:00
|
|
|
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.dcache.fast_writes 0 # number of fast writes performed
|
|
|
|
system.cpu.dcache.cache_copies 0 # number of cache copies performed
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.dcache.ReadReq_mshr_hits::cpu.data 84 # number of ReadReq MSHR hits
|
|
|
|
system.cpu.dcache.ReadReq_mshr_hits::total 84 # number of ReadReq MSHR hits
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.dcache.WriteReq_mshr_hits::cpu.data 266 # number of WriteReq MSHR hits
|
|
|
|
system.cpu.dcache.WriteReq_mshr_hits::total 266 # number of WriteReq MSHR hits
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 2 # number of LoadLockedReq MSHR hits
|
|
|
|
system.cpu.dcache.LoadLockedReq_mshr_hits::total 2 # number of LoadLockedReq MSHR hits
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.dcache.demand_mshr_hits::cpu.data 350 # number of demand (read+write) MSHR hits
|
|
|
|
system.cpu.dcache.demand_mshr_hits::total 350 # number of demand (read+write) MSHR hits
|
|
|
|
system.cpu.dcache.overall_mshr_hits::cpu.data 350 # number of overall MSHR hits
|
|
|
|
system.cpu.dcache.overall_mshr_hits::total 350 # number of overall MSHR hits
|
2012-10-30 14:35:32 +01:00
|
|
|
system.cpu.dcache.ReadReq_mshr_misses::cpu.data 106 # number of ReadReq MSHR misses
|
|
|
|
system.cpu.dcache.ReadReq_mshr_misses::total 106 # number of ReadReq MSHR misses
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.dcache.WriteReq_mshr_misses::cpu.data 41 # number of WriteReq MSHR misses
|
|
|
|
system.cpu.dcache.WriteReq_mshr_misses::total 41 # number of WriteReq MSHR misses
|
|
|
|
system.cpu.dcache.demand_mshr_misses::cpu.data 147 # number of demand (read+write) MSHR misses
|
|
|
|
system.cpu.dcache.demand_mshr_misses::total 147 # number of demand (read+write) MSHR misses
|
|
|
|
system.cpu.dcache.overall_mshr_misses::cpu.data 147 # number of overall MSHR misses
|
|
|
|
system.cpu.dcache.overall_mshr_misses::total 147 # number of overall MSHR misses
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 6438005 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.dcache.ReadReq_mshr_miss_latency::total 6438005 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 3034500 # number of WriteReq MSHR miss cycles
|
|
|
|
system.cpu.dcache.WriteReq_mshr_miss_latency::total 3034500 # number of WriteReq MSHR miss cycles
|
|
|
|
system.cpu.dcache.demand_mshr_miss_latency::cpu.data 9472505 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.dcache.demand_mshr_miss_latency::total 9472505 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.dcache.overall_mshr_miss_latency::cpu.data 9472505 # number of overall MSHR miss cycles
|
|
|
|
system.cpu.dcache.overall_mshr_miss_latency::total 9472505 # number of overall MSHR miss cycles
|
|
|
|
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.054359 # mshr miss rate for ReadReq accesses
|
|
|
|
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.054359 # mshr miss rate for ReadReq accesses
|
2012-11-02 17:50:06 +01:00
|
|
|
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.044907 # mshr miss rate for WriteReq accesses
|
|
|
|
system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.044907 # mshr miss rate for WriteReq accesses
|
2013-05-30 18:54:18 +02:00
|
|
|
system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.051345 # mshr miss rate for demand accesses
|
|
|
|
system.cpu.dcache.demand_mshr_miss_rate::total 0.051345 # mshr miss rate for demand accesses
|
|
|
|
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.051345 # mshr miss rate for overall accesses
|
|
|
|
system.cpu.dcache.overall_mshr_miss_rate::total 0.051345 # mshr miss rate for overall accesses
|
|
|
|
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 60735.896226 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 60735.896226 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 74012.195122 # average WriteReq mshr miss latency
|
|
|
|
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 74012.195122 # average WriteReq mshr miss latency
|
|
|
|
system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 64438.809524 # average overall mshr miss latency
|
|
|
|
system.cpu.dcache.demand_avg_mshr_miss_latency::total 64438.809524 # average overall mshr miss latency
|
|
|
|
system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 64438.809524 # average overall mshr miss latency
|
|
|
|
system.cpu.dcache.overall_avg_mshr_miss_latency::total 64438.809524 # average overall mshr miss latency
|
2012-03-09 15:59:28 +01:00
|
|
|
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
|
|
|
|
|
|
|
|
---------- End Simulation Statistics ----------
|