2006-03-04 21:18:40 +01:00
|
|
|
/*
|
2006-03-05 06:34:54 +01:00
|
|
|
* Copyright (c) 2001-2006 The Regents of The University of Michigan
|
2006-03-04 21:18:40 +01:00
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions are
|
|
|
|
* met: redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer;
|
|
|
|
* redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution;
|
|
|
|
* neither the name of the copyright holders nor the names of its
|
|
|
|
* contributors may be used to endorse or promote products derived from
|
|
|
|
* this software without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
2006-06-01 01:26:56 +02:00
|
|
|
*
|
|
|
|
* Authors: Steve Reinhardt
|
|
|
|
* Nathan Binkert
|
2006-03-04 21:18:40 +01:00
|
|
|
*/
|
|
|
|
|
2006-06-07 21:29:53 +02:00
|
|
|
#ifndef __CPU_SIMPLE_THREAD_HH__
|
|
|
|
#define __CPU_SIMPLE_THREAD_HH__
|
2006-03-04 21:18:40 +01:00
|
|
|
|
2009-07-09 08:02:20 +02:00
|
|
|
#include "arch/isa.hh"
|
2006-03-04 21:18:40 +01:00
|
|
|
#include "arch/isa_traits.hh"
|
2009-07-09 08:02:21 +02:00
|
|
|
#include "arch/registers.hh"
|
2007-08-27 05:24:18 +02:00
|
|
|
#include "arch/tlb.hh"
|
2009-07-09 08:02:20 +02:00
|
|
|
#include "arch/types.hh"
|
2009-05-17 23:34:52 +02:00
|
|
|
#include "base/types.hh"
|
2006-03-04 21:18:40 +01:00
|
|
|
#include "config/full_system.hh"
|
2009-09-23 17:34:21 +02:00
|
|
|
#include "config/the_isa.hh"
|
2006-06-06 23:32:21 +02:00
|
|
|
#include "cpu/thread_context.hh"
|
2006-06-07 21:29:53 +02:00
|
|
|
#include "cpu/thread_state.hh"
|
2006-03-10 00:35:28 +01:00
|
|
|
#include "mem/request.hh"
|
2006-03-04 21:18:40 +01:00
|
|
|
#include "sim/byteswap.hh"
|
2006-03-05 06:34:54 +01:00
|
|
|
#include "sim/eventq.hh"
|
2006-03-04 21:18:40 +01:00
|
|
|
#include "sim/serialize.hh"
|
|
|
|
|
|
|
|
class BaseCPU;
|
|
|
|
|
|
|
|
#if FULL_SYSTEM
|
|
|
|
|
|
|
|
#include "sim/system.hh"
|
|
|
|
|
|
|
|
class FunctionProfile;
|
|
|
|
class ProfileNode;
|
2006-04-06 06:51:46 +02:00
|
|
|
class FunctionalPort;
|
|
|
|
class PhysicalPort;
|
|
|
|
|
2006-11-07 11:36:54 +01:00
|
|
|
namespace TheISA {
|
|
|
|
namespace Kernel {
|
|
|
|
class Statistics;
|
|
|
|
};
|
2006-05-23 22:51:16 +02:00
|
|
|
};
|
|
|
|
|
2006-03-04 21:18:40 +01:00
|
|
|
#else // !FULL_SYSTEM
|
|
|
|
|
|
|
|
#include "sim/process.hh"
|
2006-03-12 23:21:59 +01:00
|
|
|
#include "mem/page_table.hh"
|
2006-03-10 00:35:28 +01:00
|
|
|
class TranslatingPort;
|
2006-03-04 21:18:40 +01:00
|
|
|
|
|
|
|
#endif // FULL_SYSTEM
|
|
|
|
|
2006-06-07 21:29:53 +02:00
|
|
|
/**
|
|
|
|
* The SimpleThread object provides a combination of the ThreadState
|
|
|
|
* object and the ThreadContext interface. It implements the
|
|
|
|
* ThreadContext interface so that a ProxyThreadContext class can be
|
|
|
|
* made using SimpleThread as the template parameter (see
|
|
|
|
* thread_context.hh). It adds to the ThreadState object by adding all
|
|
|
|
* the objects needed for simple functional execution, including a
|
|
|
|
* simple architectural register file, and pointers to the ITB and DTB
|
|
|
|
* in full system mode. For CPU models that do not need more advanced
|
|
|
|
* ways to hold state (i.e. a separate physical register file, or
|
|
|
|
* separate fetch and commit PC's), this SimpleThread class provides
|
|
|
|
* all the necessary state for full architecture-level functional
|
|
|
|
* simulation. See the AtomicSimpleCPU or TimingSimpleCPU for
|
|
|
|
* examples.
|
|
|
|
*/
|
2006-03-04 21:18:40 +01:00
|
|
|
|
2006-06-07 21:29:53 +02:00
|
|
|
class SimpleThread : public ThreadState
|
2006-03-04 21:18:40 +01:00
|
|
|
{
|
|
|
|
protected:
|
|
|
|
typedef TheISA::MachInst MachInst;
|
|
|
|
typedef TheISA::MiscReg MiscReg;
|
2006-03-14 21:55:00 +01:00
|
|
|
typedef TheISA::FloatReg FloatReg;
|
|
|
|
typedef TheISA::FloatRegBits FloatRegBits;
|
2006-03-04 21:18:40 +01:00
|
|
|
public:
|
2006-06-06 23:32:21 +02:00
|
|
|
typedef ThreadContext::Status Status;
|
2006-03-04 21:18:40 +01:00
|
|
|
|
|
|
|
protected:
|
2009-07-09 08:02:20 +02:00
|
|
|
union {
|
|
|
|
FloatReg f[TheISA::NumFloatRegs];
|
|
|
|
FloatRegBits i[TheISA::NumFloatRegs];
|
|
|
|
} floatRegs;
|
2009-07-09 08:02:20 +02:00
|
|
|
TheISA::IntReg intRegs[TheISA::NumIntRegs];
|
2009-07-09 08:02:20 +02:00
|
|
|
TheISA::ISA isa; // one "instance" of the current ISA.
|
2006-03-04 21:18:40 +01:00
|
|
|
|
2009-07-09 08:02:21 +02:00
|
|
|
/** The current microcode pc for the currently executing macro
|
|
|
|
* operation.
|
|
|
|
*/
|
|
|
|
MicroPC microPC;
|
|
|
|
|
|
|
|
/** The next microcode pc for the currently executing macro
|
|
|
|
* operation.
|
|
|
|
*/
|
|
|
|
MicroPC nextMicroPC;
|
|
|
|
|
|
|
|
/** The current pc.
|
|
|
|
*/
|
|
|
|
Addr PC;
|
|
|
|
|
|
|
|
/** The next pc.
|
|
|
|
*/
|
|
|
|
Addr nextPC;
|
|
|
|
|
|
|
|
/** The next next pc.
|
|
|
|
*/
|
|
|
|
Addr nextNPC;
|
|
|
|
|
2006-03-04 21:18:40 +01:00
|
|
|
public:
|
2006-06-07 21:29:53 +02:00
|
|
|
// pointer to CPU associated with this SimpleThread
|
2006-03-04 21:18:40 +01:00
|
|
|
BaseCPU *cpu;
|
|
|
|
|
2006-06-07 21:29:53 +02:00
|
|
|
ProxyThreadContext<SimpleThread> *tc;
|
2006-03-05 06:34:54 +01:00
|
|
|
|
2006-03-10 00:35:28 +01:00
|
|
|
System *system;
|
|
|
|
|
2009-04-09 07:21:27 +02:00
|
|
|
TheISA::TLB *itb;
|
|
|
|
TheISA::TLB *dtb;
|
2006-03-04 21:18:40 +01:00
|
|
|
|
2006-06-07 21:29:53 +02:00
|
|
|
// constructor: initialize SimpleThread from given process structure
|
2006-03-04 21:18:40 +01:00
|
|
|
#if FULL_SYSTEM
|
2006-06-07 21:29:53 +02:00
|
|
|
SimpleThread(BaseCPU *_cpu, int _thread_num, System *_system,
|
2009-04-09 07:21:27 +02:00
|
|
|
TheISA::TLB *_itb, TheISA::TLB *_dtb,
|
2006-06-07 21:29:53 +02:00
|
|
|
bool use_kernel_stats = true);
|
2006-03-04 21:18:40 +01:00
|
|
|
#else
|
2007-08-27 05:24:18 +02:00
|
|
|
SimpleThread(BaseCPU *_cpu, int _thread_num, Process *_process,
|
2009-07-09 08:02:22 +02:00
|
|
|
TheISA::TLB *_itb, TheISA::TLB *_dtb);
|
2006-03-04 21:18:40 +01:00
|
|
|
#endif
|
2006-07-06 23:53:26 +02:00
|
|
|
|
2006-07-07 05:13:38 +02:00
|
|
|
SimpleThread();
|
2006-07-06 23:53:26 +02:00
|
|
|
|
2006-06-07 21:29:53 +02:00
|
|
|
virtual ~SimpleThread();
|
2006-03-04 21:18:40 +01:00
|
|
|
|
2006-06-06 23:32:21 +02:00
|
|
|
virtual void takeOverFrom(ThreadContext *oldContext);
|
2006-03-04 21:18:40 +01:00
|
|
|
|
|
|
|
void regStats(const std::string &name);
|
|
|
|
|
2006-07-07 05:13:38 +02:00
|
|
|
void copyTC(ThreadContext *context);
|
|
|
|
|
2006-07-06 23:53:26 +02:00
|
|
|
void copyState(ThreadContext *oldContext);
|
|
|
|
|
2006-03-04 21:18:40 +01:00
|
|
|
void serialize(std::ostream &os);
|
|
|
|
void unserialize(Checkpoint *cp, const std::string §ion);
|
|
|
|
|
2006-06-07 21:29:53 +02:00
|
|
|
/***************************************************************
|
|
|
|
* SimpleThread functions to provide CPU with access to various
|
2009-02-25 19:15:44 +01:00
|
|
|
* state.
|
2006-06-07 21:29:53 +02:00
|
|
|
**************************************************************/
|
2006-03-04 21:18:40 +01:00
|
|
|
|
2006-06-07 21:29:53 +02:00
|
|
|
/** Returns the pointer to this SimpleThread's ThreadContext. Used
|
|
|
|
* when a ThreadContext must be passed to objects outside of the
|
|
|
|
* CPU.
|
|
|
|
*/
|
2006-06-06 23:32:21 +02:00
|
|
|
ThreadContext *getTC() { return tc; }
|
2006-03-04 21:18:40 +01:00
|
|
|
|
2008-02-27 05:38:51 +01:00
|
|
|
void demapPage(Addr vaddr, uint64_t asn)
|
|
|
|
{
|
|
|
|
itb->demapPage(vaddr, asn);
|
|
|
|
dtb->demapPage(vaddr, asn);
|
|
|
|
}
|
|
|
|
|
|
|
|
void demapInstPage(Addr vaddr, uint64_t asn)
|
|
|
|
{
|
|
|
|
itb->demapPage(vaddr, asn);
|
|
|
|
}
|
|
|
|
|
|
|
|
void demapDataPage(Addr vaddr, uint64_t asn)
|
|
|
|
{
|
|
|
|
dtb->demapPage(vaddr, asn);
|
|
|
|
}
|
|
|
|
|
2007-08-27 05:24:18 +02:00
|
|
|
#if FULL_SYSTEM
|
2006-06-07 21:29:53 +02:00
|
|
|
void dumpFuncProfile();
|
2006-04-06 06:51:46 +02:00
|
|
|
|
2008-10-20 22:22:59 +02:00
|
|
|
Fault hwrei();
|
|
|
|
|
|
|
|
bool simPalCheck(int palFunc);
|
|
|
|
|
2006-06-07 21:29:53 +02:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/*******************************************
|
|
|
|
* ThreadContext interface functions.
|
|
|
|
******************************************/
|
|
|
|
|
|
|
|
BaseCPU *getCpuPtr() { return cpu; }
|
|
|
|
|
2009-04-09 07:21:27 +02:00
|
|
|
TheISA::TLB *getITBPtr() { return itb; }
|
2006-06-07 21:29:53 +02:00
|
|
|
|
2009-04-09 07:21:27 +02:00
|
|
|
TheISA::TLB *getDTBPtr() { return dtb; }
|
2006-06-07 21:29:53 +02:00
|
|
|
|
2007-08-27 05:24:18 +02:00
|
|
|
System *getSystemPtr() { return system; }
|
|
|
|
|
2009-01-20 05:36:49 +01:00
|
|
|
#if FULL_SYSTEM
|
2006-06-07 21:29:53 +02:00
|
|
|
FunctionalPort *getPhysPort() { return physPort; }
|
|
|
|
|
2008-07-01 16:25:07 +02:00
|
|
|
/** Return a virtual port. This port cannot be cached locally in an object.
|
|
|
|
* After a CPU switch it may point to the wrong memory object which could
|
|
|
|
* mean stale data.
|
|
|
|
*/
|
|
|
|
VirtualPort *getVirtPort() { return virtPort; }
|
2006-03-04 21:18:40 +01:00
|
|
|
#endif
|
|
|
|
|
2006-06-07 21:29:53 +02:00
|
|
|
Status status() const { return _status; }
|
|
|
|
|
|
|
|
void setStatus(Status newStatus) { _status = newStatus; }
|
|
|
|
|
|
|
|
/// Set the status to Active. Optional delay indicates number of
|
|
|
|
/// cycles to wait before beginning execution.
|
|
|
|
void activate(int delay = 1);
|
|
|
|
|
|
|
|
/// Set the status to Suspended.
|
|
|
|
void suspend();
|
|
|
|
|
|
|
|
/// Set the status to Halted.
|
|
|
|
void halt();
|
|
|
|
|
2006-03-04 21:18:40 +01:00
|
|
|
virtual bool misspeculating();
|
|
|
|
|
2006-04-07 21:54:48 +02:00
|
|
|
Fault instRead(RequestPtr &req)
|
2006-03-04 21:18:40 +01:00
|
|
|
{
|
2006-03-10 00:35:28 +01:00
|
|
|
panic("instRead not implemented");
|
|
|
|
// return funcPhysMem->read(req, inst);
|
2006-03-10 01:21:35 +01:00
|
|
|
return NoFault;
|
2006-03-04 21:18:40 +01:00
|
|
|
}
|
|
|
|
|
2006-06-06 23:32:21 +02:00
|
|
|
void copyArchRegs(ThreadContext *tc);
|
2006-03-04 21:18:40 +01:00
|
|
|
|
2009-07-09 08:02:20 +02:00
|
|
|
void clearArchRegs()
|
|
|
|
{
|
2009-07-09 08:02:21 +02:00
|
|
|
microPC = 0;
|
|
|
|
nextMicroPC = 1;
|
|
|
|
PC = nextPC = nextNPC = 0;
|
2009-07-09 08:02:20 +02:00
|
|
|
memset(intRegs, 0, sizeof(intRegs));
|
2009-07-09 08:02:20 +02:00
|
|
|
memset(floatRegs.i, 0, sizeof(floatRegs.i));
|
|
|
|
}
|
2006-06-07 21:29:53 +02:00
|
|
|
|
2006-03-04 21:18:40 +01:00
|
|
|
//
|
|
|
|
// New accessors for new decoder.
|
|
|
|
//
|
|
|
|
uint64_t readIntReg(int reg_idx)
|
|
|
|
{
|
2009-07-09 08:02:20 +02:00
|
|
|
int flatIndex = isa.flattenIntIndex(reg_idx);
|
2009-07-09 08:02:21 +02:00
|
|
|
assert(flatIndex < TheISA::NumIntRegs);
|
2009-07-29 09:15:26 +02:00
|
|
|
uint64_t regVal = intRegs[flatIndex];
|
|
|
|
DPRINTF(IntRegs, "Reading int reg %d as %#x.\n", reg_idx, regVal);
|
|
|
|
return regVal;
|
2006-03-04 21:18:40 +01:00
|
|
|
}
|
|
|
|
|
2006-03-14 21:55:00 +01:00
|
|
|
FloatReg readFloatReg(int reg_idx)
|
2006-03-04 21:18:40 +01:00
|
|
|
{
|
2009-07-09 08:02:20 +02:00
|
|
|
int flatIndex = isa.flattenFloatIndex(reg_idx);
|
2009-07-09 08:02:21 +02:00
|
|
|
assert(flatIndex < TheISA::NumFloatRegs);
|
2009-07-09 08:02:20 +02:00
|
|
|
return floatRegs.f[flatIndex];
|
2006-03-04 21:18:40 +01:00
|
|
|
}
|
|
|
|
|
2006-03-14 21:55:00 +01:00
|
|
|
FloatRegBits readFloatRegBits(int reg_idx)
|
|
|
|
{
|
2009-07-09 08:02:20 +02:00
|
|
|
int flatIndex = isa.flattenFloatIndex(reg_idx);
|
2009-07-09 08:02:21 +02:00
|
|
|
assert(flatIndex < TheISA::NumFloatRegs);
|
2009-07-09 08:02:20 +02:00
|
|
|
return floatRegs.i[flatIndex];
|
2006-03-04 21:18:40 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
void setIntReg(int reg_idx, uint64_t val)
|
|
|
|
{
|
2009-07-09 08:02:20 +02:00
|
|
|
int flatIndex = isa.flattenIntIndex(reg_idx);
|
2009-07-09 08:02:21 +02:00
|
|
|
assert(flatIndex < TheISA::NumIntRegs);
|
2009-07-29 09:15:26 +02:00
|
|
|
DPRINTF(IntRegs, "Setting int reg %d to %#x.\n", reg_idx, val);
|
2009-07-09 08:02:20 +02:00
|
|
|
intRegs[flatIndex] = val;
|
2006-03-04 21:18:40 +01:00
|
|
|
}
|
|
|
|
|
2006-03-14 21:55:00 +01:00
|
|
|
void setFloatReg(int reg_idx, FloatReg val)
|
2006-03-04 21:18:40 +01:00
|
|
|
{
|
2009-07-09 08:02:20 +02:00
|
|
|
int flatIndex = isa.flattenFloatIndex(reg_idx);
|
2009-07-09 08:02:21 +02:00
|
|
|
assert(flatIndex < TheISA::NumFloatRegs);
|
2009-07-09 08:02:20 +02:00
|
|
|
floatRegs.f[flatIndex] = val;
|
2006-03-04 21:18:40 +01:00
|
|
|
}
|
|
|
|
|
2006-03-14 21:55:00 +01:00
|
|
|
void setFloatRegBits(int reg_idx, FloatRegBits val)
|
2006-03-04 21:18:40 +01:00
|
|
|
{
|
2009-07-09 08:02:20 +02:00
|
|
|
int flatIndex = isa.flattenFloatIndex(reg_idx);
|
2009-07-09 08:02:21 +02:00
|
|
|
assert(flatIndex < TheISA::NumFloatRegs);
|
2009-07-09 08:02:20 +02:00
|
|
|
floatRegs.i[flatIndex] = val;
|
2006-03-04 21:18:40 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
uint64_t readPC()
|
|
|
|
{
|
2009-07-09 08:02:21 +02:00
|
|
|
return PC;
|
2006-03-04 21:18:40 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
void setPC(uint64_t val)
|
|
|
|
{
|
2009-07-09 08:02:21 +02:00
|
|
|
PC = val;
|
2006-03-04 21:18:40 +01:00
|
|
|
}
|
|
|
|
|
2006-10-16 03:04:14 +02:00
|
|
|
uint64_t readMicroPC()
|
|
|
|
{
|
|
|
|
return microPC;
|
|
|
|
}
|
|
|
|
|
|
|
|
void setMicroPC(uint64_t val)
|
|
|
|
{
|
|
|
|
microPC = val;
|
|
|
|
}
|
|
|
|
|
2006-03-04 21:18:40 +01:00
|
|
|
uint64_t readNextPC()
|
|
|
|
{
|
2009-07-09 08:02:21 +02:00
|
|
|
return nextPC;
|
2006-03-04 21:18:40 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
void setNextPC(uint64_t val)
|
|
|
|
{
|
2009-07-09 08:02:21 +02:00
|
|
|
nextPC = val;
|
2006-03-04 21:18:40 +01:00
|
|
|
}
|
|
|
|
|
2006-10-16 03:04:14 +02:00
|
|
|
uint64_t readNextMicroPC()
|
|
|
|
{
|
|
|
|
return nextMicroPC;
|
|
|
|
}
|
|
|
|
|
|
|
|
void setNextMicroPC(uint64_t val)
|
|
|
|
{
|
|
|
|
nextMicroPC = val;
|
|
|
|
}
|
|
|
|
|
2006-03-09 21:15:55 +01:00
|
|
|
uint64_t readNextNPC()
|
|
|
|
{
|
2009-07-09 08:02:21 +02:00
|
|
|
#if ISA_HAS_DELAY_SLOT
|
|
|
|
return nextNPC;
|
|
|
|
#else
|
|
|
|
return nextPC + sizeof(TheISA::MachInst);
|
|
|
|
#endif
|
2006-03-09 21:15:55 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
void setNextNPC(uint64_t val)
|
|
|
|
{
|
2009-07-09 08:02:21 +02:00
|
|
|
#if ISA_HAS_DELAY_SLOT
|
|
|
|
nextNPC = val;
|
|
|
|
#endif
|
2006-03-09 21:15:55 +01:00
|
|
|
}
|
|
|
|
|
2009-05-26 18:23:13 +02:00
|
|
|
MiscReg
|
|
|
|
readMiscRegNoEffect(int misc_reg, ThreadID tid = 0)
|
2006-03-04 21:18:40 +01:00
|
|
|
{
|
2009-07-09 08:02:20 +02:00
|
|
|
return isa.readMiscRegNoEffect(misc_reg);
|
2006-03-04 21:18:40 +01:00
|
|
|
}
|
|
|
|
|
2009-05-26 18:23:13 +02:00
|
|
|
MiscReg
|
|
|
|
readMiscReg(int misc_reg, ThreadID tid = 0)
|
2006-03-04 21:18:40 +01:00
|
|
|
{
|
2009-07-09 08:02:20 +02:00
|
|
|
return isa.readMiscReg(misc_reg, tc);
|
2006-03-04 21:18:40 +01:00
|
|
|
}
|
|
|
|
|
2009-05-26 18:23:13 +02:00
|
|
|
void
|
|
|
|
setMiscRegNoEffect(int misc_reg, const MiscReg &val, ThreadID tid = 0)
|
2006-03-04 21:18:40 +01:00
|
|
|
{
|
2009-07-09 08:02:20 +02:00
|
|
|
return isa.setMiscRegNoEffect(misc_reg, val);
|
2006-03-04 21:18:40 +01:00
|
|
|
}
|
|
|
|
|
2009-05-26 18:23:13 +02:00
|
|
|
void
|
|
|
|
setMiscReg(int misc_reg, const MiscReg &val, ThreadID tid = 0)
|
2006-03-04 21:18:40 +01:00
|
|
|
{
|
2009-07-09 08:02:20 +02:00
|
|
|
return isa.setMiscReg(misc_reg, val, tc);
|
|
|
|
}
|
|
|
|
|
|
|
|
int
|
|
|
|
flattenIntIndex(int reg)
|
|
|
|
{
|
|
|
|
return isa.flattenIntIndex(reg);
|
|
|
|
}
|
|
|
|
|
|
|
|
int
|
|
|
|
flattenFloatIndex(int reg)
|
|
|
|
{
|
|
|
|
return isa.flattenFloatIndex(reg);
|
2006-03-04 21:18:40 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
unsigned readStCondFailures() { return storeCondFailures; }
|
|
|
|
|
|
|
|
void setStCondFailures(unsigned sc_failures)
|
|
|
|
{ storeCondFailures = sc_failures; }
|
|
|
|
|
|
|
|
#if !FULL_SYSTEM
|
2006-04-18 15:27:22 +02:00
|
|
|
void syscall(int64_t callnum)
|
2006-03-04 21:18:40 +01:00
|
|
|
{
|
2006-06-06 23:32:21 +02:00
|
|
|
process->syscall(callnum, tc);
|
2006-03-04 21:18:40 +01:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
|
|
// for non-speculative execution context, spec_mode is always false
|
|
|
|
inline bool
|
2006-06-07 21:29:53 +02:00
|
|
|
SimpleThread::misspeculating()
|
2006-03-04 21:18:40 +01:00
|
|
|
{
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
#endif // __CPU_CPU_EXEC_CONTEXT_HH__
|