2009-05-11 19:38:46 +02:00
|
|
|
# Copyright (c) 2006-2007 The Regents of The University of Michigan
|
|
|
|
# All rights reserved.
|
|
|
|
#
|
|
|
|
# Redistribution and use in source and binary forms, with or without
|
|
|
|
# modification, are permitted provided that the following conditions are
|
|
|
|
# met: redistributions of source code must retain the above copyright
|
|
|
|
# notice, this list of conditions and the following disclaimer;
|
|
|
|
# redistributions in binary form must reproduce the above copyright
|
|
|
|
# notice, this list of conditions and the following disclaimer in the
|
|
|
|
# documentation and/or other materials provided with the distribution;
|
|
|
|
# neither the name of the copyright holders nor the names of its
|
|
|
|
# contributors may be used to endorse or promote products derived from
|
|
|
|
# this software without specific prior written permission.
|
|
|
|
#
|
|
|
|
# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
|
|
# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
|
|
# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
|
|
# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
|
|
# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
|
|
# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
|
|
# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
|
|
# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
#
|
|
|
|
# Authors: Ron Dreslinski
|
|
|
|
|
|
|
|
import m5
|
|
|
|
from m5.objects import *
|
2010-01-30 05:29:40 +01:00
|
|
|
from m5.defines import buildEnv
|
|
|
|
from m5.util import addToPath
|
|
|
|
import os, optparse, sys
|
|
|
|
|
|
|
|
# Get paths we might need
|
|
|
|
config_path = os.path.dirname(os.path.abspath(__file__))
|
|
|
|
config_root = os.path.dirname(config_path)
|
|
|
|
m5_root = os.path.dirname(config_root)
|
|
|
|
addToPath(config_root+'/configs/common')
|
|
|
|
addToPath(config_root+'/configs/ruby')
|
2012-07-11 07:51:55 +02:00
|
|
|
addToPath(config_root+'/configs/topologies')
|
2010-01-30 05:29:40 +01:00
|
|
|
|
2012-03-28 18:01:53 +02:00
|
|
|
import Options
|
2010-01-30 05:29:40 +01:00
|
|
|
import Ruby
|
|
|
|
|
|
|
|
parser = optparse.OptionParser()
|
2012-03-28 18:01:53 +02:00
|
|
|
Options.addCommonOptions(parser)
|
2010-01-30 05:29:40 +01:00
|
|
|
|
2010-08-21 02:44:26 +02:00
|
|
|
# Add the ruby specific and protocol specific options
|
|
|
|
Ruby.define_options(parser)
|
2010-01-30 05:29:40 +01:00
|
|
|
|
|
|
|
(options, args) = parser.parse_args()
|
2009-05-11 19:38:46 +02:00
|
|
|
|
2010-08-21 02:44:26 +02:00
|
|
|
#
|
|
|
|
# Set the default cache size and associativity to be very small to encourage
|
|
|
|
# races between requests and writebacks.
|
|
|
|
#
|
|
|
|
options.l1d_size="256B"
|
|
|
|
options.l1i_size="256B"
|
|
|
|
options.l2_size="512B"
|
|
|
|
options.l3_size="1kB"
|
|
|
|
options.l1d_assoc=2
|
|
|
|
options.l1i_assoc=2
|
|
|
|
options.l2_assoc=2
|
|
|
|
options.l3_assoc=2
|
|
|
|
|
2009-05-11 19:38:46 +02:00
|
|
|
nb_cores = 4
|
|
|
|
cpus = [ TimingSimpleCPU(cpu_id=i) for i in xrange(nb_cores) ]
|
|
|
|
|
2010-01-30 05:29:40 +01:00
|
|
|
# overwrite the num_cpus to equal nb_cores
|
|
|
|
options.num_cpus = nb_cores
|
2009-07-07 00:49:47 +02:00
|
|
|
|
2009-05-11 19:38:46 +02:00
|
|
|
# system simulated
|
2012-04-06 19:46:31 +02:00
|
|
|
system = System(cpu = cpus, physmem = SimpleMemory())
|
2009-05-11 19:38:46 +02:00
|
|
|
|
2011-07-01 02:49:26 +02:00
|
|
|
Ruby.create_system(options, system)
|
2009-05-11 19:38:46 +02:00
|
|
|
|
2011-05-23 23:29:23 +02:00
|
|
|
assert(options.num_cpus == len(system.ruby._cpu_ruby_ports))
|
2009-05-11 19:38:46 +02:00
|
|
|
|
2010-01-30 05:29:40 +01:00
|
|
|
for (i, cpu) in enumerate(system.cpu):
|
2012-06-11 09:16:43 +02:00
|
|
|
# create the interrupt controller
|
|
|
|
cpu.createInterruptController()
|
|
|
|
|
2010-01-30 05:29:40 +01:00
|
|
|
#
|
|
|
|
# Tie the cpu ports to the ruby cpu ports
|
|
|
|
#
|
2012-06-11 09:16:43 +02:00
|
|
|
cpu.connectAllPorts(system.ruby._cpu_ruby_ports[i])
|
2009-05-11 19:38:46 +02:00
|
|
|
|
|
|
|
# -----------------------
|
|
|
|
# run simulation
|
|
|
|
# -----------------------
|
|
|
|
|
2012-01-28 16:24:34 +01:00
|
|
|
root = Root( full_system=False, system = system )
|
2009-05-11 19:38:46 +02:00
|
|
|
root.system.mem_mode = 'timing'
|
2010-01-30 05:29:40 +01:00
|
|
|
|
|
|
|
# Not much point in this being higher than the L1 latency
|
|
|
|
m5.ticks.setGlobalFrequency('1ns')
|