2007-05-28 04:21:17 +02:00
|
|
|
# Copyright (c) 2005-2007 The Regents of The University of Michigan
|
|
|
|
# All rights reserved.
|
|
|
|
#
|
|
|
|
# Redistribution and use in source and binary forms, with or without
|
|
|
|
# modification, are permitted provided that the following conditions are
|
|
|
|
# met: redistributions of source code must retain the above copyright
|
|
|
|
# notice, this list of conditions and the following disclaimer;
|
|
|
|
# redistributions in binary form must reproduce the above copyright
|
|
|
|
# notice, this list of conditions and the following disclaimer in the
|
|
|
|
# documentation and/or other materials provided with the distribution;
|
|
|
|
# neither the name of the copyright holders nor the names of its
|
|
|
|
# contributors may be used to endorse or promote products derived from
|
|
|
|
# this software without specific prior written permission.
|
|
|
|
#
|
|
|
|
# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
|
|
# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
|
|
# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
|
|
# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
|
|
# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
|
|
# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
|
|
# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
|
|
# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
#
|
|
|
|
# Authors: Kevin Lim
|
|
|
|
|
2006-09-05 02:14:07 +02:00
|
|
|
from m5.params import *
|
|
|
|
from m5.proxy import *
|
2006-06-10 05:01:31 +02:00
|
|
|
from m5 import build_env
|
2005-05-03 16:56:47 +02:00
|
|
|
from BaseCPU import BaseCPU
|
2006-10-08 07:12:42 +02:00
|
|
|
from FUPool import *
|
2005-05-03 16:56:47 +02:00
|
|
|
|
2007-05-28 04:21:17 +02:00
|
|
|
if build_env['USE_CHECKER']:
|
|
|
|
from O3Checker import O3Checker
|
|
|
|
|
2006-07-01 01:52:08 +02:00
|
|
|
class DerivO3CPU(BaseCPU):
|
|
|
|
type = 'DerivO3CPU'
|
2006-07-21 21:46:12 +02:00
|
|
|
activity = Param.Unsigned(0, "Initial count")
|
|
|
|
numThreads = Param.Unsigned(1, "number of HW thread contexts")
|
|
|
|
|
2006-10-01 05:43:23 +02:00
|
|
|
if build_env['FULL_SYSTEM']:
|
|
|
|
profile = Param.Latency('0ns', "trace the kernel stack")
|
2006-07-21 21:46:12 +02:00
|
|
|
if build_env['USE_CHECKER']:
|
|
|
|
if not build_env['FULL_SYSTEM']:
|
|
|
|
checker = Param.BaseCPU(O3Checker(workload=Parent.workload,
|
2006-10-08 07:12:42 +02:00
|
|
|
exitOnError=False,
|
|
|
|
updateOnError=True,
|
2006-07-21 21:46:12 +02:00
|
|
|
warnOnlyOnLoadError=False),
|
|
|
|
"checker")
|
|
|
|
else:
|
2006-10-08 07:12:42 +02:00
|
|
|
checker = Param.BaseCPU(O3Checker(exitOnError=False, updateOnError=True,
|
|
|
|
warnOnlyOnLoadError=False), "checker")
|
2007-08-27 05:24:18 +02:00
|
|
|
checker.itb = Parent.itb
|
|
|
|
checker.dtb = Parent.dtb
|
2006-05-16 20:47:09 +02:00
|
|
|
|
2007-06-20 17:14:11 +02:00
|
|
|
cachePorts = Param.Unsigned(200, "Cache Ports")
|
2006-07-07 23:33:24 +02:00
|
|
|
icache_port = Port("Instruction Port")
|
|
|
|
dcache_port = Port("Data Port")
|
2006-08-16 18:52:05 +02:00
|
|
|
_mem_ports = ['icache_port', 'dcache_port']
|
2006-04-23 00:47:07 +02:00
|
|
|
|
2006-07-21 21:46:12 +02:00
|
|
|
decodeToFetchDelay = Param.Unsigned(1, "Decode to fetch delay")
|
|
|
|
renameToFetchDelay = Param.Unsigned(1 ,"Rename to fetch delay")
|
|
|
|
iewToFetchDelay = Param.Unsigned(1, "Issue/Execute/Writeback to fetch "
|
|
|
|
"delay")
|
|
|
|
commitToFetchDelay = Param.Unsigned(1, "Commit to fetch delay")
|
|
|
|
fetchWidth = Param.Unsigned(8, "Fetch width")
|
2005-05-03 16:56:47 +02:00
|
|
|
|
2006-07-21 21:46:12 +02:00
|
|
|
renameToDecodeDelay = Param.Unsigned(1, "Rename to decode delay")
|
|
|
|
iewToDecodeDelay = Param.Unsigned(1, "Issue/Execute/Writeback to decode "
|
2005-05-03 16:56:47 +02:00
|
|
|
"delay")
|
2006-07-21 21:46:12 +02:00
|
|
|
commitToDecodeDelay = Param.Unsigned(1, "Commit to decode delay")
|
|
|
|
fetchToDecodeDelay = Param.Unsigned(1, "Fetch to decode delay")
|
|
|
|
decodeWidth = Param.Unsigned(8, "Decode width")
|
2005-05-03 16:56:47 +02:00
|
|
|
|
2006-07-21 21:46:12 +02:00
|
|
|
iewToRenameDelay = Param.Unsigned(1, "Issue/Execute/Writeback to rename "
|
2005-05-03 16:56:47 +02:00
|
|
|
"delay")
|
2006-07-21 21:46:12 +02:00
|
|
|
commitToRenameDelay = Param.Unsigned(1, "Commit to rename delay")
|
|
|
|
decodeToRenameDelay = Param.Unsigned(1, "Decode to rename delay")
|
|
|
|
renameWidth = Param.Unsigned(8, "Rename width")
|
2005-05-03 16:56:47 +02:00
|
|
|
|
2006-07-21 21:46:12 +02:00
|
|
|
commitToIEWDelay = Param.Unsigned(1, "Commit to "
|
2005-05-03 16:56:47 +02:00
|
|
|
"Issue/Execute/Writeback delay")
|
2006-07-21 21:46:12 +02:00
|
|
|
renameToIEWDelay = Param.Unsigned(2, "Rename to "
|
2005-05-03 16:56:47 +02:00
|
|
|
"Issue/Execute/Writeback delay")
|
2006-07-21 21:46:12 +02:00
|
|
|
issueToExecuteDelay = Param.Unsigned(1, "Issue to execute delay (internal "
|
2005-05-03 16:56:47 +02:00
|
|
|
"to the IEW stage)")
|
2006-07-21 21:46:12 +02:00
|
|
|
dispatchWidth = Param.Unsigned(8, "Dispatch width")
|
|
|
|
issueWidth = Param.Unsigned(8, "Issue width")
|
|
|
|
wbWidth = Param.Unsigned(8, "Writeback width")
|
|
|
|
wbDepth = Param.Unsigned(1, "Writeback depth")
|
2006-10-08 07:12:42 +02:00
|
|
|
fuPool = Param.FUPool(DefaultFUPool(), "Functional Unit pool")
|
2005-05-03 16:56:47 +02:00
|
|
|
|
2006-07-21 21:46:12 +02:00
|
|
|
iewToCommitDelay = Param.Unsigned(1, "Issue/Execute/Writeback to commit "
|
2005-05-03 16:56:47 +02:00
|
|
|
"delay")
|
2006-07-21 21:46:12 +02:00
|
|
|
renameToROBDelay = Param.Unsigned(1, "Rename to reorder buffer delay")
|
|
|
|
commitWidth = Param.Unsigned(8, "Commit width")
|
|
|
|
squashWidth = Param.Unsigned(8, "Squash width")
|
|
|
|
trapLatency = Param.Tick(13, "Trap latency")
|
|
|
|
fetchTrapLatency = Param.Tick(1, "Fetch trap latency")
|
|
|
|
|
|
|
|
backComSize = Param.Unsigned(5, "Time buffer size for backwards communication")
|
|
|
|
forwardComSize = Param.Unsigned(5, "Time buffer size for forward communication")
|
|
|
|
|
|
|
|
predType = Param.String("tournament", "Branch predictor type ('local', 'tournament')")
|
|
|
|
localPredictorSize = Param.Unsigned(2048, "Size of local predictor")
|
|
|
|
localCtrBits = Param.Unsigned(2, "Bits per counter")
|
|
|
|
localHistoryTableSize = Param.Unsigned(2048, "Size of local history table")
|
|
|
|
localHistoryBits = Param.Unsigned(11, "Bits for the local history")
|
|
|
|
globalPredictorSize = Param.Unsigned(8192, "Size of global predictor")
|
|
|
|
globalCtrBits = Param.Unsigned(2, "Bits per counter")
|
2006-10-08 07:12:42 +02:00
|
|
|
globalHistoryBits = Param.Unsigned(13, "Bits of history")
|
2006-07-21 21:46:12 +02:00
|
|
|
choicePredictorSize = Param.Unsigned(8192, "Size of choice predictor")
|
|
|
|
choiceCtrBits = Param.Unsigned(2, "Bits of choice counters")
|
|
|
|
|
|
|
|
BTBEntries = Param.Unsigned(4096, "Number of BTB entries")
|
|
|
|
BTBTagSize = Param.Unsigned(16, "Size of the BTB tags, in bits")
|
|
|
|
|
|
|
|
RASSize = Param.Unsigned(16, "RAS size")
|
|
|
|
|
|
|
|
LQEntries = Param.Unsigned(32, "Number of load queue entries")
|
|
|
|
SQEntries = Param.Unsigned(32, "Number of store queue entries")
|
|
|
|
LFSTSize = Param.Unsigned(1024, "Last fetched store table size")
|
|
|
|
SSITSize = Param.Unsigned(1024, "Store set ID table size")
|
|
|
|
|
|
|
|
numRobs = Param.Unsigned(1, "Number of Reorder Buffers");
|
|
|
|
|
|
|
|
numPhysIntRegs = Param.Unsigned(256, "Number of physical integer registers")
|
|
|
|
numPhysFloatRegs = Param.Unsigned(256, "Number of physical floating point "
|
|
|
|
"registers")
|
|
|
|
numIQEntries = Param.Unsigned(64, "Number of instruction queue entries")
|
|
|
|
numROBEntries = Param.Unsigned(192, "Number of reorder buffer entries")
|
|
|
|
|
|
|
|
instShiftAmt = Param.Unsigned(2, "Number of bits to shift instructions by")
|
2005-05-03 16:56:47 +02:00
|
|
|
|
|
|
|
function_trace = Param.Bool(False, "Enable function trace")
|
|
|
|
function_trace_start = Param.Tick(0, "Cycle to start function trace")
|
2006-04-23 00:47:07 +02:00
|
|
|
|
2007-06-20 17:14:11 +02:00
|
|
|
smtNumFetchingThreads = Param.Unsigned(1, "SMT Number of Fetching Threads")
|
|
|
|
smtFetchPolicy = Param.String('SingleThread', "SMT Fetch policy")
|
|
|
|
smtLSQPolicy = Param.String('Partitioned', "SMT LSQ Sharing Policy")
|
|
|
|
smtLSQThreshold = Param.Int(100, "SMT LSQ Threshold Sharing Parameter")
|
|
|
|
smtIQPolicy = Param.String('Partitioned', "SMT IQ Sharing Policy")
|
|
|
|
smtIQThreshold = Param.Int(100, "SMT IQ Threshold Sharing Parameter")
|
|
|
|
smtROBPolicy = Param.String('Partitioned', "SMT ROB Sharing Policy")
|
|
|
|
smtROBThreshold = Param.Int(100, "SMT ROB Threshold Sharing Parameter")
|
|
|
|
smtCommitPolicy = Param.String('RoundRobin', "SMT Commit Policy")
|
2007-03-29 18:25:47 +02:00
|
|
|
|
|
|
|
def addPrivateSplitL1Caches(self, ic, dc):
|
|
|
|
BaseCPU.addPrivateSplitL1Caches(self, ic, dc)
|
|
|
|
self.icache.tgts_per_mshr = 20
|
|
|
|
self.dcache.tgts_per_mshr = 20
|