2006-02-23 23:00:29 +01:00
|
|
|
# -*- mode:python -*-
|
|
|
|
|
|
|
|
# Copyright (c) 2006 The Regents of The University of Michigan
|
|
|
|
# All rights reserved.
|
|
|
|
#
|
|
|
|
# Redistribution and use in source and binary forms, with or without
|
|
|
|
# modification, are permitted provided that the following conditions are
|
|
|
|
# met: redistributions of source code must retain the above copyright
|
|
|
|
# notice, this list of conditions and the following disclaimer;
|
|
|
|
# redistributions in binary form must reproduce the above copyright
|
|
|
|
# notice, this list of conditions and the following disclaimer in the
|
|
|
|
# documentation and/or other materials provided with the distribution;
|
|
|
|
# neither the name of the copyright holders nor the names of its
|
|
|
|
# contributors may be used to endorse or promote products derived from
|
|
|
|
# this software without specific prior written permission.
|
|
|
|
#
|
|
|
|
# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
|
|
# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
|
|
# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
|
|
# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
|
|
# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
|
|
# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
|
|
# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
|
|
# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
2006-06-01 01:26:56 +02:00
|
|
|
#
|
|
|
|
# Authors: Steve Reinhardt
|
2006-02-23 23:00:29 +01:00
|
|
|
|
2007-03-11 08:00:54 +01:00
|
|
|
Import('*')
|
2006-02-23 23:00:29 +01:00
|
|
|
|
2010-11-20 01:00:39 +01:00
|
|
|
if env['TARGET_ISA'] == 'no':
|
|
|
|
Return()
|
|
|
|
|
2006-02-26 04:57:46 +01:00
|
|
|
#################################################################
|
|
|
|
#
|
|
|
|
# Generate StaticInst execute() method signatures.
|
|
|
|
#
|
|
|
|
# There must be one signature for each CPU model compiled in.
|
|
|
|
# Since the set of compiled-in models is flexible, we generate a
|
|
|
|
# header containing the appropriate set of signatures on the fly.
|
|
|
|
#
|
|
|
|
#################################################################
|
|
|
|
|
|
|
|
# Template for execute() signature.
|
2006-02-23 23:00:29 +01:00
|
|
|
exec_sig_template = '''
|
2009-02-11 00:49:29 +01:00
|
|
|
virtual Fault execute(%(type)s *xc, Trace::InstRecord *traceData) const = 0;
|
2009-05-12 21:01:14 +02:00
|
|
|
virtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const
|
|
|
|
{ panic("eaComp not defined!"); M5_DUMMY_RETURN };
|
2009-02-11 00:49:29 +01:00
|
|
|
virtual Fault initiateAcc(%(type)s *xc, Trace::InstRecord *traceData) const
|
2007-01-27 00:48:51 +01:00
|
|
|
{ panic("initiateAcc not defined!"); M5_DUMMY_RETURN };
|
2009-02-11 00:49:29 +01:00
|
|
|
virtual Fault completeAcc(Packet *pkt, %(type)s *xc,
|
2006-05-16 23:36:50 +02:00
|
|
|
Trace::InstRecord *traceData) const
|
2007-01-27 00:48:51 +01:00
|
|
|
{ panic("completeAcc not defined!"); M5_DUMMY_RETURN };
|
2006-02-23 23:00:29 +01:00
|
|
|
'''
|
|
|
|
|
2006-04-23 00:26:48 +02:00
|
|
|
mem_ini_sig_template = '''
|
2009-05-12 21:01:14 +02:00
|
|
|
virtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const
|
|
|
|
{ panic("eaComp not defined!"); M5_DUMMY_RETURN };
|
2007-01-27 00:48:51 +01:00
|
|
|
virtual Fault initiateAcc(%s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); M5_DUMMY_RETURN };
|
2006-04-23 00:26:48 +02:00
|
|
|
'''
|
|
|
|
|
|
|
|
mem_comp_sig_template = '''
|
2007-01-27 00:48:51 +01:00
|
|
|
virtual Fault completeAcc(uint8_t *data, %s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); return NoFault; M5_DUMMY_RETURN };
|
2006-04-23 00:26:48 +02:00
|
|
|
'''
|
|
|
|
|
2006-06-18 04:01:30 +02:00
|
|
|
# Generate a temporary CPU list, including the CheckerCPU if
|
|
|
|
# it's enabled. This isn't used for anything else other than StaticInst
|
|
|
|
# headers.
|
2006-07-14 23:51:29 +02:00
|
|
|
temp_cpu_list = env['CPU_MODELS'][:]
|
|
|
|
|
2006-06-18 04:01:30 +02:00
|
|
|
if env['USE_CHECKER']:
|
|
|
|
temp_cpu_list.append('CheckerCPU')
|
2008-08-11 21:22:16 +02:00
|
|
|
SimObject('CheckerCPU.py')
|
2006-06-18 04:01:30 +02:00
|
|
|
|
2007-07-24 06:51:38 +02:00
|
|
|
# Generate header.
|
2006-02-23 23:00:29 +01:00
|
|
|
def gen_cpu_exec_signatures(target, source, env):
|
|
|
|
f = open(str(target[0]), 'w')
|
|
|
|
print >> f, '''
|
|
|
|
#ifndef __CPU_STATIC_INST_EXEC_SIGS_HH__
|
|
|
|
#define __CPU_STATIC_INST_EXEC_SIGS_HH__
|
|
|
|
'''
|
2006-06-18 04:01:30 +02:00
|
|
|
for cpu in temp_cpu_list:
|
2006-02-23 23:00:29 +01:00
|
|
|
xc_type = CpuModel.dict[cpu].strings['CPU_exec_context']
|
2009-02-11 00:49:29 +01:00
|
|
|
print >> f, exec_sig_template % { 'type' : xc_type }
|
2006-02-23 23:00:29 +01:00
|
|
|
print >> f, '''
|
|
|
|
#endif // __CPU_STATIC_INST_EXEC_SIGS_HH__
|
|
|
|
'''
|
|
|
|
|
2006-02-26 04:57:46 +01:00
|
|
|
# Generate string that gets printed when header is rebuilt
|
|
|
|
def gen_sigs_string(target, source, env):
|
2010-11-15 21:04:04 +01:00
|
|
|
return " [GENERATE] static_inst_exec_sigs.hh: " \
|
2006-06-18 04:01:30 +02:00
|
|
|
+ ', '.join(temp_cpu_list)
|
2006-02-26 04:57:46 +01:00
|
|
|
|
|
|
|
# Add command to generate header to environment.
|
2010-02-27 03:14:48 +01:00
|
|
|
env.Command('static_inst_exec_sigs.hh', (),
|
2006-02-26 04:57:46 +01:00
|
|
|
Action(gen_cpu_exec_signatures, gen_sigs_string,
|
2006-06-18 04:01:30 +02:00
|
|
|
varlist = temp_cpu_list))
|
|
|
|
|
|
|
|
env.Depends('static_inst_exec_sigs.hh', Value(env['USE_CHECKER']))
|
2006-06-23 00:03:08 +02:00
|
|
|
env.Depends('static_inst_exec_sigs.hh', Value(env['CPU_MODELS']))
|
2006-02-26 04:57:46 +01:00
|
|
|
|
2006-06-16 23:08:47 +02:00
|
|
|
# List of suppported CPUs by the Checker. Errors out if USE_CHECKER=True
|
|
|
|
# and one of these are not being used.
|
2006-07-01 01:52:08 +02:00
|
|
|
CheckerSupportedCPUList = ['O3CPU', 'OzoneCPU']
|
2006-06-16 23:08:47 +02:00
|
|
|
|
2007-05-28 04:21:17 +02:00
|
|
|
SimObject('BaseCPU.py')
|
|
|
|
SimObject('FuncUnit.py')
|
2007-07-29 05:30:43 +02:00
|
|
|
SimObject('ExeTracer.py')
|
|
|
|
SimObject('IntelTrace.py')
|
2009-07-20 08:54:56 +02:00
|
|
|
SimObject('NativeTrace.py')
|
2007-05-28 04:21:17 +02:00
|
|
|
|
2007-03-11 08:00:54 +01:00
|
|
|
Source('activity.cc')
|
|
|
|
Source('base.cc')
|
|
|
|
Source('cpuevent.cc')
|
Decode: Pull instruction decoding out of the StaticInst class into its own.
This change pulls the instruction decoding machinery (including caches) out of
the StaticInst class and puts it into its own class. This has a few intrinsic
benefits. First, the StaticInst code, which has gotten to be quite large, gets
simpler. Second, the code that handles decode caching is now separated out
into its own component and can be looked at in isolation, making it easier to
understand. I took the opportunity to restructure the code a bit which will
hopefully also help.
Beyond that, this change also lays some ground work for each ISA to have its
own, potentially stateful decode object. We'd be able to include less
contextualizing information in the ExtMachInst objects since that context
would be applied at the decoder. Also, the decoder could "know" ahead of time
that all the instructions it's going to see are going to be, for instance, 64
bit mode, and it will have one less thing to check when it decodes them.
Because the decode caching mechanism has been separated out, it's now possible
to have multiple caches which correspond to different types of decoding
context. Having one cache for each element of the cross product of different
configurations may become prohibitive, so it may be desirable to clear out the
cache when relatively static state changes and not to have one for each
setting.
Because the decode function is no longer universally accessible as a static
member of the StaticInst class, a new function was added to the ThreadContexts
that returns the applicable decode object.
2011-09-09 11:30:01 +02:00
|
|
|
Source('decode.cc')
|
2007-03-11 08:00:54 +01:00
|
|
|
Source('exetrace.cc')
|
|
|
|
Source('func_unit.cc')
|
2007-07-29 05:30:43 +02:00
|
|
|
Source('inteltrace.cc')
|
2009-07-20 08:54:56 +02:00
|
|
|
Source('nativetrace.cc')
|
2007-03-11 08:00:54 +01:00
|
|
|
Source('pc_event.cc')
|
|
|
|
Source('quiesce_event.cc')
|
|
|
|
Source('static_inst.cc')
|
|
|
|
Source('simple_thread.cc')
|
2007-11-08 16:46:41 +01:00
|
|
|
Source('thread_context.cc')
|
2007-03-11 08:00:54 +01:00
|
|
|
Source('thread_state.cc')
|
|
|
|
|
|
|
|
if env['FULL_SYSTEM']:
|
2007-05-28 04:21:17 +02:00
|
|
|
SimObject('IntrControl.py')
|
|
|
|
|
2007-03-11 08:00:54 +01:00
|
|
|
Source('intr_control.cc')
|
|
|
|
Source('profile.cc')
|
2006-07-05 21:53:22 +02:00
|
|
|
|
2007-07-29 05:30:43 +02:00
|
|
|
if env['TARGET_ISA'] == 'sparc':
|
|
|
|
SimObject('LegionTrace.py')
|
|
|
|
Source('legiontrace.cc')
|
|
|
|
|
2006-06-18 04:01:30 +02:00
|
|
|
if env['USE_CHECKER']:
|
2012-01-31 16:46:03 +01:00
|
|
|
SimObject('DummyChecker.py')
|
2007-03-11 08:00:54 +01:00
|
|
|
Source('checker/cpu.cc')
|
2012-01-31 16:46:03 +01:00
|
|
|
Source('dummy_checker_builder.cc')
|
2011-06-03 02:36:21 +02:00
|
|
|
DebugFlag('Checker')
|
2006-06-16 23:08:47 +02:00
|
|
|
checker_supports = False
|
|
|
|
for i in CheckerSupportedCPUList:
|
|
|
|
if i in env['CPU_MODELS']:
|
|
|
|
checker_supports = True
|
|
|
|
if not checker_supports:
|
2006-07-10 21:41:28 +02:00
|
|
|
print "Checker only supports CPU models",
|
|
|
|
for i in CheckerSupportedCPUList:
|
|
|
|
print i,
|
2007-03-11 08:00:54 +01:00
|
|
|
print ", please set USE_CHECKER=False or use one of those CPU models"
|
2006-06-16 23:08:47 +02:00
|
|
|
Exit(1)
|
2007-10-31 06:21:54 +01:00
|
|
|
|
2011-06-03 02:36:21 +02:00
|
|
|
DebugFlag('Activity')
|
|
|
|
DebugFlag('Commit')
|
|
|
|
DebugFlag('Context')
|
|
|
|
DebugFlag('Decode')
|
|
|
|
DebugFlag('DynInst')
|
|
|
|
DebugFlag('ExecEnable')
|
|
|
|
DebugFlag('ExecCPSeq')
|
|
|
|
DebugFlag('ExecEffAddr')
|
|
|
|
DebugFlag('ExecFaulting', 'Trace faulting instructions')
|
|
|
|
DebugFlag('ExecFetchSeq')
|
|
|
|
DebugFlag('ExecOpClass')
|
|
|
|
DebugFlag('ExecRegDelta')
|
|
|
|
DebugFlag('ExecResult')
|
|
|
|
DebugFlag('ExecSpeculative')
|
|
|
|
DebugFlag('ExecSymbol')
|
|
|
|
DebugFlag('ExecThread')
|
|
|
|
DebugFlag('ExecTicks')
|
|
|
|
DebugFlag('ExecMicro')
|
|
|
|
DebugFlag('ExecMacro')
|
|
|
|
DebugFlag('ExecUser')
|
|
|
|
DebugFlag('ExecKernel')
|
|
|
|
DebugFlag('ExecAsid')
|
|
|
|
DebugFlag('Fetch')
|
|
|
|
DebugFlag('IntrControl')
|
2011-07-15 18:53:35 +02:00
|
|
|
DebugFlag('O3PipeView')
|
2011-06-03 02:36:21 +02:00
|
|
|
DebugFlag('PCEvent')
|
|
|
|
DebugFlag('Quiesce')
|
2007-10-31 06:21:54 +01:00
|
|
|
|
2011-04-15 19:44:32 +02:00
|
|
|
CompoundFlag('ExecAll', [ 'ExecEnable', 'ExecCPSeq', 'ExecEffAddr',
|
|
|
|
'ExecFaulting', 'ExecFetchSeq', 'ExecOpClass', 'ExecRegDelta',
|
|
|
|
'ExecResult', 'ExecSpeculative', 'ExecSymbol', 'ExecThread',
|
2011-05-14 00:27:00 +02:00
|
|
|
'ExecTicks', 'ExecMicro', 'ExecMacro', 'ExecUser', 'ExecKernel',
|
|
|
|
'ExecAsid' ])
|
2007-10-31 06:21:54 +01:00
|
|
|
CompoundFlag('Exec', [ 'ExecEnable', 'ExecTicks', 'ExecOpClass', 'ExecThread',
|
2011-05-14 00:27:00 +02:00
|
|
|
'ExecEffAddr', 'ExecResult', 'ExecSymbol', 'ExecMicro', 'ExecFaulting',
|
|
|
|
'ExecUser', 'ExecKernel' ])
|
2009-04-18 16:42:29 +02:00
|
|
|
CompoundFlag('ExecNoTicks', [ 'ExecEnable', 'ExecOpClass', 'ExecThread',
|
2011-05-14 00:27:00 +02:00
|
|
|
'ExecEffAddr', 'ExecResult', 'ExecMicro', 'ExecFaulting',
|
|
|
|
'ExecUser', 'ExecKernel' ])
|