2006-05-16 23:36:50 +02:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2002-2005 The Regents of The University of Michigan
|
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions are
|
|
|
|
* met: redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer;
|
|
|
|
* redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution;
|
|
|
|
* neither the name of the copyright holders nor the names of its
|
|
|
|
* contributors may be used to endorse or promote products derived from
|
|
|
|
* this software without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
2006-06-01 01:26:56 +02:00
|
|
|
*
|
|
|
|
* Authors: Steve Reinhardt
|
2006-05-16 23:36:50 +02:00
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __CPU_SIMPLE_TIMING_HH__
|
|
|
|
#define __CPU_SIMPLE_TIMING_HH__
|
|
|
|
|
|
|
|
#include "cpu/simple/base.hh"
|
|
|
|
|
|
|
|
class TimingSimpleCPU : public BaseSimpleCPU
|
|
|
|
{
|
|
|
|
public:
|
|
|
|
|
|
|
|
struct Params : public BaseSimpleCPU::Params {
|
|
|
|
};
|
|
|
|
|
|
|
|
TimingSimpleCPU(Params *params);
|
|
|
|
virtual ~TimingSimpleCPU();
|
|
|
|
|
|
|
|
virtual void init();
|
|
|
|
|
|
|
|
public:
|
|
|
|
//
|
|
|
|
enum Status {
|
|
|
|
Idle,
|
|
|
|
Running,
|
|
|
|
IcacheRetry,
|
|
|
|
IcacheWaitResponse,
|
|
|
|
IcacheWaitSwitch,
|
|
|
|
DcacheRetry,
|
|
|
|
DcacheWaitResponse,
|
|
|
|
DcacheWaitSwitch,
|
|
|
|
SwitchedOut
|
|
|
|
};
|
|
|
|
|
|
|
|
protected:
|
|
|
|
Status _status;
|
|
|
|
|
|
|
|
Status status() const { return _status; }
|
|
|
|
|
2006-07-05 23:59:33 +02:00
|
|
|
Event *drainEvent;
|
2006-06-30 01:45:24 +02:00
|
|
|
|
2006-07-07 21:38:15 +02:00
|
|
|
Event *fetchEvent;
|
|
|
|
|
2006-05-16 23:36:50 +02:00
|
|
|
private:
|
|
|
|
|
|
|
|
class CpuPort : public Port
|
|
|
|
{
|
|
|
|
protected:
|
|
|
|
TimingSimpleCPU *cpu;
|
2006-07-21 01:00:40 +02:00
|
|
|
Tick lat;
|
2006-05-16 23:36:50 +02:00
|
|
|
|
|
|
|
public:
|
|
|
|
|
2006-07-21 01:00:40 +02:00
|
|
|
CpuPort(const std::string &_name, TimingSimpleCPU *_cpu, Tick _lat)
|
2006-10-31 19:59:30 +01:00
|
|
|
: Port(_name, _cpu), cpu(_cpu), lat(_lat)
|
2006-05-16 23:36:50 +02:00
|
|
|
{ }
|
|
|
|
|
2006-11-14 00:51:16 +01:00
|
|
|
bool snoopRangeSent;
|
|
|
|
|
2006-05-16 23:36:50 +02:00
|
|
|
protected:
|
|
|
|
|
2006-10-20 09:10:12 +02:00
|
|
|
virtual Tick recvAtomic(PacketPtr pkt);
|
2006-05-16 23:36:50 +02:00
|
|
|
|
2006-10-20 09:10:12 +02:00
|
|
|
virtual void recvFunctional(PacketPtr pkt);
|
2006-05-16 23:36:50 +02:00
|
|
|
|
|
|
|
virtual void recvStatusChange(Status status);
|
|
|
|
|
|
|
|
virtual void getDeviceAddressRanges(AddrRangeList &resp,
|
|
|
|
AddrRangeList &snoop)
|
2006-12-15 23:55:47 +01:00
|
|
|
{ resp.clear(); snoop.clear(); snoop.push_back(RangeSize(0,0)); }
|
2006-07-21 01:00:40 +02:00
|
|
|
|
|
|
|
struct TickEvent : public Event
|
|
|
|
{
|
2006-10-20 09:10:12 +02:00
|
|
|
PacketPtr pkt;
|
2006-07-21 01:00:40 +02:00
|
|
|
TimingSimpleCPU *cpu;
|
|
|
|
|
|
|
|
TickEvent(TimingSimpleCPU *_cpu)
|
|
|
|
:Event(&mainEventQueue), cpu(_cpu) {}
|
|
|
|
const char *description() { return "Timing CPU clock event"; }
|
2006-10-20 09:10:12 +02:00
|
|
|
void schedule(PacketPtr _pkt, Tick t);
|
2006-07-21 01:00:40 +02:00
|
|
|
};
|
|
|
|
|
2006-05-16 23:36:50 +02:00
|
|
|
};
|
|
|
|
|
|
|
|
class IcachePort : public CpuPort
|
|
|
|
{
|
|
|
|
public:
|
|
|
|
|
2006-07-21 01:00:40 +02:00
|
|
|
IcachePort(TimingSimpleCPU *_cpu, Tick _lat)
|
|
|
|
: CpuPort(_cpu->name() + "-iport", _cpu, _lat), tickEvent(_cpu)
|
2006-05-16 23:36:50 +02:00
|
|
|
{ }
|
|
|
|
|
|
|
|
protected:
|
|
|
|
|
2006-10-20 09:10:12 +02:00
|
|
|
virtual bool recvTiming(PacketPtr pkt);
|
2006-05-16 23:36:50 +02:00
|
|
|
|
2006-05-31 00:57:42 +02:00
|
|
|
virtual void recvRetry();
|
2006-07-21 01:00:40 +02:00
|
|
|
|
|
|
|
struct ITickEvent : public TickEvent
|
|
|
|
{
|
|
|
|
|
|
|
|
ITickEvent(TimingSimpleCPU *_cpu)
|
|
|
|
: TickEvent(_cpu) {}
|
|
|
|
void process();
|
|
|
|
const char *description() { return "Timing CPU clock event"; }
|
|
|
|
};
|
|
|
|
|
|
|
|
ITickEvent tickEvent;
|
|
|
|
|
2006-05-16 23:36:50 +02:00
|
|
|
};
|
|
|
|
|
|
|
|
class DcachePort : public CpuPort
|
|
|
|
{
|
|
|
|
public:
|
|
|
|
|
2006-07-21 01:00:40 +02:00
|
|
|
DcachePort(TimingSimpleCPU *_cpu, Tick _lat)
|
|
|
|
: CpuPort(_cpu->name() + "-dport", _cpu, _lat), tickEvent(_cpu)
|
2006-05-16 23:36:50 +02:00
|
|
|
{ }
|
|
|
|
|
|
|
|
protected:
|
|
|
|
|
2006-10-20 09:10:12 +02:00
|
|
|
virtual bool recvTiming(PacketPtr pkt);
|
2006-05-16 23:36:50 +02:00
|
|
|
|
2006-05-31 00:57:42 +02:00
|
|
|
virtual void recvRetry();
|
2006-07-21 01:00:40 +02:00
|
|
|
|
|
|
|
struct DTickEvent : public TickEvent
|
|
|
|
{
|
|
|
|
DTickEvent(TimingSimpleCPU *_cpu)
|
|
|
|
: TickEvent(_cpu) {}
|
|
|
|
void process();
|
|
|
|
const char *description() { return "Timing CPU clock event"; }
|
|
|
|
};
|
|
|
|
|
|
|
|
DTickEvent tickEvent;
|
|
|
|
|
2006-05-16 23:36:50 +02:00
|
|
|
};
|
|
|
|
|
|
|
|
IcachePort icachePort;
|
|
|
|
DcachePort dcachePort;
|
|
|
|
|
2006-10-20 09:10:12 +02:00
|
|
|
PacketPtr ifetch_pkt;
|
|
|
|
PacketPtr dcache_pkt;
|
2006-05-16 23:36:50 +02:00
|
|
|
|
2006-10-08 19:53:24 +02:00
|
|
|
int cpu_id;
|
2006-10-08 06:55:05 +02:00
|
|
|
Tick previousTick;
|
|
|
|
|
2006-05-16 23:36:50 +02:00
|
|
|
public:
|
|
|
|
|
2006-07-07 21:15:11 +02:00
|
|
|
virtual Port *getPort(const std::string &if_name, int idx = -1);
|
|
|
|
|
2006-05-16 23:36:50 +02:00
|
|
|
virtual void serialize(std::ostream &os);
|
|
|
|
virtual void unserialize(Checkpoint *cp, const std::string §ion);
|
|
|
|
|
2006-07-13 02:22:07 +02:00
|
|
|
virtual unsigned int drain(Event *drain_event);
|
2006-06-30 01:45:24 +02:00
|
|
|
virtual void resume();
|
|
|
|
|
|
|
|
void switchOut();
|
2006-05-16 23:36:50 +02:00
|
|
|
void takeOverFrom(BaseCPU *oldCPU);
|
|
|
|
|
|
|
|
virtual void activateContext(int thread_num, int delay);
|
|
|
|
virtual void suspendContext(int thread_num);
|
|
|
|
|
|
|
|
template <class T>
|
|
|
|
Fault read(Addr addr, T &data, unsigned flags);
|
|
|
|
|
|
|
|
template <class T>
|
|
|
|
Fault write(T data, Addr addr, unsigned flags, uint64_t *res);
|
|
|
|
|
|
|
|
void fetch();
|
2006-10-20 09:10:12 +02:00
|
|
|
void completeIfetch(PacketPtr );
|
|
|
|
void completeDataAccess(PacketPtr );
|
2006-05-26 20:33:43 +02:00
|
|
|
void advanceInst(Fault fault);
|
2006-06-30 01:45:24 +02:00
|
|
|
private:
|
2006-07-05 23:59:33 +02:00
|
|
|
void completeDrain();
|
2006-05-16 23:36:50 +02:00
|
|
|
};
|
|
|
|
|
|
|
|
#endif // __CPU_SIMPLE_TIMING_HH__
|