2006-09-01 23:59:36 +02:00
|
|
|
|
|
|
|
---------- Begin Simulation Statistics ----------
|
|
|
|
global.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
|
2007-08-04 00:04:30 +02:00
|
|
|
global.BPredUnit.BTBHits 543 # Number of BTB hits
|
|
|
|
global.BPredUnit.BTBLookups 1720 # Number of BTB lookups
|
|
|
|
global.BPredUnit.RASInCorrect 59 # Number of incorrect RAS predictions.
|
|
|
|
global.BPredUnit.condIncorrect 423 # Number of conditional branches incorrect
|
|
|
|
global.BPredUnit.condPredicted 1175 # Number of conditional branches predicted
|
|
|
|
global.BPredUnit.lookups 2025 # Number of BP lookups
|
|
|
|
global.BPredUnit.usedRAS 277 # Number of times the RAS was used to get a target.
|
|
|
|
host_inst_rate 29843 # Simulator instruction rate (inst/s)
|
|
|
|
host_mem_usage 154572 # Number of bytes of host memory used
|
|
|
|
host_seconds 0.19 # Real time elapsed on the host
|
|
|
|
host_tick_rate 22095832 # Simulator tick rate (ticks/s)
|
|
|
|
memdepunit.memDep.conflictingLoads 31 # Number of conflicting loads.
|
|
|
|
memdepunit.memDep.conflictingStores 133 # Number of conflicting stores.
|
|
|
|
memdepunit.memDep.insertedLoads 1967 # Number of loads inserted to the mem dependence unit.
|
|
|
|
memdepunit.memDep.insertedStores 1200 # Number of stores inserted to the mem dependence unit.
|
2006-09-01 23:59:36 +02:00
|
|
|
sim_freq 1000000000000 # Frequency of simulated ticks
|
|
|
|
sim_insts 5623 # Number of instructions simulated
|
2007-08-04 00:04:30 +02:00
|
|
|
sim_seconds 0.000004 # Number of seconds simulated
|
|
|
|
sim_ticks 4170500 # Number of ticks simulated
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.commit.COM:branches 862 # Number of branches committed
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.commit.COM:bw_lim_events 105 # number cycles where commit BW limit reached
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.commit.COM:bw_limited 0 # number of insts not committed due to BW limits
|
|
|
|
system.cpu.commit.COM:committed_per_cycle.start_dist # Number of insts commited each cycle
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.commit.COM:committed_per_cycle.samples 7614
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.commit.COM:committed_per_cycle.min_value 0
|
2007-08-04 00:04:30 +02:00
|
|
|
0 5315 6980.56%
|
|
|
|
1 1182 1552.40%
|
|
|
|
2 399 524.03%
|
|
|
|
3 192 252.17%
|
|
|
|
4 125 164.17%
|
|
|
|
5 99 130.02%
|
|
|
|
6 130 170.74%
|
|
|
|
7 67 88.00%
|
|
|
|
8 105 137.90%
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.commit.COM:committed_per_cycle.max_value 8
|
|
|
|
system.cpu.commit.COM:committed_per_cycle.end_dist
|
|
|
|
|
|
|
|
system.cpu.commit.COM:count 5640 # Number of instructions committed
|
|
|
|
system.cpu.commit.COM:loads 979 # Number of loads committed
|
|
|
|
system.cpu.commit.COM:membars 0 # Number of memory barriers committed
|
|
|
|
system.cpu.commit.COM:refs 1791 # Number of memory references committed
|
|
|
|
system.cpu.commit.COM:swp_count 0 # Number of s/w prefetches committed
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.commit.branchMispredicts 349 # The number of times a branch was mispredicted
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.commit.commitCommittedInsts 5640 # The number of committed instructions
|
|
|
|
system.cpu.commit.commitNonSpecStalls 17 # The number of times commit has been forced to stall to communicate backwards
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.commit.commitSquashedInsts 3957 # The number of squashed insts skipped by commit
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.committedInsts 5623 # Number of Instructions Simulated
|
|
|
|
system.cpu.committedInsts_total 5623 # Number of Instructions Simulated
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.cpi 1.483372 # CPI: Cycles Per Instruction
|
|
|
|
system.cpu.cpi_total 1.483372 # CPI: Total CPI of All Threads
|
|
|
|
system.cpu.dcache.ReadReq_accesses 1487 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.dcache.ReadReq_avg_miss_latency 8188.118812 # average ReadReq miss latency
|
|
|
|
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 5495.049505 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.dcache.ReadReq_hits 1386 # number of ReadReq hits
|
|
|
|
system.cpu.dcache.ReadReq_miss_latency 827000 # number of ReadReq miss cycles
|
|
|
|
system.cpu.dcache.ReadReq_miss_rate 0.067922 # miss rate for ReadReq accesses
|
|
|
|
system.cpu.dcache.ReadReq_misses 101 # number of ReadReq misses
|
|
|
|
system.cpu.dcache.ReadReq_mshr_hits 34 # number of ReadReq MSHR hits
|
|
|
|
system.cpu.dcache.ReadReq_mshr_miss_latency 555000 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.dcache.ReadReq_mshr_miss_rate 0.067922 # mshr miss rate for ReadReq accesses
|
|
|
|
system.cpu.dcache.ReadReq_mshr_misses 101 # number of ReadReq MSHR misses
|
|
|
|
system.cpu.dcache.WriteReq_accesses 561 # number of WriteReq accesses(hits+misses)
|
|
|
|
system.cpu.dcache.WriteReq_avg_miss_latency 18316.091954 # average WriteReq miss latency
|
|
|
|
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 5068.965517 # average WriteReq mshr miss latency
|
|
|
|
system.cpu.dcache.WriteReq_hits 474 # number of WriteReq hits
|
|
|
|
system.cpu.dcache.WriteReq_miss_latency 1593500 # number of WriteReq miss cycles
|
|
|
|
system.cpu.dcache.WriteReq_miss_rate 0.155080 # miss rate for WriteReq accesses
|
|
|
|
system.cpu.dcache.WriteReq_misses 87 # number of WriteReq misses
|
|
|
|
system.cpu.dcache.WriteReq_mshr_hits 251 # number of WriteReq MSHR hits
|
|
|
|
system.cpu.dcache.WriteReq_mshr_miss_latency 441000 # number of WriteReq MSHR miss cycles
|
|
|
|
system.cpu.dcache.WriteReq_mshr_miss_rate 0.155080 # mshr miss rate for WriteReq accesses
|
|
|
|
system.cpu.dcache.WriteReq_mshr_misses 87 # number of WriteReq MSHR misses
|
2007-01-23 08:44:44 +01:00
|
|
|
system.cpu.dcache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
|
2007-03-30 22:59:40 +02:00
|
|
|
system.cpu.dcache.avg_blocked_cycles_no_targets <err: div-0> # average number of cycles each access was blocked
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.dcache.avg_refs 10.770115 # Average number of references to valid blocks.
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.dcache.blocked_no_mshrs 0 # number of cycles access was blocked
|
2007-03-30 22:59:40 +02:00
|
|
|
system.cpu.dcache.blocked_no_targets 0 # number of cycles access was blocked
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.dcache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked
|
2007-03-30 22:59:40 +02:00
|
|
|
system.cpu.dcache.blocked_cycles_no_targets 0 # number of cycles access was blocked
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.dcache.cache_copies 0 # number of cache copies performed
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.dcache.demand_accesses 2048 # number of demand (read+write) accesses
|
|
|
|
system.cpu.dcache.demand_avg_miss_latency 12875 # average overall miss latency
|
|
|
|
system.cpu.dcache.demand_avg_mshr_miss_latency 5297.872340 # average overall mshr miss latency
|
|
|
|
system.cpu.dcache.demand_hits 1860 # number of demand (read+write) hits
|
|
|
|
system.cpu.dcache.demand_miss_latency 2420500 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.dcache.demand_miss_rate 0.091797 # miss rate for demand accesses
|
|
|
|
system.cpu.dcache.demand_misses 188 # number of demand (read+write) misses
|
|
|
|
system.cpu.dcache.demand_mshr_hits 285 # number of demand (read+write) MSHR hits
|
|
|
|
system.cpu.dcache.demand_mshr_miss_latency 996000 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.dcache.demand_mshr_miss_rate 0.091797 # mshr miss rate for demand accesses
|
|
|
|
system.cpu.dcache.demand_mshr_misses 188 # number of demand (read+write) MSHR misses
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.dcache.fast_writes 0 # number of fast writes performed
|
|
|
|
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.dcache.overall_accesses 2048 # number of overall (read+write) accesses
|
|
|
|
system.cpu.dcache.overall_avg_miss_latency 12875 # average overall miss latency
|
|
|
|
system.cpu.dcache.overall_avg_mshr_miss_latency 5297.872340 # average overall mshr miss latency
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.dcache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.dcache.overall_hits 1860 # number of overall hits
|
|
|
|
system.cpu.dcache.overall_miss_latency 2420500 # number of overall miss cycles
|
|
|
|
system.cpu.dcache.overall_miss_rate 0.091797 # miss rate for overall accesses
|
|
|
|
system.cpu.dcache.overall_misses 188 # number of overall misses
|
|
|
|
system.cpu.dcache.overall_mshr_hits 285 # number of overall MSHR hits
|
|
|
|
system.cpu.dcache.overall_mshr_miss_latency 996000 # number of overall MSHR miss cycles
|
|
|
|
system.cpu.dcache.overall_mshr_miss_rate 0.091797 # mshr miss rate for overall accesses
|
|
|
|
system.cpu.dcache.overall_mshr_misses 188 # number of overall MSHR misses
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cache
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr 0 # number of hwpf that were already in mshr
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher 0 # number of hwpf that were already in the prefetch queue
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer left
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_identified 0 # number of hwpf identified
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_issued 0 # number of hwpf issued
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit 0 # number of hwpf removed because MSHR allocated
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time
|
|
|
|
system.cpu.dcache.replacements 0 # number of replacements
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.dcache.sampled_refs 174 # Sample count of references to valid blocks.
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.dcache.tagsinuse 112.600183 # Cycle average of tags in use
|
|
|
|
system.cpu.dcache.total_refs 1874 # Total number of references to valid blocks.
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
|
|
|
system.cpu.dcache.writebacks 0 # number of writebacks
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.decode.DECODE:BlockedCycles 391 # Number of cycles decode is blocked
|
|
|
|
system.cpu.decode.DECODE:BranchMispred 82 # Number of times decode detected a branch misprediction
|
|
|
|
system.cpu.decode.DECODE:BranchResolved 164 # Number of times decode resolved a branch
|
|
|
|
system.cpu.decode.DECODE:DecodedInsts 11387 # Number of instructions handled by decode
|
|
|
|
system.cpu.decode.DECODE:IdleCycles 5174 # Number of cycles decode is idle
|
|
|
|
system.cpu.decode.DECODE:RunCycles 2002 # Number of cycles decode is running
|
|
|
|
system.cpu.decode.DECODE:SquashCycles 726 # Number of cycles decode is squashing
|
|
|
|
system.cpu.decode.DECODE:SquashedInsts 244 # Number of squashed instructions handled by decode
|
2007-05-16 01:25:35 +02:00
|
|
|
system.cpu.decode.DECODE:UnblockCycles 48 # Number of cycles decode is unblocking
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.fetch.Branches 2025 # Number of branches that fetch encountered
|
|
|
|
system.cpu.fetch.CacheLines 1529 # Number of cache lines fetched
|
|
|
|
system.cpu.fetch.Cycles 3690 # Number of cycles fetch has run and was not squashing or blocked
|
|
|
|
system.cpu.fetch.IcacheSquashes 212 # Number of outstanding Icache misses that were squashed
|
|
|
|
system.cpu.fetch.Insts 12463 # Number of instructions fetch has processed
|
|
|
|
system.cpu.fetch.SquashCycles 457 # Number of cycles fetch has spent squashing
|
|
|
|
system.cpu.fetch.branchRate 0.242777 # Number of branch fetches per cycle
|
|
|
|
system.cpu.fetch.icacheStallCycles 1529 # Number of cycles fetch is stalled on an Icache miss
|
|
|
|
system.cpu.fetch.predictedBranches 820 # Number of branches that fetch has predicted taken
|
|
|
|
system.cpu.fetch.rate 1.494185 # Number of inst fetches per cycle
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.fetch.rateDist.start_dist # Number of instructions fetched each cycle (Total)
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.fetch.rateDist.samples 8341
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.fetch.rateDist.min_value 0
|
2007-08-04 00:04:30 +02:00
|
|
|
0 6181 7410.38%
|
|
|
|
1 173 207.41%
|
|
|
|
2 174 208.61%
|
|
|
|
3 151 181.03%
|
|
|
|
4 219 262.56%
|
|
|
|
5 157 188.23%
|
|
|
|
6 179 214.60%
|
|
|
|
7 102 122.29%
|
|
|
|
8 1005 1204.89%
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.fetch.rateDist.max_value 8
|
|
|
|
system.cpu.fetch.rateDist.end_dist
|
|
|
|
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.icache.ReadReq_accesses 1511 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.icache.ReadReq_avg_miss_latency 5621.019108 # average ReadReq miss latency
|
|
|
|
system.cpu.icache.ReadReq_avg_mshr_miss_latency 4464.968153 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.icache.ReadReq_hits 1197 # number of ReadReq hits
|
|
|
|
system.cpu.icache.ReadReq_miss_latency 1765000 # number of ReadReq miss cycles
|
|
|
|
system.cpu.icache.ReadReq_miss_rate 0.207809 # miss rate for ReadReq accesses
|
|
|
|
system.cpu.icache.ReadReq_misses 314 # number of ReadReq misses
|
2007-05-16 01:25:35 +02:00
|
|
|
system.cpu.icache.ReadReq_mshr_hits 18 # number of ReadReq MSHR hits
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.icache.ReadReq_mshr_miss_latency 1402000 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.icache.ReadReq_mshr_miss_rate 0.207809 # mshr miss rate for ReadReq accesses
|
|
|
|
system.cpu.icache.ReadReq_mshr_misses 314 # number of ReadReq MSHR misses
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.icache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
|
2007-03-30 22:59:40 +02:00
|
|
|
system.cpu.icache.avg_blocked_cycles_no_targets <err: div-0> # average number of cycles each access was blocked
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.icache.avg_refs 3.812102 # Average number of references to valid blocks.
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.icache.blocked_no_mshrs 0 # number of cycles access was blocked
|
2007-03-30 22:59:40 +02:00
|
|
|
system.cpu.icache.blocked_no_targets 0 # number of cycles access was blocked
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.icache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked
|
2007-03-30 22:59:40 +02:00
|
|
|
system.cpu.icache.blocked_cycles_no_targets 0 # number of cycles access was blocked
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.icache.cache_copies 0 # number of cache copies performed
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.icache.demand_accesses 1511 # number of demand (read+write) accesses
|
|
|
|
system.cpu.icache.demand_avg_miss_latency 5621.019108 # average overall miss latency
|
|
|
|
system.cpu.icache.demand_avg_mshr_miss_latency 4464.968153 # average overall mshr miss latency
|
|
|
|
system.cpu.icache.demand_hits 1197 # number of demand (read+write) hits
|
|
|
|
system.cpu.icache.demand_miss_latency 1765000 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.icache.demand_miss_rate 0.207809 # miss rate for demand accesses
|
|
|
|
system.cpu.icache.demand_misses 314 # number of demand (read+write) misses
|
2007-05-16 01:25:35 +02:00
|
|
|
system.cpu.icache.demand_mshr_hits 18 # number of demand (read+write) MSHR hits
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.icache.demand_mshr_miss_latency 1402000 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.icache.demand_mshr_miss_rate 0.207809 # mshr miss rate for demand accesses
|
|
|
|
system.cpu.icache.demand_mshr_misses 314 # number of demand (read+write) MSHR misses
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.icache.fast_writes 0 # number of fast writes performed
|
|
|
|
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.icache.overall_accesses 1511 # number of overall (read+write) accesses
|
|
|
|
system.cpu.icache.overall_avg_miss_latency 5621.019108 # average overall miss latency
|
|
|
|
system.cpu.icache.overall_avg_mshr_miss_latency 4464.968153 # average overall mshr miss latency
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.icache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.icache.overall_hits 1197 # number of overall hits
|
|
|
|
system.cpu.icache.overall_miss_latency 1765000 # number of overall miss cycles
|
|
|
|
system.cpu.icache.overall_miss_rate 0.207809 # miss rate for overall accesses
|
|
|
|
system.cpu.icache.overall_misses 314 # number of overall misses
|
2007-05-16 01:25:35 +02:00
|
|
|
system.cpu.icache.overall_mshr_hits 18 # number of overall MSHR hits
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.icache.overall_mshr_miss_latency 1402000 # number of overall MSHR miss cycles
|
|
|
|
system.cpu.icache.overall_mshr_miss_rate 0.207809 # mshr miss rate for overall accesses
|
|
|
|
system.cpu.icache.overall_mshr_misses 314 # number of overall MSHR misses
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cache
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_already_in_mshr 0 # number of hwpf that were already in mshr
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher 0 # number of hwpf that were already in the prefetch queue
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer left
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_identified 0 # number of hwpf identified
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_issued 0 # number of hwpf issued
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit 0 # number of hwpf removed because MSHR allocated
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time
|
|
|
|
system.cpu.icache.replacements 0 # number of replacements
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.icache.sampled_refs 314 # Sample count of references to valid blocks.
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.icache.tagsinuse 167.838424 # Cycle average of tags in use
|
|
|
|
system.cpu.icache.total_refs 1197 # Total number of references to valid blocks.
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
|
|
|
system.cpu.icache.writebacks 0 # number of writebacks
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.idleCycles 1997 # Total number of cycles that the CPU has spent unscheduled due to idling
|
|
|
|
system.cpu.iew.EXEC:branches 1159 # Number of branches executed
|
|
|
|
system.cpu.iew.EXEC:nop 43 # number of nop insts executed
|
|
|
|
system.cpu.iew.EXEC:rate 0.933581 # Inst execution rate
|
|
|
|
system.cpu.iew.EXEC:refs 2561 # number of memory reference insts executed
|
|
|
|
system.cpu.iew.EXEC:stores 971 # Number of stores executed
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.iew.EXEC:swp 0 # number of swp insts executed
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.iew.WB:consumers 5329 # num instructions consuming a value
|
|
|
|
system.cpu.iew.WB:count 7480 # cumulative count of insts written-back
|
|
|
|
system.cpu.iew.WB:fanout 0.739351 # average fanout of values written-back
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.iew.WB:penalized 0 # number of instrctions required to write to 'other' IQ
|
|
|
|
system.cpu.iew.WB:penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.iew.WB:producers 3940 # num instructions producing a value
|
|
|
|
system.cpu.iew.WB:rate 0.896775 # insts written-back per cycle
|
|
|
|
system.cpu.iew.WB:sent 7559 # cumulative count of insts sent to commit
|
|
|
|
system.cpu.iew.branchMispredicts 402 # Number of branch mispredicts detected at execute
|
2007-05-16 01:25:35 +02:00
|
|
|
system.cpu.iew.iewBlockCycles 4 # Number of cycles IEW is blocking
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.iew.iewDispLoadInsts 1967 # Number of dispatched load instructions
|
|
|
|
system.cpu.iew.iewDispNonSpecInsts 23 # Number of dispatched non-speculative instructions
|
|
|
|
system.cpu.iew.iewDispSquashedInsts 240 # Number of squashed instructions skipped by dispatch
|
|
|
|
system.cpu.iew.iewDispStoreInsts 1200 # Number of dispatched store instructions
|
|
|
|
system.cpu.iew.iewDispatchedInsts 9614 # Number of instructions dispatched to IQ
|
|
|
|
system.cpu.iew.iewExecLoadInsts 1590 # Number of load instructions executed
|
|
|
|
system.cpu.iew.iewExecSquashedInsts 364 # Number of squashed instructions skipped in execute
|
|
|
|
system.cpu.iew.iewExecutedInsts 7787 # Number of executed instructions
|
2007-04-22 20:50:37 +02:00
|
|
|
system.cpu.iew.iewIQFullEvents 0 # Number of times the IQ has become full, causing a stall
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
|
2007-04-22 20:50:37 +02:00
|
|
|
system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.iew.iewSquashCycles 726 # Number of cycles IEW is squashing
|
2007-04-22 20:50:37 +02:00
|
|
|
system.cpu.iew.iewUnblockCycles 0 # Number of cycles IEW is unblocking
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.iew.lsq.thread.0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
|
2007-03-30 22:59:40 +02:00
|
|
|
system.cpu.iew.lsq.thread.0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.iew.lsq.thread.0.forwLoads 48 # Number of loads that had data forwarded from stores
|
|
|
|
system.cpu.iew.lsq.thread.0.ignoredResponses 3 # Number of memory responses ignored because the instruction is squashed
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.iew.lsq.thread.0.invAddrLoads 0 # Number of loads ignored due to an invalid address
|
|
|
|
system.cpu.iew.lsq.thread.0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.iew.lsq.thread.0.memOrderViolation 70 # Number of memory ordering violations
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.iew.lsq.thread.0.rescheduledLoads 1 # Number of loads that were rescheduled
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.iew.lsq.thread.0.squashedLoads 988 # Number of loads squashed
|
|
|
|
system.cpu.iew.lsq.thread.0.squashedStores 388 # Number of stores squashed
|
|
|
|
system.cpu.iew.memOrderViolationEvents 70 # Number of memory order violations
|
|
|
|
system.cpu.iew.predictedNotTakenIncorrect 287 # Number of branches that were predicted not taken incorrectly
|
|
|
|
system.cpu.iew.predictedTakenIncorrect 115 # Number of branches that were predicted taken incorrectly
|
|
|
|
system.cpu.ipc 0.674140 # IPC: Instructions Per Cycle
|
|
|
|
system.cpu.ipc_total 0.674140 # IPC: Total IPC of All Threads
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0 8151 # Type of FU issued
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.iq.ISSUE:FU_type_0.start_dist
|
2007-08-04 00:04:30 +02:00
|
|
|
No_OpClass 2 0.02% # Type of FU issued
|
|
|
|
IntAlu 5422 66.52% # Type of FU issued
|
2006-11-06 02:42:05 +01:00
|
|
|
IntMult 1 0.01% # Type of FU issued
|
|
|
|
IntDiv 0 0.00% # Type of FU issued
|
2007-08-04 00:04:30 +02:00
|
|
|
FloatAdd 2 0.02% # Type of FU issued
|
2006-11-06 02:42:05 +01:00
|
|
|
FloatCmp 0 0.00% # Type of FU issued
|
|
|
|
FloatCvt 0 0.00% # Type of FU issued
|
|
|
|
FloatMult 0 0.00% # Type of FU issued
|
|
|
|
FloatDiv 0 0.00% # Type of FU issued
|
|
|
|
FloatSqrt 0 0.00% # Type of FU issued
|
2007-08-04 00:04:30 +02:00
|
|
|
MemRead 1720 21.10% # Type of FU issued
|
|
|
|
MemWrite 1004 12.32% # Type of FU issued
|
2006-11-06 02:42:05 +01:00
|
|
|
IprAccess 0 0.00% # Type of FU issued
|
|
|
|
InstPrefetch 0 0.00% # Type of FU issued
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.iq.ISSUE:FU_type_0.end_dist
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.iq.ISSUE:fu_busy_cnt 104 # FU busy when requested
|
|
|
|
system.cpu.iq.ISSUE:fu_busy_rate 0.012759 # FU busy rate (busy events/executed inst)
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.iq.ISSUE:fu_full.start_dist
|
2007-06-12 16:56:53 +02:00
|
|
|
No_OpClass 0 0.00% # attempts to use FU when none available
|
2007-05-16 01:25:35 +02:00
|
|
|
IntAlu 0 0.00% # attempts to use FU when none available
|
2006-09-01 23:59:36 +02:00
|
|
|
IntMult 0 0.00% # attempts to use FU when none available
|
|
|
|
IntDiv 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatAdd 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatCmp 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatCvt 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatMult 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatDiv 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatSqrt 0 0.00% # attempts to use FU when none available
|
2007-08-04 00:04:30 +02:00
|
|
|
MemRead 70 67.31% # attempts to use FU when none available
|
|
|
|
MemWrite 34 32.69% # attempts to use FU when none available
|
2006-09-01 23:59:36 +02:00
|
|
|
IprAccess 0 0.00% # attempts to use FU when none available
|
|
|
|
InstPrefetch 0 0.00% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full.end_dist
|
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle.start_dist # Number of insts issued each cycle
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle.samples 8341
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle.min_value 0
|
2007-08-04 00:04:30 +02:00
|
|
|
0 5104 6119.17%
|
|
|
|
1 1084 1299.60%
|
|
|
|
2 829 993.89%
|
|
|
|
3 533 639.01%
|
|
|
|
4 366 438.80%
|
|
|
|
5 258 309.32%
|
|
|
|
6 126 151.06%
|
|
|
|
7 28 33.57%
|
|
|
|
8 13 15.59%
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle.max_value 8
|
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle.end_dist
|
|
|
|
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.iq.ISSUE:rate 0.977221 # Inst issue rate
|
|
|
|
system.cpu.iq.iqInstsAdded 9548 # Number of instructions added to the IQ (excludes non-spec)
|
|
|
|
system.cpu.iq.iqInstsIssued 8151 # Number of instructions issued
|
|
|
|
system.cpu.iq.iqNonSpecInstsAdded 23 # Number of non-speculative instructions added to the IQ
|
|
|
|
system.cpu.iq.iqSquashedInstsExamined 3578 # Number of squashed instructions iterated over during squash; mainly for profiling
|
2007-05-16 01:25:35 +02:00
|
|
|
system.cpu.iq.iqSquashedInstsIssued 22 # Number of squashed instructions issued
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.iq.iqSquashedNonSpecRemoved 6 # Number of squashed non-spec instructions that were removed
|
|
|
|
system.cpu.iq.iqSquashedOperandsExamined 2360 # Number of squashed operands that are examined and possibly removed from graph
|
|
|
|
system.cpu.l2cache.ReadExReq_accesses 73 # number of ReadExReq accesses(hits+misses)
|
|
|
|
system.cpu.l2cache.ReadExReq_avg_miss_latency 3643.835616 # average ReadExReq miss latency
|
|
|
|
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 2643.835616 # average ReadExReq mshr miss latency
|
|
|
|
system.cpu.l2cache.ReadExReq_miss_latency 266000 # number of ReadExReq miss cycles
|
|
|
|
system.cpu.l2cache.ReadExReq_miss_rate 1 # miss rate for ReadExReq accesses
|
|
|
|
system.cpu.l2cache.ReadExReq_misses 73 # number of ReadExReq misses
|
|
|
|
system.cpu.l2cache.ReadExReq_mshr_miss_latency 193000 # number of ReadExReq MSHR miss cycles
|
|
|
|
system.cpu.l2cache.ReadExReq_mshr_miss_rate 1 # mshr miss rate for ReadExReq accesses
|
|
|
|
system.cpu.l2cache.ReadExReq_mshr_misses 73 # number of ReadExReq MSHR misses
|
|
|
|
system.cpu.l2cache.ReadReq_accesses 415 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.l2cache.ReadReq_avg_miss_latency 3406.779661 # average ReadReq miss latency
|
|
|
|
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 2406.779661 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.l2cache.ReadReq_hits 2 # number of ReadReq hits
|
|
|
|
system.cpu.l2cache.ReadReq_miss_latency 1407000 # number of ReadReq miss cycles
|
|
|
|
system.cpu.l2cache.ReadReq_miss_rate 0.995181 # miss rate for ReadReq accesses
|
|
|
|
system.cpu.l2cache.ReadReq_misses 413 # number of ReadReq misses
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_latency 994000 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_rate 0.995181 # mshr miss rate for ReadReq accesses
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_misses 413 # number of ReadReq MSHR misses
|
|
|
|
system.cpu.l2cache.UpgradeReq_accesses 14 # number of UpgradeReq accesses(hits+misses)
|
|
|
|
system.cpu.l2cache.UpgradeReq_avg_miss_latency 3392.857143 # average UpgradeReq miss latency
|
|
|
|
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 2392.857143 # average UpgradeReq mshr miss latency
|
|
|
|
system.cpu.l2cache.UpgradeReq_miss_latency 47500 # number of UpgradeReq miss cycles
|
|
|
|
system.cpu.l2cache.UpgradeReq_miss_rate 1 # miss rate for UpgradeReq accesses
|
|
|
|
system.cpu.l2cache.UpgradeReq_misses 14 # number of UpgradeReq misses
|
|
|
|
system.cpu.l2cache.UpgradeReq_mshr_miss_latency 33500 # number of UpgradeReq MSHR miss cycles
|
|
|
|
system.cpu.l2cache.UpgradeReq_mshr_miss_rate 1 # mshr miss rate for UpgradeReq accesses
|
|
|
|
system.cpu.l2cache.UpgradeReq_mshr_misses 14 # number of UpgradeReq MSHR misses
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.l2cache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
|
|
|
|
system.cpu.l2cache.avg_blocked_cycles_no_targets <err: div-0> # average number of cycles each access was blocked
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.l2cache.avg_refs 0.005013 # Average number of references to valid blocks.
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.l2cache.blocked_no_mshrs 0 # number of cycles access was blocked
|
|
|
|
system.cpu.l2cache.blocked_no_targets 0 # number of cycles access was blocked
|
|
|
|
system.cpu.l2cache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked
|
|
|
|
system.cpu.l2cache.blocked_cycles_no_targets 0 # number of cycles access was blocked
|
|
|
|
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.l2cache.demand_accesses 488 # number of demand (read+write) accesses
|
|
|
|
system.cpu.l2cache.demand_avg_miss_latency 3442.386831 # average overall miss latency
|
|
|
|
system.cpu.l2cache.demand_avg_mshr_miss_latency 2442.386831 # average overall mshr miss latency
|
|
|
|
system.cpu.l2cache.demand_hits 2 # number of demand (read+write) hits
|
|
|
|
system.cpu.l2cache.demand_miss_latency 1673000 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.l2cache.demand_miss_rate 0.995902 # miss rate for demand accesses
|
|
|
|
system.cpu.l2cache.demand_misses 486 # number of demand (read+write) misses
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.l2cache.demand_mshr_miss_latency 1187000 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.l2cache.demand_mshr_miss_rate 0.995902 # mshr miss rate for demand accesses
|
|
|
|
system.cpu.l2cache.demand_mshr_misses 486 # number of demand (read+write) MSHR misses
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
|
|
|
|
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.l2cache.overall_accesses 488 # number of overall (read+write) accesses
|
|
|
|
system.cpu.l2cache.overall_avg_miss_latency 3442.386831 # average overall miss latency
|
|
|
|
system.cpu.l2cache.overall_avg_mshr_miss_latency 2442.386831 # average overall mshr miss latency
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.l2cache.overall_hits 2 # number of overall hits
|
|
|
|
system.cpu.l2cache.overall_miss_latency 1673000 # number of overall miss cycles
|
|
|
|
system.cpu.l2cache.overall_miss_rate 0.995902 # miss rate for overall accesses
|
|
|
|
system.cpu.l2cache.overall_misses 486 # number of overall misses
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.l2cache.overall_mshr_miss_latency 1187000 # number of overall MSHR miss cycles
|
|
|
|
system.cpu.l2cache.overall_mshr_miss_rate 0.995902 # mshr miss rate for overall accesses
|
|
|
|
system.cpu.l2cache.overall_mshr_misses 486 # number of overall MSHR misses
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cache
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr 0 # number of hwpf that were already in mshr
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher 0 # number of hwpf that were already in the prefetch queue
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer left
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_identified 0 # number of hwpf identified
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_issued 0 # number of hwpf issued
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit 0 # number of hwpf removed because MSHR allocated
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time
|
|
|
|
system.cpu.l2cache.replacements 0 # number of replacements
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.l2cache.sampled_refs 399 # Sample count of references to valid blocks.
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.l2cache.tagsinuse 223.758944 # Cycle average of tags in use
|
|
|
|
system.cpu.l2cache.total_refs 2 # Total number of references to valid blocks.
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
|
|
|
system.cpu.l2cache.writebacks 0 # number of writebacks
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.numCycles 8341 # number of cpu cycles simulated
|
|
|
|
system.cpu.rename.RENAME:BlockCycles 14 # Number of cycles rename is blocking
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.rename.RENAME:CommittedMaps 4051 # Number of HB maps that are committed
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.rename.RENAME:IdleCycles 5339 # Number of cycles rename is idle
|
|
|
|
system.cpu.rename.RENAME:LSQFullEvents 71 # Number of times rename has blocked due to LSQ full
|
|
|
|
system.cpu.rename.RENAME:RenameLookups 13891 # Number of register rename lookups that rename has made
|
|
|
|
system.cpu.rename.RENAME:RenamedInsts 10852 # Number of instructions processed by rename
|
|
|
|
system.cpu.rename.RENAME:RenamedOperands 8114 # Number of destination operands rename has renamed
|
|
|
|
system.cpu.rename.RENAME:RunCycles 1888 # Number of cycles rename is running
|
|
|
|
system.cpu.rename.RENAME:SquashCycles 726 # Number of cycles rename is squashing
|
|
|
|
system.cpu.rename.RENAME:UnblockCycles 102 # Number of cycles rename is unblocking
|
|
|
|
system.cpu.rename.RENAME:UndoneMaps 4063 # Number of HB maps that are undone due to squashing
|
|
|
|
system.cpu.rename.RENAME:serializeStallCycles 272 # count of cycles rename stalled for serializing inst
|
2007-05-16 01:25:35 +02:00
|
|
|
system.cpu.rename.RENAME:serializingInsts 26 # count of serializing insts renamed
|
2007-08-04 00:04:30 +02:00
|
|
|
system.cpu.rename.RENAME:skidInsts 382 # count of insts added to the skid buffer
|
|
|
|
system.cpu.rename.RENAME:tempSerializingInsts 21 # count of temporary serializing insts renamed
|
|
|
|
system.cpu.timesIdled 3 # Number of times that the entire CPU went into an idle state and unscheduled itself
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.workload.PROG:num_syscalls 17 # Number of system calls
|
|
|
|
|
|
|
|
---------- End Simulation Statistics ----------
|