2011-08-15 03:34:17 +02:00
|
|
|
[root]
|
|
|
|
type=Root
|
|
|
|
children=system
|
2012-02-10 16:51:37 +01:00
|
|
|
full_system=true
|
2011-08-15 03:34:17 +02:00
|
|
|
time_sync_enable=false
|
|
|
|
time_sync_period=100000000000
|
|
|
|
time_sync_spin_threshold=100000000
|
|
|
|
|
|
|
|
[system]
|
|
|
|
type=LinuxX86System
|
2012-11-02 17:50:06 +01:00
|
|
|
children=acpi_description_table_pointer apicbridge bridge cpu e820_table intel_mp_pointer intel_mp_table intrctrl iobus iocache membus pc physmem smbios_table
|
2011-08-15 03:34:17 +02:00
|
|
|
acpi_description_table_pointer=system.acpi_description_table_pointer
|
|
|
|
boot_osflags=earlyprintk=ttyS0 console=ttyS0 lpj=7999923 root=/dev/hda1
|
2012-11-02 17:50:06 +01:00
|
|
|
clock=1000
|
2011-08-15 03:34:17 +02:00
|
|
|
e820_table=system.e820_table
|
|
|
|
init_param=0
|
|
|
|
intel_mp_pointer=system.intel_mp_pointer
|
|
|
|
intel_mp_table=system.intel_mp_table
|
2013-03-28 00:36:21 +01:00
|
|
|
kernel=/scratch/nilay/GEM5/system/binaries/x86_64-vmlinux-2.6.22.9
|
2011-08-15 03:34:17 +02:00
|
|
|
load_addr_mask=18446744073709551615
|
|
|
|
mem_mode=timing
|
2013-01-07 19:05:54 +01:00
|
|
|
mem_ranges=0:134217727
|
2011-08-15 03:34:17 +02:00
|
|
|
memories=system.physmem
|
2012-01-10 16:59:01 +01:00
|
|
|
num_work_ids=16
|
2011-08-15 03:34:17 +02:00
|
|
|
readfile=tests/halt.sh
|
|
|
|
smbios_table=system.smbios_table
|
|
|
|
symbolfile=
|
|
|
|
work_begin_ckpt_count=0
|
|
|
|
work_begin_cpu_id_exit=-1
|
|
|
|
work_begin_exit_count=0
|
|
|
|
work_cpus_ckpt_count=0
|
|
|
|
work_end_ckpt_count=0
|
|
|
|
work_end_exit_count=0
|
|
|
|
work_item_id=-1
|
2012-04-24 09:48:57 +02:00
|
|
|
system_port=system.membus.slave[1]
|
2011-08-15 03:34:17 +02:00
|
|
|
|
|
|
|
[system.acpi_description_table_pointer]
|
|
|
|
type=X86ACPIRSDP
|
|
|
|
children=xsdt
|
|
|
|
oem_id=
|
|
|
|
revision=2
|
|
|
|
rsdt=Null
|
|
|
|
xsdt=system.acpi_description_table_pointer.xsdt
|
|
|
|
|
|
|
|
[system.acpi_description_table_pointer.xsdt]
|
|
|
|
type=X86ACPIXSDT
|
|
|
|
creator_id=
|
|
|
|
creator_revision=0
|
|
|
|
entries=
|
|
|
|
oem_id=
|
|
|
|
oem_revision=0
|
|
|
|
oem_table_id=
|
|
|
|
|
2012-02-12 23:07:43 +01:00
|
|
|
[system.apicbridge]
|
|
|
|
type=Bridge
|
2012-11-02 17:50:06 +01:00
|
|
|
clock=1000
|
2012-02-12 23:07:43 +01:00
|
|
|
delay=50000
|
|
|
|
ranges=11529215046068469760:11529215046068473855
|
|
|
|
req_size=16
|
|
|
|
resp_size=16
|
2012-04-24 09:48:57 +02:00
|
|
|
master=system.membus.slave[0]
|
|
|
|
slave=system.iobus.master[0]
|
2012-02-12 23:07:43 +01:00
|
|
|
|
2011-08-15 03:34:17 +02:00
|
|
|
[system.bridge]
|
|
|
|
type=Bridge
|
2012-11-02 17:50:06 +01:00
|
|
|
clock=1000
|
2011-08-15 03:34:17 +02:00
|
|
|
delay=50000
|
2012-01-25 18:19:50 +01:00
|
|
|
ranges=4273995776:4273999871 9223372036854775808:11529215046068469759 13835058055282163712:18446744073709551615
|
|
|
|
req_size=16
|
|
|
|
resp_size=16
|
2012-04-24 09:48:57 +02:00
|
|
|
master=system.iobus.slave[0]
|
|
|
|
slave=system.membus.master[1]
|
2011-08-15 03:34:17 +02:00
|
|
|
|
|
|
|
[system.cpu]
|
|
|
|
type=DerivO3CPU
|
2013-01-24 19:29:00 +01:00
|
|
|
children=branchPred dcache dtb dtb_walker_cache fuPool icache interrupts isa itb itb_walker_cache l2cache toL2Bus tracer
|
2011-08-15 03:34:17 +02:00
|
|
|
LFSTSize=1024
|
|
|
|
LQEntries=32
|
|
|
|
LSQCheckLoads=true
|
|
|
|
LSQDepCheckShift=4
|
|
|
|
SQEntries=32
|
|
|
|
SSITSize=1024
|
|
|
|
activity=0
|
|
|
|
backComSize=5
|
2013-01-24 19:29:00 +01:00
|
|
|
branchPred=system.cpu.branchPred
|
2011-08-15 03:34:17 +02:00
|
|
|
cachePorts=200
|
|
|
|
checker=Null
|
|
|
|
clock=500
|
|
|
|
commitToDecodeDelay=1
|
|
|
|
commitToFetchDelay=1
|
|
|
|
commitToIEWDelay=1
|
|
|
|
commitToRenameDelay=1
|
|
|
|
commitWidth=8
|
|
|
|
cpu_id=0
|
|
|
|
decodeToFetchDelay=1
|
|
|
|
decodeToRenameDelay=1
|
|
|
|
decodeWidth=8
|
|
|
|
dispatchWidth=8
|
|
|
|
do_checkpoint_insts=true
|
|
|
|
do_quiesce=true
|
|
|
|
do_statistics_insts=true
|
|
|
|
dtb=system.cpu.dtb
|
|
|
|
fetchToDecodeDelay=1
|
|
|
|
fetchTrapLatency=1
|
|
|
|
fetchWidth=8
|
|
|
|
forwardComSize=5
|
|
|
|
fuPool=system.cpu.fuPool
|
|
|
|
function_trace=false
|
|
|
|
function_trace_start=0
|
|
|
|
iewToCommitDelay=1
|
|
|
|
iewToDecodeDelay=1
|
|
|
|
iewToFetchDelay=1
|
|
|
|
iewToRenameDelay=1
|
|
|
|
interrupts=system.cpu.interrupts
|
2012-11-02 17:50:06 +01:00
|
|
|
isa=system.cpu.isa
|
2011-08-15 03:34:17 +02:00
|
|
|
issueToExecuteDelay=1
|
|
|
|
issueWidth=8
|
|
|
|
itb=system.cpu.itb
|
|
|
|
max_insts_all_threads=0
|
|
|
|
max_insts_any_thread=0
|
|
|
|
max_loads_all_threads=0
|
|
|
|
max_loads_any_thread=0
|
2012-01-29 02:09:17 +01:00
|
|
|
needsTSO=true
|
2011-08-15 03:34:17 +02:00
|
|
|
numIQEntries=64
|
|
|
|
numPhysFloatRegs=256
|
|
|
|
numPhysIntRegs=256
|
|
|
|
numROBEntries=192
|
|
|
|
numRobs=1
|
|
|
|
numThreads=1
|
|
|
|
profile=0
|
|
|
|
progress_interval=0
|
|
|
|
renameToDecodeDelay=1
|
|
|
|
renameToFetchDelay=1
|
|
|
|
renameToIEWDelay=2
|
|
|
|
renameToROBDelay=1
|
|
|
|
renameWidth=8
|
|
|
|
smtCommitPolicy=RoundRobin
|
|
|
|
smtFetchPolicy=SingleThread
|
|
|
|
smtIQPolicy=Partitioned
|
|
|
|
smtIQThreshold=100
|
|
|
|
smtLSQPolicy=Partitioned
|
|
|
|
smtLSQThreshold=100
|
|
|
|
smtNumFetchingThreads=1
|
|
|
|
smtROBPolicy=Partitioned
|
|
|
|
smtROBThreshold=100
|
|
|
|
squashWidth=8
|
2011-08-19 22:08:08 +02:00
|
|
|
store_set_clear_period=250000
|
2013-01-07 19:05:54 +01:00
|
|
|
switched_out=false
|
2011-08-15 03:34:17 +02:00
|
|
|
system=system
|
|
|
|
tracer=system.cpu.tracer
|
|
|
|
trapLatency=13
|
|
|
|
wbDepth=1
|
|
|
|
wbWidth=8
|
2012-02-10 16:51:37 +01:00
|
|
|
workload=
|
2011-08-15 03:34:17 +02:00
|
|
|
dcache_port=system.cpu.dcache.cpu_side
|
|
|
|
icache_port=system.cpu.icache.cpu_side
|
|
|
|
|
2013-01-24 19:29:00 +01:00
|
|
|
[system.cpu.branchPred]
|
|
|
|
type=BranchPredictor
|
|
|
|
BTBEntries=4096
|
|
|
|
BTBTagSize=16
|
|
|
|
RASSize=16
|
|
|
|
choiceCtrBits=2
|
|
|
|
choicePredictorSize=8192
|
|
|
|
globalCtrBits=2
|
|
|
|
globalHistoryBits=13
|
|
|
|
globalPredictorSize=8192
|
|
|
|
instShiftAmt=2
|
|
|
|
localCtrBits=2
|
|
|
|
localHistoryBits=11
|
|
|
|
localHistoryTableSize=2048
|
|
|
|
localPredictorSize=2048
|
|
|
|
numThreads=1
|
|
|
|
predType=tournament
|
|
|
|
|
2011-08-15 03:34:17 +02:00
|
|
|
[system.cpu.dcache]
|
|
|
|
type=BaseCache
|
2012-04-24 09:48:57 +02:00
|
|
|
addr_ranges=0:18446744073709551615
|
2011-08-15 03:34:17 +02:00
|
|
|
assoc=4
|
|
|
|
block_size=64
|
2012-11-02 17:50:06 +01:00
|
|
|
clock=500
|
2011-08-15 03:34:17 +02:00
|
|
|
forward_snoops=true
|
2012-11-02 17:50:06 +01:00
|
|
|
hit_latency=2
|
2011-08-15 03:34:17 +02:00
|
|
|
is_top_level=true
|
|
|
|
max_miss_count=0
|
|
|
|
mshrs=4
|
|
|
|
prefetch_on_access=false
|
2012-02-12 23:07:43 +01:00
|
|
|
prefetcher=Null
|
2012-11-02 17:50:06 +01:00
|
|
|
response_latency=2
|
2011-08-15 03:34:17 +02:00
|
|
|
size=32768
|
2012-02-12 23:07:43 +01:00
|
|
|
system=system
|
2011-08-15 03:34:17 +02:00
|
|
|
tgts_per_mshr=20
|
|
|
|
two_queue=false
|
|
|
|
write_buffers=8
|
|
|
|
cpu_side=system.cpu.dcache_port
|
2012-11-02 17:50:06 +01:00
|
|
|
mem_side=system.cpu.toL2Bus.slave[1]
|
2011-08-15 03:34:17 +02:00
|
|
|
|
|
|
|
[system.cpu.dtb]
|
|
|
|
type=X86TLB
|
|
|
|
children=walker
|
|
|
|
size=64
|
|
|
|
walker=system.cpu.dtb.walker
|
|
|
|
|
|
|
|
[system.cpu.dtb.walker]
|
|
|
|
type=X86PagetableWalker
|
2012-11-02 17:50:06 +01:00
|
|
|
clock=500
|
2011-08-15 03:34:17 +02:00
|
|
|
system=system
|
|
|
|
port=system.cpu.dtb_walker_cache.cpu_side
|
|
|
|
|
|
|
|
[system.cpu.dtb_walker_cache]
|
|
|
|
type=BaseCache
|
2012-04-24 09:48:57 +02:00
|
|
|
addr_ranges=0:18446744073709551615
|
2011-08-15 03:34:17 +02:00
|
|
|
assoc=2
|
|
|
|
block_size=64
|
2012-11-02 17:50:06 +01:00
|
|
|
clock=500
|
2011-08-15 03:34:17 +02:00
|
|
|
forward_snoops=true
|
2012-11-02 17:50:06 +01:00
|
|
|
hit_latency=2
|
|
|
|
is_top_level=true
|
2011-08-15 03:34:17 +02:00
|
|
|
max_miss_count=0
|
|
|
|
mshrs=10
|
|
|
|
prefetch_on_access=false
|
2012-02-12 23:07:43 +01:00
|
|
|
prefetcher=Null
|
2012-11-02 17:50:06 +01:00
|
|
|
response_latency=2
|
2011-08-15 03:34:17 +02:00
|
|
|
size=1024
|
2012-02-12 23:07:43 +01:00
|
|
|
system=system
|
2011-08-15 03:34:17 +02:00
|
|
|
tgts_per_mshr=12
|
|
|
|
two_queue=false
|
|
|
|
write_buffers=8
|
|
|
|
cpu_side=system.cpu.dtb.walker.port
|
2012-11-02 17:50:06 +01:00
|
|
|
mem_side=system.cpu.toL2Bus.slave[3]
|
2011-08-15 03:34:17 +02:00
|
|
|
|
|
|
|
[system.cpu.fuPool]
|
|
|
|
type=FUPool
|
|
|
|
children=FUList0 FUList1 FUList2 FUList3 FUList4 FUList5 FUList6 FUList7 FUList8
|
|
|
|
FUList=system.cpu.fuPool.FUList0 system.cpu.fuPool.FUList1 system.cpu.fuPool.FUList2 system.cpu.fuPool.FUList3 system.cpu.fuPool.FUList4 system.cpu.fuPool.FUList5 system.cpu.fuPool.FUList6 system.cpu.fuPool.FUList7 system.cpu.fuPool.FUList8
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList0]
|
|
|
|
type=FUDesc
|
|
|
|
children=opList
|
|
|
|
count=6
|
|
|
|
opList=system.cpu.fuPool.FUList0.opList
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList0.opList]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=IntAlu
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList1]
|
|
|
|
type=FUDesc
|
|
|
|
children=opList0 opList1
|
|
|
|
count=2
|
|
|
|
opList=system.cpu.fuPool.FUList1.opList0 system.cpu.fuPool.FUList1.opList1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList1.opList0]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=IntMult
|
|
|
|
opLat=3
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList1.opList1]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=19
|
|
|
|
opClass=IntDiv
|
|
|
|
opLat=20
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList2]
|
|
|
|
type=FUDesc
|
|
|
|
children=opList0 opList1 opList2
|
|
|
|
count=4
|
|
|
|
opList=system.cpu.fuPool.FUList2.opList0 system.cpu.fuPool.FUList2.opList1 system.cpu.fuPool.FUList2.opList2
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList2.opList0]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=FloatAdd
|
|
|
|
opLat=2
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList2.opList1]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=FloatCmp
|
|
|
|
opLat=2
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList2.opList2]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=FloatCvt
|
|
|
|
opLat=2
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList3]
|
|
|
|
type=FUDesc
|
|
|
|
children=opList0 opList1 opList2
|
|
|
|
count=2
|
|
|
|
opList=system.cpu.fuPool.FUList3.opList0 system.cpu.fuPool.FUList3.opList1 system.cpu.fuPool.FUList3.opList2
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList3.opList0]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=FloatMult
|
|
|
|
opLat=4
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList3.opList1]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=12
|
|
|
|
opClass=FloatDiv
|
|
|
|
opLat=12
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList3.opList2]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=24
|
|
|
|
opClass=FloatSqrt
|
|
|
|
opLat=24
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList4]
|
|
|
|
type=FUDesc
|
|
|
|
children=opList
|
|
|
|
count=0
|
|
|
|
opList=system.cpu.fuPool.FUList4.opList
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList4.opList]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=MemRead
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5]
|
|
|
|
type=FUDesc
|
|
|
|
children=opList00 opList01 opList02 opList03 opList04 opList05 opList06 opList07 opList08 opList09 opList10 opList11 opList12 opList13 opList14 opList15 opList16 opList17 opList18 opList19
|
|
|
|
count=4
|
|
|
|
opList=system.cpu.fuPool.FUList5.opList00 system.cpu.fuPool.FUList5.opList01 system.cpu.fuPool.FUList5.opList02 system.cpu.fuPool.FUList5.opList03 system.cpu.fuPool.FUList5.opList04 system.cpu.fuPool.FUList5.opList05 system.cpu.fuPool.FUList5.opList06 system.cpu.fuPool.FUList5.opList07 system.cpu.fuPool.FUList5.opList08 system.cpu.fuPool.FUList5.opList09 system.cpu.fuPool.FUList5.opList10 system.cpu.fuPool.FUList5.opList11 system.cpu.fuPool.FUList5.opList12 system.cpu.fuPool.FUList5.opList13 system.cpu.fuPool.FUList5.opList14 system.cpu.fuPool.FUList5.opList15 system.cpu.fuPool.FUList5.opList16 system.cpu.fuPool.FUList5.opList17 system.cpu.fuPool.FUList5.opList18 system.cpu.fuPool.FUList5.opList19
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList00]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdAdd
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList01]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdAddAcc
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList02]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdAlu
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList03]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdCmp
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList04]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdCvt
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList05]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdMisc
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList06]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdMult
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList07]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdMultAcc
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList08]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdShift
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList09]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdShiftAcc
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList10]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdSqrt
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList11]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdFloatAdd
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList12]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdFloatAlu
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList13]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdFloatCmp
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList14]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdFloatCvt
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList15]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdFloatDiv
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList16]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdFloatMisc
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList17]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdFloatMult
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList18]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdFloatMultAcc
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList5.opList19]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=SimdFloatSqrt
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList6]
|
|
|
|
type=FUDesc
|
|
|
|
children=opList
|
|
|
|
count=0
|
|
|
|
opList=system.cpu.fuPool.FUList6.opList
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList6.opList]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=MemWrite
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList7]
|
|
|
|
type=FUDesc
|
|
|
|
children=opList0 opList1
|
|
|
|
count=4
|
|
|
|
opList=system.cpu.fuPool.FUList7.opList0 system.cpu.fuPool.FUList7.opList1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList7.opList0]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=MemRead
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList7.opList1]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=1
|
|
|
|
opClass=MemWrite
|
|
|
|
opLat=1
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList8]
|
|
|
|
type=FUDesc
|
|
|
|
children=opList
|
|
|
|
count=1
|
|
|
|
opList=system.cpu.fuPool.FUList8.opList
|
|
|
|
|
|
|
|
[system.cpu.fuPool.FUList8.opList]
|
|
|
|
type=OpDesc
|
|
|
|
issueLat=3
|
|
|
|
opClass=IprAccess
|
|
|
|
opLat=3
|
|
|
|
|
|
|
|
[system.cpu.icache]
|
|
|
|
type=BaseCache
|
2012-04-24 09:48:57 +02:00
|
|
|
addr_ranges=0:18446744073709551615
|
2011-08-15 03:34:17 +02:00
|
|
|
assoc=1
|
|
|
|
block_size=64
|
2012-11-02 17:50:06 +01:00
|
|
|
clock=500
|
2011-08-15 03:34:17 +02:00
|
|
|
forward_snoops=true
|
2012-11-02 17:50:06 +01:00
|
|
|
hit_latency=2
|
2011-08-15 03:34:17 +02:00
|
|
|
is_top_level=true
|
|
|
|
max_miss_count=0
|
|
|
|
mshrs=4
|
|
|
|
prefetch_on_access=false
|
2012-02-12 23:07:43 +01:00
|
|
|
prefetcher=Null
|
2012-11-02 17:50:06 +01:00
|
|
|
response_latency=2
|
2011-08-15 03:34:17 +02:00
|
|
|
size=32768
|
2012-02-12 23:07:43 +01:00
|
|
|
system=system
|
2011-08-15 03:34:17 +02:00
|
|
|
tgts_per_mshr=20
|
|
|
|
two_queue=false
|
|
|
|
write_buffers=8
|
|
|
|
cpu_side=system.cpu.icache_port
|
2012-11-02 17:50:06 +01:00
|
|
|
mem_side=system.cpu.toL2Bus.slave[0]
|
2011-08-15 03:34:17 +02:00
|
|
|
|
|
|
|
[system.cpu.interrupts]
|
|
|
|
type=X86LocalApic
|
2013-03-05 05:33:47 +01:00
|
|
|
clock=8000
|
2011-08-15 03:34:17 +02:00
|
|
|
int_latency=1000
|
|
|
|
pio_addr=2305843009213693952
|
2012-09-11 16:34:40 +02:00
|
|
|
pio_latency=100000
|
2011-08-15 03:34:17 +02:00
|
|
|
system=system
|
2013-01-07 19:05:54 +01:00
|
|
|
int_master=system.membus.slave[3]
|
2012-04-24 09:48:57 +02:00
|
|
|
int_slave=system.membus.master[3]
|
|
|
|
pio=system.membus.master[2]
|
2011-08-15 03:34:17 +02:00
|
|
|
|
2012-11-02 17:50:06 +01:00
|
|
|
[system.cpu.isa]
|
|
|
|
type=X86ISA
|
|
|
|
|
2011-08-15 03:34:17 +02:00
|
|
|
[system.cpu.itb]
|
|
|
|
type=X86TLB
|
|
|
|
children=walker
|
|
|
|
size=64
|
|
|
|
walker=system.cpu.itb.walker
|
|
|
|
|
|
|
|
[system.cpu.itb.walker]
|
|
|
|
type=X86PagetableWalker
|
2012-11-02 17:50:06 +01:00
|
|
|
clock=500
|
2011-08-15 03:34:17 +02:00
|
|
|
system=system
|
|
|
|
port=system.cpu.itb_walker_cache.cpu_side
|
|
|
|
|
|
|
|
[system.cpu.itb_walker_cache]
|
|
|
|
type=BaseCache
|
2012-04-24 09:48:57 +02:00
|
|
|
addr_ranges=0:18446744073709551615
|
2011-08-15 03:34:17 +02:00
|
|
|
assoc=2
|
|
|
|
block_size=64
|
2012-11-02 17:50:06 +01:00
|
|
|
clock=500
|
2011-08-15 03:34:17 +02:00
|
|
|
forward_snoops=true
|
2012-11-02 17:50:06 +01:00
|
|
|
hit_latency=2
|
|
|
|
is_top_level=true
|
2011-08-15 03:34:17 +02:00
|
|
|
max_miss_count=0
|
|
|
|
mshrs=10
|
|
|
|
prefetch_on_access=false
|
2012-02-12 23:07:43 +01:00
|
|
|
prefetcher=Null
|
2012-11-02 17:50:06 +01:00
|
|
|
response_latency=2
|
2011-08-15 03:34:17 +02:00
|
|
|
size=1024
|
2012-02-12 23:07:43 +01:00
|
|
|
system=system
|
2011-08-15 03:34:17 +02:00
|
|
|
tgts_per_mshr=12
|
|
|
|
two_queue=false
|
|
|
|
write_buffers=8
|
|
|
|
cpu_side=system.cpu.itb.walker.port
|
2012-11-02 17:50:06 +01:00
|
|
|
mem_side=system.cpu.toL2Bus.slave[2]
|
|
|
|
|
|
|
|
[system.cpu.l2cache]
|
|
|
|
type=BaseCache
|
|
|
|
addr_ranges=0:18446744073709551615
|
|
|
|
assoc=8
|
|
|
|
block_size=64
|
|
|
|
clock=500
|
|
|
|
forward_snoops=true
|
|
|
|
hit_latency=20
|
|
|
|
is_top_level=false
|
|
|
|
max_miss_count=0
|
|
|
|
mshrs=20
|
|
|
|
prefetch_on_access=false
|
|
|
|
prefetcher=Null
|
|
|
|
response_latency=20
|
|
|
|
size=4194304
|
|
|
|
system=system
|
|
|
|
tgts_per_mshr=12
|
|
|
|
two_queue=false
|
|
|
|
write_buffers=8
|
|
|
|
cpu_side=system.cpu.toL2Bus.master[0]
|
2013-01-07 19:05:54 +01:00
|
|
|
mem_side=system.membus.slave[2]
|
2012-11-02 17:50:06 +01:00
|
|
|
|
|
|
|
[system.cpu.toL2Bus]
|
|
|
|
type=CoherentBus
|
|
|
|
block_size=64
|
|
|
|
clock=500
|
|
|
|
header_cycles=1
|
2013-02-15 23:40:14 +01:00
|
|
|
system=system
|
2012-11-02 17:50:06 +01:00
|
|
|
use_default_range=false
|
|
|
|
width=32
|
|
|
|
master=system.cpu.l2cache.cpu_side
|
|
|
|
slave=system.cpu.icache.mem_side system.cpu.dcache.mem_side system.cpu.itb_walker_cache.mem_side system.cpu.dtb_walker_cache.mem_side
|
2011-08-15 03:34:17 +02:00
|
|
|
|
|
|
|
[system.cpu.tracer]
|
|
|
|
type=ExeTracer
|
|
|
|
|
|
|
|
[system.e820_table]
|
|
|
|
type=X86E820Table
|
2013-03-29 20:05:36 +01:00
|
|
|
children=entries0 entries1 entries2
|
|
|
|
entries=system.e820_table.entries0 system.e820_table.entries1 system.e820_table.entries2
|
2011-08-15 03:34:17 +02:00
|
|
|
|
|
|
|
[system.e820_table.entries0]
|
|
|
|
type=X86E820Entry
|
|
|
|
addr=0
|
2013-03-29 20:05:36 +01:00
|
|
|
range_type=1
|
|
|
|
size=654336
|
2011-08-15 03:34:17 +02:00
|
|
|
|
|
|
|
[system.e820_table.entries1]
|
|
|
|
type=X86E820Entry
|
2013-03-29 20:05:36 +01:00
|
|
|
addr=654336
|
|
|
|
range_type=2
|
|
|
|
size=394240
|
|
|
|
|
|
|
|
[system.e820_table.entries2]
|
|
|
|
type=X86E820Entry
|
2011-08-15 03:34:17 +02:00
|
|
|
addr=1048576
|
|
|
|
range_type=1
|
|
|
|
size=133169152
|
|
|
|
|
|
|
|
[system.intel_mp_pointer]
|
|
|
|
type=X86IntelMPFloatingPointer
|
|
|
|
default_config=0
|
|
|
|
imcr_present=true
|
|
|
|
spec_rev=4
|
|
|
|
|
|
|
|
[system.intel_mp_table]
|
|
|
|
type=X86IntelMPConfigTable
|
|
|
|
children=base_entries00 base_entries01 base_entries02 base_entries03 base_entries04 base_entries05 base_entries06 base_entries07 base_entries08 base_entries09 base_entries10 base_entries11 base_entries12 base_entries13 base_entries14 base_entries15 base_entries16 base_entries17 base_entries18 base_entries19 base_entries20 base_entries21 base_entries22 base_entries23 base_entries24 base_entries25 base_entries26 base_entries27 base_entries28 base_entries29 base_entries30 base_entries31 base_entries32 ext_entries
|
|
|
|
base_entries=system.intel_mp_table.base_entries00 system.intel_mp_table.base_entries01 system.intel_mp_table.base_entries02 system.intel_mp_table.base_entries03 system.intel_mp_table.base_entries04 system.intel_mp_table.base_entries05 system.intel_mp_table.base_entries06 system.intel_mp_table.base_entries07 system.intel_mp_table.base_entries08 system.intel_mp_table.base_entries09 system.intel_mp_table.base_entries10 system.intel_mp_table.base_entries11 system.intel_mp_table.base_entries12 system.intel_mp_table.base_entries13 system.intel_mp_table.base_entries14 system.intel_mp_table.base_entries15 system.intel_mp_table.base_entries16 system.intel_mp_table.base_entries17 system.intel_mp_table.base_entries18 system.intel_mp_table.base_entries19 system.intel_mp_table.base_entries20 system.intel_mp_table.base_entries21 system.intel_mp_table.base_entries22 system.intel_mp_table.base_entries23 system.intel_mp_table.base_entries24 system.intel_mp_table.base_entries25 system.intel_mp_table.base_entries26 system.intel_mp_table.base_entries27 system.intel_mp_table.base_entries28 system.intel_mp_table.base_entries29 system.intel_mp_table.base_entries30 system.intel_mp_table.base_entries31 system.intel_mp_table.base_entries32
|
|
|
|
ext_entries=system.intel_mp_table.ext_entries
|
|
|
|
local_apic=4276092928
|
|
|
|
oem_id=
|
|
|
|
oem_table_addr=0
|
|
|
|
oem_table_size=0
|
|
|
|
product_id=
|
|
|
|
spec_rev=4
|
|
|
|
|
|
|
|
[system.intel_mp_table.base_entries00]
|
|
|
|
type=X86IntelMPProcessor
|
|
|
|
bootstrap=true
|
|
|
|
enable=true
|
|
|
|
family=0
|
|
|
|
feature_flags=0
|
|
|
|
local_apic_id=0
|
|
|
|
local_apic_version=20
|
|
|
|
model=0
|
|
|
|
stepping=0
|
|
|
|
|
|
|
|
[system.intel_mp_table.base_entries01]
|
|
|
|
type=X86IntelMPIOAPIC
|
|
|
|
address=4273995776
|
|
|
|
enable=true
|
|
|
|
id=1
|
|
|
|
version=17
|
|
|
|
|
|
|
|
[system.intel_mp_table.base_entries02]
|
|
|
|
type=X86IntelMPBus
|
|
|
|
bus_id=0
|
|
|
|
bus_type=ISA
|
|
|
|
|
|
|
|
[system.intel_mp_table.base_entries03]
|
|
|
|
type=X86IntelMPBus
|
|
|
|
bus_id=1
|
|
|
|
bus_type=PCI
|
|
|
|
|
|
|
|
[system.intel_mp_table.base_entries04]
|
|
|
|
type=X86IntelMPIOIntAssignment
|
|
|
|
dest_io_apic_id=1
|
|
|
|
dest_io_apic_intin=16
|
|
|
|
interrupt_type=INT
|
|
|
|
polarity=ConformPolarity
|
|
|
|
source_bus_id=1
|
|
|
|
source_bus_irq=16
|
|
|
|
trigger=ConformTrigger
|
|
|
|
|
|
|
|
[system.intel_mp_table.base_entries05]
|
|
|
|
type=X86IntelMPIOIntAssignment
|
|
|
|
dest_io_apic_id=1
|
|
|
|
dest_io_apic_intin=0
|
|
|
|
interrupt_type=ExtInt
|
|
|
|
polarity=ConformPolarity
|
|
|
|
source_bus_id=0
|
|
|
|
source_bus_irq=0
|
|
|
|
trigger=ConformTrigger
|
|
|
|
|
|
|
|
[system.intel_mp_table.base_entries06]
|
|
|
|
type=X86IntelMPIOIntAssignment
|
|
|
|
dest_io_apic_id=1
|
|
|
|
dest_io_apic_intin=2
|
|
|
|
interrupt_type=INT
|
|
|
|
polarity=ConformPolarity
|
|
|
|
source_bus_id=0
|
|
|
|
source_bus_irq=0
|
|
|
|
trigger=ConformTrigger
|
|
|
|
|
|
|
|
[system.intel_mp_table.base_entries07]
|
|
|
|
type=X86IntelMPIOIntAssignment
|
|
|
|
dest_io_apic_id=1
|
|
|
|
dest_io_apic_intin=0
|
|
|
|
interrupt_type=ExtInt
|
|
|
|
polarity=ConformPolarity
|
|
|
|
source_bus_id=0
|
|
|
|
source_bus_irq=1
|
|
|
|
trigger=ConformTrigger
|
|
|
|
|
|
|
|
[system.intel_mp_table.base_entries08]
|
|
|
|
type=X86IntelMPIOIntAssignment
|
|
|
|
dest_io_apic_id=1
|
|
|
|
dest_io_apic_intin=1
|
|
|
|
interrupt_type=INT
|
|
|
|
polarity=ConformPolarity
|
|
|
|
source_bus_id=0
|
|
|
|
source_bus_irq=1
|
|
|
|
trigger=ConformTrigger
|
|
|
|
|
|
|
|
[system.intel_mp_table.base_entries09]
|
|
|
|
type=X86IntelMPIOIntAssignment
|
|
|
|
dest_io_apic_id=1
|
|
|
|
dest_io_apic_intin=0
|
|
|
|
interrupt_type=ExtInt
|
|
|
|
polarity=ConformPolarity
|
|
|
|
source_bus_id=0
|
|
|
|
source_bus_irq=3
|
|
|
|
trigger=ConformTrigger
|
|
|
|
|
|
|
|
[system.intel_mp_table.base_entries10]
|
|
|
|
type=X86IntelMPIOIntAssignment
|
|
|
|
dest_io_apic_id=1
|
|
|
|
dest_io_apic_intin=3
|
|
|
|
interrupt_type=INT
|
|
|
|
polarity=ConformPolarity
|
|
|
|
source_bus_id=0
|
|
|
|
source_bus_irq=3
|
|
|
|
trigger=ConformTrigger
|
|
|
|
|
|
|
|
[system.intel_mp_table.base_entries11]
|
|
|
|
type=X86IntelMPIOIntAssignment
|
|
|
|
dest_io_apic_id=1
|
|
|
|
dest_io_apic_intin=0
|
|
|
|
interrupt_type=ExtInt
|
|
|
|
polarity=ConformPolarity
|
|
|
|
source_bus_id=0
|
|
|
|
source_bus_irq=4
|
|
|
|
trigger=ConformTrigger
|
|
|
|
|
|
|
|
[system.intel_mp_table.base_entries12]
|
|
|
|
type=X86IntelMPIOIntAssignment
|
|
|
|
dest_io_apic_id=1
|
|
|
|
dest_io_apic_intin=4
|
|
|
|
interrupt_type=INT
|
|
|
|
polarity=ConformPolarity
|
|
|
|
source_bus_id=0
|
|
|
|
source_bus_irq=4
|
|
|
|
trigger=ConformTrigger
|
|
|
|
|
|
|
|
[system.intel_mp_table.base_entries13]
|
|
|
|
type=X86IntelMPIOIntAssignment
|
|
|
|
dest_io_apic_id=1
|
|
|
|
dest_io_apic_intin=0
|
|
|
|
interrupt_type=ExtInt
|
|
|
|
polarity=ConformPolarity
|
|
|
|
source_bus_id=0
|
|
|
|
source_bus_irq=5
|
|
|
|
trigger=ConformTrigger
|
|
|
|
|
|
|
|
[system.intel_mp_table.base_entries14]
|
|
|
|
type=X86IntelMPIOIntAssignment
|
|
|
|
dest_io_apic_id=1
|
|
|
|
dest_io_apic_intin=5
|
|
|
|
interrupt_type=INT
|
|
|
|
polarity=ConformPolarity
|
|
|
|
source_bus_id=0
|
|
|
|
source_bus_irq=5
|
|
|
|
trigger=ConformTrigger
|
|
|
|
|
|
|
|
[system.intel_mp_table.base_entries15]
|
|
|
|
type=X86IntelMPIOIntAssignment
|
|
|
|
dest_io_apic_id=1
|
|
|
|
dest_io_apic_intin=0
|
|
|
|
interrupt_type=ExtInt
|
|
|
|
polarity=ConformPolarity
|
|
|
|
source_bus_id=0
|
|
|
|
source_bus_irq=6
|
|
|
|
trigger=ConformTrigger
|
|
|
|
|
|
|
|
[system.intel_mp_table.base_entries16]
|
|
|
|
type=X86IntelMPIOIntAssignment
|
|
|
|
dest_io_apic_id=1
|
|
|
|
dest_io_apic_intin=6
|
|
|
|
interrupt_type=INT
|
|
|
|
polarity=ConformPolarity
|
|
|
|
source_bus_id=0
|
|
|
|
source_bus_irq=6
|
|
|
|
trigger=ConformTrigger
|
|
|
|
|
|
|
|
[system.intel_mp_table.base_entries17]
|
|
|
|
type=X86IntelMPIOIntAssignment
|
|
|
|
dest_io_apic_id=1
|
|
|
|
dest_io_apic_intin=0
|
|
|
|
interrupt_type=ExtInt
|
|
|
|
polarity=ConformPolarity
|
|
|
|
source_bus_id=0
|
|
|
|
source_bus_irq=7
|
|
|
|
trigger=ConformTrigger
|
|
|
|
|
|
|
|
[system.intel_mp_table.base_entries18]
|
|
|
|
type=X86IntelMPIOIntAssignment
|
|
|
|
dest_io_apic_id=1
|
|
|
|
dest_io_apic_intin=7
|
|
|
|
interrupt_type=INT
|
|
|
|
polarity=ConformPolarity
|
|
|
|
source_bus_id=0
|
|
|
|
source_bus_irq=7
|
|
|
|
trigger=ConformTrigger
|
|
|
|
|
|
|
|
[system.intel_mp_table.base_entries19]
|
|
|
|
type=X86IntelMPIOIntAssignment
|
|
|
|
dest_io_apic_id=1
|
|
|
|
dest_io_apic_intin=0
|
|
|
|
interrupt_type=ExtInt
|
|
|
|
polarity=ConformPolarity
|
|
|
|
source_bus_id=0
|
|
|
|
source_bus_irq=8
|
|
|
|
trigger=ConformTrigger
|
|
|
|
|
|
|
|
[system.intel_mp_table.base_entries20]
|
|
|
|
type=X86IntelMPIOIntAssignment
|
|
|
|
dest_io_apic_id=1
|
|
|
|
dest_io_apic_intin=8
|
|
|
|
interrupt_type=INT
|
|
|
|
polarity=ConformPolarity
|
|
|
|
source_bus_id=0
|
|
|
|
source_bus_irq=8
|
|
|
|
trigger=ConformTrigger
|
|
|
|
|
|
|
|
[system.intel_mp_table.base_entries21]
|
|
|
|
type=X86IntelMPIOIntAssignment
|
|
|
|
dest_io_apic_id=1
|
|
|
|
dest_io_apic_intin=0
|
|
|
|
interrupt_type=ExtInt
|
|
|
|
polarity=ConformPolarity
|
|
|
|
source_bus_id=0
|
|
|
|
source_bus_irq=9
|
|
|
|
trigger=ConformTrigger
|
|
|
|
|
|
|
|
[system.intel_mp_table.base_entries22]
|
|
|
|
type=X86IntelMPIOIntAssignment
|
|
|
|
dest_io_apic_id=1
|
|
|
|
dest_io_apic_intin=9
|
|
|
|
interrupt_type=INT
|
|
|
|
polarity=ConformPolarity
|
|
|
|
source_bus_id=0
|
|
|
|
source_bus_irq=9
|
|
|
|
trigger=ConformTrigger
|
|
|
|
|
|
|
|
[system.intel_mp_table.base_entries23]
|
|
|
|
type=X86IntelMPIOIntAssignment
|
|
|
|
dest_io_apic_id=1
|
|
|
|
dest_io_apic_intin=0
|
|
|
|
interrupt_type=ExtInt
|
|
|
|
polarity=ConformPolarity
|
|
|
|
source_bus_id=0
|
|
|
|
source_bus_irq=10
|
|
|
|
trigger=ConformTrigger
|
|
|
|
|
|
|
|
[system.intel_mp_table.base_entries24]
|
|
|
|
type=X86IntelMPIOIntAssignment
|
|
|
|
dest_io_apic_id=1
|
|
|
|
dest_io_apic_intin=10
|
|
|
|
interrupt_type=INT
|
|
|
|
polarity=ConformPolarity
|
|
|
|
source_bus_id=0
|
|
|
|
source_bus_irq=10
|
|
|
|
trigger=ConformTrigger
|
|
|
|
|
|
|
|
[system.intel_mp_table.base_entries25]
|
|
|
|
type=X86IntelMPIOIntAssignment
|
|
|
|
dest_io_apic_id=1
|
|
|
|
dest_io_apic_intin=0
|
|
|
|
interrupt_type=ExtInt
|
|
|
|
polarity=ConformPolarity
|
|
|
|
source_bus_id=0
|
|
|
|
source_bus_irq=11
|
|
|
|
trigger=ConformTrigger
|
|
|
|
|
|
|
|
[system.intel_mp_table.base_entries26]
|
|
|
|
type=X86IntelMPIOIntAssignment
|
|
|
|
dest_io_apic_id=1
|
|
|
|
dest_io_apic_intin=11
|
|
|
|
interrupt_type=INT
|
|
|
|
polarity=ConformPolarity
|
|
|
|
source_bus_id=0
|
|
|
|
source_bus_irq=11
|
|
|
|
trigger=ConformTrigger
|
|
|
|
|
|
|
|
[system.intel_mp_table.base_entries27]
|
|
|
|
type=X86IntelMPIOIntAssignment
|
|
|
|
dest_io_apic_id=1
|
|
|
|
dest_io_apic_intin=0
|
|
|
|
interrupt_type=ExtInt
|
|
|
|
polarity=ConformPolarity
|
|
|
|
source_bus_id=0
|
|
|
|
source_bus_irq=12
|
|
|
|
trigger=ConformTrigger
|
|
|
|
|
|
|
|
[system.intel_mp_table.base_entries28]
|
|
|
|
type=X86IntelMPIOIntAssignment
|
|
|
|
dest_io_apic_id=1
|
|
|
|
dest_io_apic_intin=12
|
|
|
|
interrupt_type=INT
|
|
|
|
polarity=ConformPolarity
|
|
|
|
source_bus_id=0
|
|
|
|
source_bus_irq=12
|
|
|
|
trigger=ConformTrigger
|
|
|
|
|
|
|
|
[system.intel_mp_table.base_entries29]
|
|
|
|
type=X86IntelMPIOIntAssignment
|
|
|
|
dest_io_apic_id=1
|
|
|
|
dest_io_apic_intin=0
|
|
|
|
interrupt_type=ExtInt
|
|
|
|
polarity=ConformPolarity
|
|
|
|
source_bus_id=0
|
|
|
|
source_bus_irq=13
|
|
|
|
trigger=ConformTrigger
|
|
|
|
|
|
|
|
[system.intel_mp_table.base_entries30]
|
|
|
|
type=X86IntelMPIOIntAssignment
|
|
|
|
dest_io_apic_id=1
|
|
|
|
dest_io_apic_intin=13
|
|
|
|
interrupt_type=INT
|
|
|
|
polarity=ConformPolarity
|
|
|
|
source_bus_id=0
|
|
|
|
source_bus_irq=13
|
|
|
|
trigger=ConformTrigger
|
|
|
|
|
|
|
|
[system.intel_mp_table.base_entries31]
|
|
|
|
type=X86IntelMPIOIntAssignment
|
|
|
|
dest_io_apic_id=1
|
|
|
|
dest_io_apic_intin=0
|
|
|
|
interrupt_type=ExtInt
|
|
|
|
polarity=ConformPolarity
|
|
|
|
source_bus_id=0
|
|
|
|
source_bus_irq=14
|
|
|
|
trigger=ConformTrigger
|
|
|
|
|
|
|
|
[system.intel_mp_table.base_entries32]
|
|
|
|
type=X86IntelMPIOIntAssignment
|
|
|
|
dest_io_apic_id=1
|
|
|
|
dest_io_apic_intin=14
|
|
|
|
interrupt_type=INT
|
|
|
|
polarity=ConformPolarity
|
|
|
|
source_bus_id=0
|
|
|
|
source_bus_irq=14
|
|
|
|
trigger=ConformTrigger
|
|
|
|
|
|
|
|
[system.intel_mp_table.ext_entries]
|
|
|
|
type=X86IntelMPBusHierarchy
|
|
|
|
bus_id=0
|
|
|
|
parent_bus=1
|
|
|
|
subtractive_decode=true
|
|
|
|
|
|
|
|
[system.intrctrl]
|
|
|
|
type=IntrControl
|
|
|
|
sys=system
|
|
|
|
|
|
|
|
[system.iobus]
|
2012-06-04 19:43:11 +02:00
|
|
|
type=NoncoherentBus
|
2011-08-15 03:34:17 +02:00
|
|
|
block_size=64
|
|
|
|
clock=1000
|
|
|
|
header_cycles=1
|
|
|
|
use_default_range=true
|
2012-07-09 18:35:41 +02:00
|
|
|
width=8
|
2011-08-15 03:34:17 +02:00
|
|
|
default=system.pc.pciconfig.pio
|
2012-04-24 09:48:57 +02:00
|
|
|
master=system.apicbridge.slave system.pc.south_bridge.cmos.pio system.pc.south_bridge.dma1.pio system.pc.south_bridge.ide.pio system.pc.south_bridge.ide.config system.pc.south_bridge.keyboard.pio system.pc.south_bridge.pic1.pio system.pc.south_bridge.pic2.pio system.pc.south_bridge.pit.pio system.pc.south_bridge.speaker.pio system.pc.south_bridge.io_apic.pio system.pc.i_dont_exist.pio system.pc.behind_pci.pio system.pc.com_1.pio system.pc.fake_com_2.pio system.pc.fake_com_3.pio system.pc.fake_com_4.pio system.pc.fake_floppy.pio system.iocache.cpu_side
|
|
|
|
slave=system.bridge.master system.pc.south_bridge.ide.dma system.pc.south_bridge.io_apic.int_master
|
2011-08-15 03:34:17 +02:00
|
|
|
|
|
|
|
[system.iocache]
|
|
|
|
type=BaseCache
|
2012-04-24 09:48:57 +02:00
|
|
|
addr_ranges=0:134217727
|
2011-08-15 03:34:17 +02:00
|
|
|
assoc=8
|
|
|
|
block_size=64
|
2012-11-02 17:50:06 +01:00
|
|
|
clock=1000
|
2011-08-15 03:34:17 +02:00
|
|
|
forward_snoops=false
|
2012-11-02 17:50:06 +01:00
|
|
|
hit_latency=50
|
|
|
|
is_top_level=true
|
2011-08-15 03:34:17 +02:00
|
|
|
max_miss_count=0
|
|
|
|
mshrs=20
|
|
|
|
prefetch_on_access=false
|
2012-02-12 23:07:43 +01:00
|
|
|
prefetcher=Null
|
2012-11-02 17:50:06 +01:00
|
|
|
response_latency=50
|
2011-08-15 03:34:17 +02:00
|
|
|
size=1024
|
2012-02-12 23:07:43 +01:00
|
|
|
system=system
|
2011-08-15 03:34:17 +02:00
|
|
|
tgts_per_mshr=12
|
|
|
|
two_queue=false
|
|
|
|
write_buffers=8
|
2012-04-24 09:48:57 +02:00
|
|
|
cpu_side=system.iobus.master[18]
|
2013-01-07 19:05:54 +01:00
|
|
|
mem_side=system.membus.slave[4]
|
2011-08-15 03:34:17 +02:00
|
|
|
|
|
|
|
[system.membus]
|
2012-06-04 19:43:11 +02:00
|
|
|
type=CoherentBus
|
2011-08-15 03:34:17 +02:00
|
|
|
children=badaddr_responder
|
|
|
|
block_size=64
|
|
|
|
clock=1000
|
|
|
|
header_cycles=1
|
2013-02-15 23:40:14 +01:00
|
|
|
system=system
|
2011-08-15 03:34:17 +02:00
|
|
|
use_default_range=false
|
2012-07-09 18:35:41 +02:00
|
|
|
width=8
|
2011-08-15 03:34:17 +02:00
|
|
|
default=system.membus.badaddr_responder.pio
|
2012-07-23 03:31:24 +02:00
|
|
|
master=system.physmem.port system.bridge.slave system.cpu.interrupts.pio system.cpu.interrupts.int_slave
|
2013-01-07 19:05:54 +01:00
|
|
|
slave=system.apicbridge.master system.system_port system.cpu.l2cache.mem_side system.cpu.interrupts.int_master system.iocache.mem_side
|
2011-08-15 03:34:17 +02:00
|
|
|
|
|
|
|
[system.membus.badaddr_responder]
|
|
|
|
type=IsaFake
|
2012-11-02 17:50:06 +01:00
|
|
|
clock=1000
|
2011-08-15 03:34:17 +02:00
|
|
|
fake_mem=false
|
|
|
|
pio_addr=0
|
2012-09-11 16:34:40 +02:00
|
|
|
pio_latency=100000
|
2011-08-15 03:34:17 +02:00
|
|
|
pio_size=8
|
|
|
|
ret_bad_addr=true
|
|
|
|
ret_data16=65535
|
|
|
|
ret_data32=4294967295
|
|
|
|
ret_data64=18446744073709551615
|
|
|
|
ret_data8=255
|
|
|
|
system=system
|
|
|
|
update_data=false
|
|
|
|
warn_access=
|
|
|
|
pio=system.membus.default
|
|
|
|
|
|
|
|
[system.pc]
|
|
|
|
type=Pc
|
|
|
|
children=behind_pci com_1 fake_com_2 fake_com_3 fake_com_4 fake_floppy i_dont_exist pciconfig south_bridge terminal
|
|
|
|
intrctrl=system.intrctrl
|
|
|
|
system=system
|
|
|
|
|
|
|
|
[system.pc.behind_pci]
|
|
|
|
type=IsaFake
|
2012-11-02 17:50:06 +01:00
|
|
|
clock=1000
|
2011-08-15 03:34:17 +02:00
|
|
|
fake_mem=false
|
|
|
|
pio_addr=9223372036854779128
|
2012-09-11 16:34:40 +02:00
|
|
|
pio_latency=100000
|
2011-08-15 03:34:17 +02:00
|
|
|
pio_size=8
|
|
|
|
ret_bad_addr=false
|
|
|
|
ret_data16=65535
|
|
|
|
ret_data32=4294967295
|
|
|
|
ret_data64=18446744073709551615
|
|
|
|
ret_data8=255
|
|
|
|
system=system
|
|
|
|
update_data=false
|
|
|
|
warn_access=
|
2012-04-24 09:48:57 +02:00
|
|
|
pio=system.iobus.master[12]
|
2011-08-15 03:34:17 +02:00
|
|
|
|
|
|
|
[system.pc.com_1]
|
|
|
|
type=Uart8250
|
|
|
|
children=terminal
|
2012-11-02 17:50:06 +01:00
|
|
|
clock=1000
|
2011-08-15 03:34:17 +02:00
|
|
|
pio_addr=9223372036854776824
|
2012-09-11 16:34:40 +02:00
|
|
|
pio_latency=100000
|
2011-08-15 03:34:17 +02:00
|
|
|
platform=system.pc
|
|
|
|
system=system
|
|
|
|
terminal=system.pc.com_1.terminal
|
2012-04-24 09:48:57 +02:00
|
|
|
pio=system.iobus.master[13]
|
2011-08-15 03:34:17 +02:00
|
|
|
|
|
|
|
[system.pc.com_1.terminal]
|
|
|
|
type=Terminal
|
|
|
|
intr_control=system.intrctrl
|
|
|
|
number=0
|
|
|
|
output=true
|
|
|
|
port=3456
|
|
|
|
|
|
|
|
[system.pc.com_1.terminal]
|
|
|
|
type=Terminal
|
|
|
|
intr_control=system.intrctrl
|
|
|
|
number=0
|
|
|
|
output=true
|
|
|
|
port=3456
|
|
|
|
|
|
|
|
[system.pc.fake_com_2]
|
|
|
|
type=IsaFake
|
2012-11-02 17:50:06 +01:00
|
|
|
clock=1000
|
2011-08-15 03:34:17 +02:00
|
|
|
fake_mem=false
|
|
|
|
pio_addr=9223372036854776568
|
2012-09-11 16:34:40 +02:00
|
|
|
pio_latency=100000
|
2011-08-15 03:34:17 +02:00
|
|
|
pio_size=8
|
|
|
|
ret_bad_addr=false
|
|
|
|
ret_data16=65535
|
|
|
|
ret_data32=4294967295
|
|
|
|
ret_data64=18446744073709551615
|
|
|
|
ret_data8=255
|
|
|
|
system=system
|
|
|
|
update_data=false
|
|
|
|
warn_access=
|
2012-04-24 09:48:57 +02:00
|
|
|
pio=system.iobus.master[14]
|
2011-08-15 03:34:17 +02:00
|
|
|
|
|
|
|
[system.pc.fake_com_3]
|
|
|
|
type=IsaFake
|
2012-11-02 17:50:06 +01:00
|
|
|
clock=1000
|
2011-08-15 03:34:17 +02:00
|
|
|
fake_mem=false
|
|
|
|
pio_addr=9223372036854776808
|
2012-09-11 16:34:40 +02:00
|
|
|
pio_latency=100000
|
2011-08-15 03:34:17 +02:00
|
|
|
pio_size=8
|
|
|
|
ret_bad_addr=false
|
|
|
|
ret_data16=65535
|
|
|
|
ret_data32=4294967295
|
|
|
|
ret_data64=18446744073709551615
|
|
|
|
ret_data8=255
|
|
|
|
system=system
|
|
|
|
update_data=false
|
|
|
|
warn_access=
|
2012-04-24 09:48:57 +02:00
|
|
|
pio=system.iobus.master[15]
|
2011-08-15 03:34:17 +02:00
|
|
|
|
|
|
|
[system.pc.fake_com_4]
|
|
|
|
type=IsaFake
|
2012-11-02 17:50:06 +01:00
|
|
|
clock=1000
|
2011-08-15 03:34:17 +02:00
|
|
|
fake_mem=false
|
|
|
|
pio_addr=9223372036854776552
|
2012-09-11 16:34:40 +02:00
|
|
|
pio_latency=100000
|
2011-08-15 03:34:17 +02:00
|
|
|
pio_size=8
|
|
|
|
ret_bad_addr=false
|
|
|
|
ret_data16=65535
|
|
|
|
ret_data32=4294967295
|
|
|
|
ret_data64=18446744073709551615
|
|
|
|
ret_data8=255
|
|
|
|
system=system
|
|
|
|
update_data=false
|
|
|
|
warn_access=
|
2012-04-24 09:48:57 +02:00
|
|
|
pio=system.iobus.master[16]
|
2011-08-15 03:34:17 +02:00
|
|
|
|
|
|
|
[system.pc.fake_floppy]
|
|
|
|
type=IsaFake
|
2012-11-02 17:50:06 +01:00
|
|
|
clock=1000
|
2011-08-15 03:34:17 +02:00
|
|
|
fake_mem=false
|
|
|
|
pio_addr=9223372036854776818
|
2012-09-11 16:34:40 +02:00
|
|
|
pio_latency=100000
|
2011-08-15 03:34:17 +02:00
|
|
|
pio_size=2
|
|
|
|
ret_bad_addr=false
|
|
|
|
ret_data16=65535
|
|
|
|
ret_data32=4294967295
|
|
|
|
ret_data64=18446744073709551615
|
|
|
|
ret_data8=255
|
|
|
|
system=system
|
|
|
|
update_data=false
|
|
|
|
warn_access=
|
2012-04-24 09:48:57 +02:00
|
|
|
pio=system.iobus.master[17]
|
2011-08-15 03:34:17 +02:00
|
|
|
|
|
|
|
[system.pc.i_dont_exist]
|
|
|
|
type=IsaFake
|
2012-11-02 17:50:06 +01:00
|
|
|
clock=1000
|
2011-08-15 03:34:17 +02:00
|
|
|
fake_mem=false
|
|
|
|
pio_addr=9223372036854775936
|
2012-09-11 16:34:40 +02:00
|
|
|
pio_latency=100000
|
2011-08-15 03:34:17 +02:00
|
|
|
pio_size=1
|
|
|
|
ret_bad_addr=false
|
|
|
|
ret_data16=65535
|
|
|
|
ret_data32=4294967295
|
|
|
|
ret_data64=18446744073709551615
|
|
|
|
ret_data8=255
|
|
|
|
system=system
|
|
|
|
update_data=false
|
|
|
|
warn_access=
|
2012-04-24 09:48:57 +02:00
|
|
|
pio=system.iobus.master[11]
|
2011-08-15 03:34:17 +02:00
|
|
|
|
|
|
|
[system.pc.pciconfig]
|
|
|
|
type=PciConfigAll
|
|
|
|
bus=0
|
2012-11-02 17:50:06 +01:00
|
|
|
clock=1000
|
2012-09-11 16:34:40 +02:00
|
|
|
pio_latency=30000
|
2011-08-15 03:34:17 +02:00
|
|
|
platform=system.pc
|
|
|
|
size=16777216
|
|
|
|
system=system
|
|
|
|
pio=system.iobus.default
|
|
|
|
|
|
|
|
[system.pc.south_bridge]
|
|
|
|
type=SouthBridge
|
|
|
|
children=cmos dma1 ide int_lines0 int_lines1 int_lines2 int_lines3 int_lines4 int_lines5 int_lines6 io_apic keyboard pic1 pic2 pit speaker
|
|
|
|
cmos=system.pc.south_bridge.cmos
|
|
|
|
dma1=system.pc.south_bridge.dma1
|
|
|
|
io_apic=system.pc.south_bridge.io_apic
|
|
|
|
keyboard=system.pc.south_bridge.keyboard
|
|
|
|
pic1=system.pc.south_bridge.pic1
|
|
|
|
pic2=system.pc.south_bridge.pic2
|
|
|
|
pit=system.pc.south_bridge.pit
|
|
|
|
platform=system.pc
|
|
|
|
speaker=system.pc.south_bridge.speaker
|
|
|
|
|
|
|
|
[system.pc.south_bridge.cmos]
|
|
|
|
type=Cmos
|
|
|
|
children=int_pin
|
2012-11-02 17:50:06 +01:00
|
|
|
clock=1000
|
2011-08-15 03:34:17 +02:00
|
|
|
int_pin=system.pc.south_bridge.cmos.int_pin
|
|
|
|
pio_addr=9223372036854775920
|
2012-09-11 16:34:40 +02:00
|
|
|
pio_latency=100000
|
2011-08-15 03:34:17 +02:00
|
|
|
system=system
|
|
|
|
time=Sun Jan 1 00:00:00 2012
|
2012-04-24 09:48:57 +02:00
|
|
|
pio=system.iobus.master[1]
|
2011-08-15 03:34:17 +02:00
|
|
|
|
|
|
|
[system.pc.south_bridge.cmos.int_pin]
|
|
|
|
type=X86IntSourcePin
|
|
|
|
|
|
|
|
[system.pc.south_bridge.dma1]
|
|
|
|
type=I8237
|
2012-11-02 17:50:06 +01:00
|
|
|
clock=1000
|
2011-08-15 03:34:17 +02:00
|
|
|
pio_addr=9223372036854775808
|
2012-09-11 16:34:40 +02:00
|
|
|
pio_latency=100000
|
2011-08-15 03:34:17 +02:00
|
|
|
system=system
|
2012-04-24 09:48:57 +02:00
|
|
|
pio=system.iobus.master[2]
|
2011-08-15 03:34:17 +02:00
|
|
|
|
|
|
|
[system.pc.south_bridge.ide]
|
|
|
|
type=IdeController
|
|
|
|
children=disks0 disks1
|
|
|
|
BAR0=496
|
|
|
|
BAR0LegacyIO=true
|
|
|
|
BAR0Size=8
|
|
|
|
BAR1=1012
|
|
|
|
BAR1LegacyIO=true
|
|
|
|
BAR1Size=3
|
|
|
|
BAR2=368
|
|
|
|
BAR2LegacyIO=true
|
|
|
|
BAR2Size=8
|
|
|
|
BAR3=884
|
|
|
|
BAR3LegacyIO=true
|
|
|
|
BAR3Size=3
|
|
|
|
BAR4=1
|
|
|
|
BAR4LegacyIO=false
|
|
|
|
BAR4Size=16
|
|
|
|
BAR5=1
|
|
|
|
BAR5LegacyIO=false
|
|
|
|
BAR5Size=0
|
|
|
|
BIST=0
|
|
|
|
CacheLineSize=0
|
|
|
|
CardbusCIS=0
|
|
|
|
ClassCode=1
|
|
|
|
Command=0
|
|
|
|
DeviceID=28945
|
|
|
|
ExpansionROM=0
|
|
|
|
HeaderType=0
|
|
|
|
InterruptLine=14
|
|
|
|
InterruptPin=1
|
|
|
|
LatencyTimer=0
|
|
|
|
MaximumLatency=0
|
|
|
|
MinimumGrant=0
|
|
|
|
ProgIF=128
|
|
|
|
Revision=0
|
|
|
|
Status=640
|
|
|
|
SubClassCode=1
|
|
|
|
SubsystemID=0
|
|
|
|
SubsystemVendorID=0
|
|
|
|
VendorID=32902
|
2012-11-02 17:50:06 +01:00
|
|
|
clock=1000
|
2011-08-15 03:34:17 +02:00
|
|
|
config_latency=20000
|
|
|
|
ctrl_offset=0
|
|
|
|
disks=system.pc.south_bridge.ide.disks0 system.pc.south_bridge.ide.disks1
|
|
|
|
io_shift=0
|
|
|
|
pci_bus=0
|
|
|
|
pci_dev=4
|
|
|
|
pci_func=0
|
2012-09-11 16:34:40 +02:00
|
|
|
pio_latency=30000
|
2011-08-15 03:34:17 +02:00
|
|
|
platform=system.pc
|
|
|
|
system=system
|
2012-04-24 09:48:57 +02:00
|
|
|
config=system.iobus.master[4]
|
|
|
|
dma=system.iobus.slave[1]
|
|
|
|
pio=system.iobus.master[3]
|
2011-08-15 03:34:17 +02:00
|
|
|
|
|
|
|
[system.pc.south_bridge.ide.disks0]
|
|
|
|
type=IdeDisk
|
|
|
|
children=image
|
|
|
|
delay=1000000
|
|
|
|
driveID=master
|
|
|
|
image=system.pc.south_bridge.ide.disks0.image
|
|
|
|
|
|
|
|
[system.pc.south_bridge.ide.disks0.image]
|
|
|
|
type=CowDiskImage
|
|
|
|
children=child
|
|
|
|
child=system.pc.south_bridge.ide.disks0.image.child
|
|
|
|
image_file=
|
|
|
|
read_only=false
|
|
|
|
table_size=65536
|
|
|
|
|
|
|
|
[system.pc.south_bridge.ide.disks0.image.child]
|
|
|
|
type=RawDiskImage
|
2013-03-28 00:36:21 +01:00
|
|
|
image_file=/scratch/nilay/GEM5/system/disks/linux-x86.img
|
2011-08-15 03:34:17 +02:00
|
|
|
read_only=true
|
|
|
|
|
|
|
|
[system.pc.south_bridge.ide.disks1]
|
|
|
|
type=IdeDisk
|
|
|
|
children=image
|
|
|
|
delay=1000000
|
|
|
|
driveID=master
|
|
|
|
image=system.pc.south_bridge.ide.disks1.image
|
|
|
|
|
|
|
|
[system.pc.south_bridge.ide.disks1.image]
|
|
|
|
type=CowDiskImage
|
|
|
|
children=child
|
|
|
|
child=system.pc.south_bridge.ide.disks1.image.child
|
|
|
|
image_file=
|
|
|
|
read_only=false
|
|
|
|
table_size=65536
|
|
|
|
|
|
|
|
[system.pc.south_bridge.ide.disks1.image.child]
|
|
|
|
type=RawDiskImage
|
2013-03-28 00:36:21 +01:00
|
|
|
image_file=/scratch/nilay/GEM5/system/disks/linux-bigswap2.img
|
2011-08-15 03:34:17 +02:00
|
|
|
read_only=true
|
|
|
|
|
|
|
|
[system.pc.south_bridge.int_lines0]
|
|
|
|
type=X86IntLine
|
|
|
|
children=sink
|
|
|
|
sink=system.pc.south_bridge.int_lines0.sink
|
|
|
|
source=system.pc.south_bridge.pic1.output
|
|
|
|
|
|
|
|
[system.pc.south_bridge.int_lines0.sink]
|
|
|
|
type=X86IntSinkPin
|
|
|
|
device=system.pc.south_bridge.io_apic
|
|
|
|
number=0
|
|
|
|
|
|
|
|
[system.pc.south_bridge.int_lines1]
|
|
|
|
type=X86IntLine
|
|
|
|
children=sink
|
|
|
|
sink=system.pc.south_bridge.int_lines1.sink
|
|
|
|
source=system.pc.south_bridge.pic2.output
|
|
|
|
|
|
|
|
[system.pc.south_bridge.int_lines1.sink]
|
|
|
|
type=X86IntSinkPin
|
|
|
|
device=system.pc.south_bridge.pic1
|
|
|
|
number=2
|
|
|
|
|
|
|
|
[system.pc.south_bridge.int_lines2]
|
|
|
|
type=X86IntLine
|
|
|
|
children=sink
|
|
|
|
sink=system.pc.south_bridge.int_lines2.sink
|
|
|
|
source=system.pc.south_bridge.cmos.int_pin
|
|
|
|
|
|
|
|
[system.pc.south_bridge.int_lines2.sink]
|
|
|
|
type=X86IntSinkPin
|
|
|
|
device=system.pc.south_bridge.pic2
|
|
|
|
number=0
|
|
|
|
|
|
|
|
[system.pc.south_bridge.int_lines3]
|
|
|
|
type=X86IntLine
|
|
|
|
children=sink
|
|
|
|
sink=system.pc.south_bridge.int_lines3.sink
|
|
|
|
source=system.pc.south_bridge.pit.int_pin
|
|
|
|
|
|
|
|
[system.pc.south_bridge.int_lines3.sink]
|
|
|
|
type=X86IntSinkPin
|
|
|
|
device=system.pc.south_bridge.pic1
|
|
|
|
number=0
|
|
|
|
|
|
|
|
[system.pc.south_bridge.int_lines4]
|
|
|
|
type=X86IntLine
|
|
|
|
children=sink
|
|
|
|
sink=system.pc.south_bridge.int_lines4.sink
|
|
|
|
source=system.pc.south_bridge.pit.int_pin
|
|
|
|
|
|
|
|
[system.pc.south_bridge.int_lines4.sink]
|
|
|
|
type=X86IntSinkPin
|
|
|
|
device=system.pc.south_bridge.io_apic
|
|
|
|
number=2
|
|
|
|
|
|
|
|
[system.pc.south_bridge.int_lines5]
|
|
|
|
type=X86IntLine
|
|
|
|
children=sink
|
|
|
|
sink=system.pc.south_bridge.int_lines5.sink
|
|
|
|
source=system.pc.south_bridge.keyboard.keyboard_int_pin
|
|
|
|
|
|
|
|
[system.pc.south_bridge.int_lines5.sink]
|
|
|
|
type=X86IntSinkPin
|
|
|
|
device=system.pc.south_bridge.io_apic
|
|
|
|
number=1
|
|
|
|
|
|
|
|
[system.pc.south_bridge.int_lines6]
|
|
|
|
type=X86IntLine
|
|
|
|
children=sink
|
|
|
|
sink=system.pc.south_bridge.int_lines6.sink
|
|
|
|
source=system.pc.south_bridge.keyboard.mouse_int_pin
|
|
|
|
|
|
|
|
[system.pc.south_bridge.int_lines6.sink]
|
|
|
|
type=X86IntSinkPin
|
|
|
|
device=system.pc.south_bridge.io_apic
|
|
|
|
number=12
|
|
|
|
|
|
|
|
[system.pc.south_bridge.io_apic]
|
|
|
|
type=I82094AA
|
|
|
|
apic_id=1
|
2012-11-02 17:50:06 +01:00
|
|
|
clock=1000
|
2011-08-15 03:34:17 +02:00
|
|
|
external_int_pic=system.pc.south_bridge.pic1
|
|
|
|
int_latency=1000
|
|
|
|
pio_addr=4273995776
|
2012-09-11 16:34:40 +02:00
|
|
|
pio_latency=100000
|
2011-08-15 03:34:17 +02:00
|
|
|
system=system
|
2012-04-24 09:48:57 +02:00
|
|
|
int_master=system.iobus.slave[2]
|
|
|
|
pio=system.iobus.master[10]
|
2011-08-15 03:34:17 +02:00
|
|
|
|
|
|
|
[system.pc.south_bridge.keyboard]
|
|
|
|
type=I8042
|
|
|
|
children=keyboard_int_pin mouse_int_pin
|
2012-11-02 17:50:06 +01:00
|
|
|
clock=1000
|
2011-08-15 03:34:17 +02:00
|
|
|
command_port=9223372036854775908
|
|
|
|
data_port=9223372036854775904
|
|
|
|
keyboard_int_pin=system.pc.south_bridge.keyboard.keyboard_int_pin
|
|
|
|
mouse_int_pin=system.pc.south_bridge.keyboard.mouse_int_pin
|
|
|
|
pio_addr=0
|
2012-09-11 16:34:40 +02:00
|
|
|
pio_latency=100000
|
2011-08-15 03:34:17 +02:00
|
|
|
system=system
|
2012-04-24 09:48:57 +02:00
|
|
|
pio=system.iobus.master[5]
|
2011-08-15 03:34:17 +02:00
|
|
|
|
|
|
|
[system.pc.south_bridge.keyboard.keyboard_int_pin]
|
|
|
|
type=X86IntSourcePin
|
|
|
|
|
|
|
|
[system.pc.south_bridge.keyboard.mouse_int_pin]
|
|
|
|
type=X86IntSourcePin
|
|
|
|
|
|
|
|
[system.pc.south_bridge.pic1]
|
|
|
|
type=I8259
|
|
|
|
children=output
|
2012-11-02 17:50:06 +01:00
|
|
|
clock=1000
|
2011-08-15 03:34:17 +02:00
|
|
|
mode=I8259Master
|
|
|
|
output=system.pc.south_bridge.pic1.output
|
|
|
|
pio_addr=9223372036854775840
|
2012-09-11 16:34:40 +02:00
|
|
|
pio_latency=100000
|
2011-08-15 03:34:17 +02:00
|
|
|
slave=system.pc.south_bridge.pic2
|
|
|
|
system=system
|
2012-04-24 09:48:57 +02:00
|
|
|
pio=system.iobus.master[6]
|
2011-08-15 03:34:17 +02:00
|
|
|
|
|
|
|
[system.pc.south_bridge.pic1.output]
|
|
|
|
type=X86IntSourcePin
|
|
|
|
|
|
|
|
[system.pc.south_bridge.pic2]
|
|
|
|
type=I8259
|
|
|
|
children=output
|
2012-11-02 17:50:06 +01:00
|
|
|
clock=1000
|
2011-08-15 03:34:17 +02:00
|
|
|
mode=I8259Slave
|
|
|
|
output=system.pc.south_bridge.pic2.output
|
|
|
|
pio_addr=9223372036854775968
|
2012-09-11 16:34:40 +02:00
|
|
|
pio_latency=100000
|
2011-08-15 03:34:17 +02:00
|
|
|
slave=Null
|
|
|
|
system=system
|
2012-04-24 09:48:57 +02:00
|
|
|
pio=system.iobus.master[7]
|
2011-08-15 03:34:17 +02:00
|
|
|
|
|
|
|
[system.pc.south_bridge.pic2.output]
|
|
|
|
type=X86IntSourcePin
|
|
|
|
|
|
|
|
[system.pc.south_bridge.pit]
|
|
|
|
type=I8254
|
|
|
|
children=int_pin
|
2012-11-02 17:50:06 +01:00
|
|
|
clock=1000
|
2011-08-15 03:34:17 +02:00
|
|
|
int_pin=system.pc.south_bridge.pit.int_pin
|
|
|
|
pio_addr=9223372036854775872
|
2012-09-11 16:34:40 +02:00
|
|
|
pio_latency=100000
|
2011-08-15 03:34:17 +02:00
|
|
|
system=system
|
2012-04-24 09:48:57 +02:00
|
|
|
pio=system.iobus.master[8]
|
2011-08-15 03:34:17 +02:00
|
|
|
|
|
|
|
[system.pc.south_bridge.pit.int_pin]
|
|
|
|
type=X86IntSourcePin
|
|
|
|
|
|
|
|
[system.pc.south_bridge.speaker]
|
|
|
|
type=PcSpeaker
|
2012-11-02 17:50:06 +01:00
|
|
|
clock=1000
|
2011-08-15 03:34:17 +02:00
|
|
|
i8254=system.pc.south_bridge.pit
|
|
|
|
pio_addr=9223372036854775905
|
2012-09-11 16:34:40 +02:00
|
|
|
pio_latency=100000
|
2011-08-15 03:34:17 +02:00
|
|
|
system=system
|
2012-04-24 09:48:57 +02:00
|
|
|
pio=system.iobus.master[9]
|
2011-08-15 03:34:17 +02:00
|
|
|
|
|
|
|
[system.physmem]
|
2012-11-02 17:50:06 +01:00
|
|
|
type=SimpleDRAM
|
2013-02-15 23:40:14 +01:00
|
|
|
activation_limit=4
|
2012-11-02 17:50:06 +01:00
|
|
|
addr_mapping=openmap
|
|
|
|
banks_per_rank=8
|
2013-03-05 05:33:47 +01:00
|
|
|
channels=1
|
2012-11-02 17:50:06 +01:00
|
|
|
clock=1000
|
2012-04-24 09:48:57 +02:00
|
|
|
conf_table_reported=false
|
|
|
|
in_addr_map=true
|
2013-02-15 23:40:14 +01:00
|
|
|
lines_per_rowbuffer=32
|
|
|
|
mem_sched_policy=frfcfs
|
2011-08-15 03:34:17 +02:00
|
|
|
null=false
|
2012-11-02 17:50:06 +01:00
|
|
|
page_policy=open
|
2011-08-15 03:34:17 +02:00
|
|
|
range=0:134217727
|
2012-11-02 17:50:06 +01:00
|
|
|
ranks_per_channel=2
|
|
|
|
read_buffer_size=32
|
2013-02-15 23:40:14 +01:00
|
|
|
tBURST=5000
|
|
|
|
tCL=13750
|
|
|
|
tRCD=13750
|
2012-11-02 17:50:06 +01:00
|
|
|
tREFI=7800000
|
|
|
|
tRFC=300000
|
2013-02-15 23:40:14 +01:00
|
|
|
tRP=13750
|
|
|
|
tWTR=7500
|
|
|
|
tXAW=40000
|
2012-11-02 17:50:06 +01:00
|
|
|
write_buffer_size=32
|
|
|
|
write_thresh_perc=70
|
2011-08-15 03:34:17 +02:00
|
|
|
zero=false
|
2012-04-24 09:48:57 +02:00
|
|
|
port=system.membus.master[0]
|
2011-08-15 03:34:17 +02:00
|
|
|
|
|
|
|
[system.smbios_table]
|
|
|
|
type=X86SMBiosSMBiosTable
|
|
|
|
children=structures
|
|
|
|
major_version=2
|
|
|
|
minor_version=5
|
|
|
|
structures=system.smbios_table.structures
|
|
|
|
|
|
|
|
[system.smbios_table.structures]
|
|
|
|
type=X86SMBiosBiosInformation
|
|
|
|
characteristic_ext_bytes=
|
|
|
|
characteristics=
|
|
|
|
emb_cont_firmware_major=0
|
|
|
|
emb_cont_firmware_minor=0
|
|
|
|
major=0
|
|
|
|
minor=0
|
|
|
|
release_date=06/08/2008
|
|
|
|
rom_size=0
|
|
|
|
starting_addr_segment=0
|
|
|
|
vendor=
|
|
|
|
version=
|
|
|
|
|