gem5/tests/quick/00.hello/ref/alpha/tru64/o3-timing/stats.txt

496 lines
55 KiB
Text
Raw Normal View History

---------- Begin Simulation Statistics ----------
sim_seconds 0.000007 # Number of seconds simulated
2011-08-19 22:08:06 +02:00
sim_ticks 6833000 # Number of ticks simulated
sim_freq 1000000000000 # Frequency of simulated ticks
2011-09-13 18:58:09 +02:00
host_inst_rate 39761 # Simulator instruction rate (inst/s)
host_tick_rate 113766137 # Simulator tick rate (ticks/s)
host_mem_usage 203344 # Number of bytes of host memory used
host_seconds 0.06 # Real time elapsed on the host
sim_insts 2387 # Number of instructions simulated
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
2011-08-19 22:08:06 +02:00
system.cpu.dtb.read_hits 679 # DTB read hits
system.cpu.dtb.read_misses 26 # DTB read misses
system.cpu.dtb.read_acv 1 # DTB read access violations
2011-08-19 22:08:06 +02:00
system.cpu.dtb.read_accesses 705 # DTB read accesses
system.cpu.dtb.write_hits 356 # DTB write hits
system.cpu.dtb.write_misses 18 # DTB write misses
system.cpu.dtb.write_acv 0 # DTB write access violations
2011-08-19 22:08:06 +02:00
system.cpu.dtb.write_accesses 374 # DTB write accesses
system.cpu.dtb.data_hits 1035 # DTB hits
system.cpu.dtb.data_misses 44 # DTB misses
system.cpu.dtb.data_acv 1 # DTB access violations
2011-08-19 22:08:06 +02:00
system.cpu.dtb.data_accesses 1079 # DTB accesses
2011-09-13 18:58:09 +02:00
system.cpu.itb.fetch_hits 941 # ITB hits
system.cpu.itb.fetch_misses 30 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
2011-09-13 18:58:09 +02:00
system.cpu.itb.fetch_accesses 971 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
system.cpu.itb.read_accesses 0 # DTB read accesses
system.cpu.itb.write_hits 0 # DTB write hits
system.cpu.itb.write_misses 0 # DTB write misses
system.cpu.itb.write_acv 0 # DTB write access violations
system.cpu.itb.write_accesses 0 # DTB write accesses
system.cpu.itb.data_hits 0 # DTB hits
system.cpu.itb.data_misses 0 # DTB misses
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 4 # Number of system calls
2011-08-19 22:08:06 +02:00
system.cpu.numCycles 13667 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
2011-09-13 18:58:09 +02:00
system.cpu.BPredUnit.lookups 1038 # Number of BP lookups
2011-08-19 22:08:06 +02:00
system.cpu.BPredUnit.condPredicted 518 # Number of conditional branches predicted
system.cpu.BPredUnit.condIncorrect 226 # Number of conditional branches incorrect
2011-09-13 18:58:09 +02:00
system.cpu.BPredUnit.BTBLookups 732 # Number of BTB lookups
system.cpu.BPredUnit.BTBHits 219 # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
2011-09-13 18:58:09 +02:00
system.cpu.BPredUnit.usedRAS 208 # Number of times the RAS was used to get a target.
system.cpu.BPredUnit.RASInCorrect 34 # Number of incorrect RAS predictions.
2011-09-13 18:58:09 +02:00
system.cpu.fetch.icacheStallCycles 3757 # Number of cycles fetch is stalled on an Icache miss
system.cpu.fetch.Insts 6399 # Number of instructions fetch has processed
system.cpu.fetch.Branches 1038 # Number of branches that fetch encountered
system.cpu.fetch.predictedBranches 427 # Number of branches that fetch has predicted taken
system.cpu.fetch.Cycles 1112 # Number of cycles fetch has run and was not squashing or blocked
system.cpu.fetch.SquashCycles 750 # Number of cycles fetch has spent squashing
2011-08-19 22:08:06 +02:00
system.cpu.fetch.BlockedCycles 212 # Number of cycles fetch has spent blocked
system.cpu.fetch.MiscStallCycles 17 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
2011-08-19 22:08:06 +02:00
system.cpu.fetch.PendingTrapStallCycles 785 # Number of stall cycles due to pending traps
2011-09-13 18:58:09 +02:00
system.cpu.fetch.CacheLines 941 # Number of cache lines fetched
system.cpu.fetch.IcacheSquashes 156 # Number of outstanding Icache misses that were squashed
2011-08-19 22:08:06 +02:00
system.cpu.fetch.rateDist::samples 6383 # Number of instructions fetched each cycle (Total)
2011-09-13 18:58:09 +02:00
system.cpu.fetch.rateDist::mean 1.002507 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::stdev 2.418848 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
2011-09-13 18:58:09 +02:00
system.cpu.fetch.rateDist::0 5271 82.58% 82.58% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::1 60 0.94% 83.52% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::2 117 1.83% 85.35% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::3 94 1.47% 86.82% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::4 140 2.19% 89.02% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::5 57 0.89% 89.91% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::6 55 0.86% 90.77% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::7 64 1.00% 91.78% # Number of instructions fetched each cycle (Total)
2011-08-19 22:08:06 +02:00
system.cpu.fetch.rateDist::8 525 8.22% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
2011-08-19 22:08:06 +02:00
system.cpu.fetch.rateDist::total 6383 # Number of instructions fetched each cycle (Total)
2011-09-13 18:58:09 +02:00
system.cpu.fetch.branchRate 0.075949 # Number of branch fetches per cycle
system.cpu.fetch.rate 0.468208 # Number of inst fetches per cycle
system.cpu.decode.IdleCycles 4647 # Number of cycles decode is idle
2011-08-19 22:08:06 +02:00
system.cpu.decode.BlockedCycles 226 # Number of cycles decode is blocked
2011-09-13 18:58:09 +02:00
system.cpu.decode.RunCycles 1081 # Number of cycles decode is running
2011-08-19 22:08:06 +02:00
system.cpu.decode.UnblockCycles 6 # Number of cycles decode is unblocking
2011-09-13 18:58:09 +02:00
system.cpu.decode.SquashCycles 423 # Number of cycles decode is squashing
2011-08-19 22:08:06 +02:00
system.cpu.decode.BranchResolved 158 # Number of times decode resolved a branch
system.cpu.decode.BranchMispred 80 # Number of times decode detected a branch misprediction
2011-09-13 18:58:09 +02:00
system.cpu.decode.DecodedInsts 5725 # Number of instructions handled by decode
system.cpu.decode.SquashedInsts 284 # Number of squashed instructions handled by decode
2011-09-13 18:58:09 +02:00
system.cpu.rename.SquashCycles 423 # Number of cycles rename is squashing
system.cpu.rename.IdleCycles 4742 # Number of cycles rename is idle
2011-08-19 22:08:06 +02:00
system.cpu.rename.BlockCycles 57 # Number of cycles rename is blocking
system.cpu.rename.serializeStallCycles 147 # count of cycles rename stalled for serializing inst
2011-09-13 18:58:09 +02:00
system.cpu.rename.RunCycles 995 # Number of cycles rename is running
2011-08-19 22:08:06 +02:00
system.cpu.rename.UnblockCycles 19 # Number of cycles rename is unblocking
2011-09-13 18:58:09 +02:00
system.cpu.rename.RenamedInsts 5471 # Number of instructions processed by rename
2011-08-19 22:08:06 +02:00
system.cpu.rename.LSQFullEvents 14 # Number of times rename has blocked due to LSQ full
2011-09-13 18:58:09 +02:00
system.cpu.rename.RenamedOperands 3940 # Number of destination operands rename has renamed
system.cpu.rename.RenameLookups 6152 # Number of register rename lookups that rename has made
system.cpu.rename.int_rename_lookups 6140 # Number of integer rename lookups
system.cpu.rename.fp_rename_lookups 12 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 1768 # Number of HB maps that are committed
2011-09-13 18:58:09 +02:00
system.cpu.rename.UndoneMaps 2172 # Number of HB maps that are undone due to squashing
system.cpu.rename.serializingInsts 8 # count of serializing insts renamed
system.cpu.rename.tempSerializingInsts 6 # count of temporary serializing insts renamed
2011-08-19 22:08:06 +02:00
system.cpu.rename.skidInsts 107 # count of insts added to the skid buffer
2011-09-13 18:58:09 +02:00
system.cpu.memDep0.insertedLoads 881 # Number of loads inserted to the mem dependence unit.
2011-08-19 22:08:06 +02:00
system.cpu.memDep0.insertedStores 453 # Number of stores inserted to the mem dependence unit.
system.cpu.memDep0.conflictingLoads 3 # Number of conflicting loads.
system.cpu.memDep0.conflictingStores 3 # Number of conflicting stores.
2011-09-13 18:58:09 +02:00
system.cpu.iq.iqInstsAdded 4657 # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqNonSpecInstsAdded 6 # Number of non-speculative instructions added to the IQ
2011-09-13 18:58:09 +02:00
system.cpu.iq.iqInstsIssued 3881 # Number of instructions issued
2011-08-19 22:08:06 +02:00
system.cpu.iq.iqSquashedInstsIssued 49 # Number of squashed instructions issued
2011-09-13 18:58:09 +02:00
system.cpu.iq.iqSquashedInstsExamined 2074 # Number of squashed instructions iterated over during squash; mainly for profiling
system.cpu.iq.iqSquashedOperandsExamined 1177 # Number of squashed operands that are examined and possibly removed from graph
system.cpu.iq.iqSquashedNonSpecRemoved 2 # Number of squashed non-spec instructions that were removed
2011-08-19 22:08:06 +02:00
system.cpu.iq.issued_per_cycle::samples 6383 # Number of insts issued each cycle
2011-09-13 18:58:09 +02:00
system.cpu.iq.issued_per_cycle::mean 0.608021 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::stdev 1.298413 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
2011-09-13 18:58:09 +02:00
system.cpu.iq.issued_per_cycle::0 4813 75.40% 75.40% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::1 542 8.49% 83.89% # Number of insts issued each cycle
2011-08-19 22:08:06 +02:00
system.cpu.iq.issued_per_cycle::2 388 6.08% 89.97% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::3 264 4.14% 94.11% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::4 199 3.12% 97.23% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::5 107 1.68% 98.90% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::6 55 0.86% 99.77% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::7 10 0.16% 99.92% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::8 5 0.08% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
2011-08-19 22:08:06 +02:00
system.cpu.iq.issued_per_cycle::total 6383 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
2011-08-19 22:08:06 +02:00
system.cpu.iq.fu_full::IntAlu 1 2.44% 2.44% # attempts to use FU when none available
system.cpu.iq.fu_full::IntMult 0 0.00% 2.44% # attempts to use FU when none available
system.cpu.iq.fu_full::IntDiv 0 0.00% 2.44% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatAdd 0 0.00% 2.44% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCmp 0 0.00% 2.44% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCvt 0 0.00% 2.44% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMult 0 0.00% 2.44% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatDiv 0 0.00% 2.44% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatSqrt 0 0.00% 2.44% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAdd 0 0.00% 2.44% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 2.44% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAlu 0 0.00% 2.44% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCmp 0 0.00% 2.44% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCvt 0 0.00% 2.44% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMisc 0 0.00% 2.44% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMult 0 0.00% 2.44% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 2.44% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShift 0 0.00% 2.44% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 2.44% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdSqrt 0 0.00% 2.44% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 2.44% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 2.44% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 2.44% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 2.44% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 2.44% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 2.44% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 2.44% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 2.44% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 2.44% # attempts to use FU when none available
system.cpu.iq.fu_full::MemRead 17 41.46% 43.90% # attempts to use FU when none available
system.cpu.iq.fu_full::MemWrite 23 56.10% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
2011-09-13 18:58:09 +02:00
system.cpu.iq.FU_type_0::IntAlu 2767 71.30% 71.30% # Type of FU issued
system.cpu.iq.FU_type_0::IntMult 1 0.03% 71.32% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv 0 0.00% 71.32% # Type of FU issued
system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 71.32% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 71.32% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 71.32% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMult 0 0.00% 71.32% # Type of FU issued
system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 71.32% # Type of FU issued
system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 71.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 71.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 71.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 71.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 71.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 71.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 71.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMult 0 0.00% 71.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 71.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShift 0 0.00% 71.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 71.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 71.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 71.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 71.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 71.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 71.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 71.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 71.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 71.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 71.32% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 71.32% # Type of FU issued
system.cpu.iq.FU_type_0::MemRead 733 18.89% 90.21% # Type of FU issued
2011-08-19 22:08:06 +02:00
system.cpu.iq.FU_type_0::MemWrite 380 9.79% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
2011-09-13 18:58:09 +02:00
system.cpu.iq.FU_type_0::total 3881 # Type of FU issued
system.cpu.iq.rate 0.283969 # Inst issue rate
2011-08-19 22:08:06 +02:00
system.cpu.iq.fu_busy_cnt 41 # FU busy when requested
2011-09-13 18:58:09 +02:00
system.cpu.iq.fu_busy_rate 0.010564 # FU busy rate (busy events/executed inst)
system.cpu.iq.int_inst_queue_reads 14222 # Number of integer instruction queue reads
system.cpu.iq.int_inst_queue_writes 6735 # Number of integer instruction queue writes
2011-08-19 22:08:06 +02:00
system.cpu.iq.int_inst_queue_wakeup_accesses 3573 # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads 13 # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes 6 # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses 6 # Number of floating instruction queue wakeup accesses
2011-09-13 18:58:09 +02:00
system.cpu.iq.int_alu_accesses 3915 # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses 7 # Number of floating point alu accesses
2011-08-19 22:08:06 +02:00
system.cpu.iew.lsq.thread0.forwLoads 35 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
2011-09-13 18:58:09 +02:00
system.cpu.iew.lsq.thread0.squashedLoads 466 # Number of loads squashed
system.cpu.iew.lsq.thread0.ignoredResponses 0 # Number of memory responses ignored because the instruction is squashed
2011-09-13 18:58:09 +02:00
system.cpu.iew.lsq.thread0.memOrderViolation 5 # Number of memory ordering violations
2011-08-19 22:08:06 +02:00
system.cpu.iew.lsq.thread0.squashedStores 159 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled
system.cpu.iew.lsq.thread0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
2011-09-13 18:58:09 +02:00
system.cpu.iew.iewSquashCycles 423 # Number of cycles IEW is squashing
2011-08-19 22:08:06 +02:00
system.cpu.iew.iewBlockCycles 44 # Number of cycles IEW is blocking
system.cpu.iew.iewUnblockCycles 6 # Number of cycles IEW is unblocking
2011-09-13 18:58:09 +02:00
system.cpu.iew.iewDispatchedInsts 5001 # Number of instructions dispatched to IQ
2011-08-19 22:08:06 +02:00
system.cpu.iew.iewDispSquashedInsts 64 # Number of squashed instructions skipped by dispatch
2011-09-13 18:58:09 +02:00
system.cpu.iew.iewDispLoadInsts 881 # Number of dispatched load instructions
2011-08-19 22:08:06 +02:00
system.cpu.iew.iewDispStoreInsts 453 # Number of dispatched store instructions
system.cpu.iew.iewDispNonSpecInsts 6 # Number of dispatched non-speculative instructions
2011-08-19 22:08:06 +02:00
system.cpu.iew.iewIQFullEvents 3 # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall
2011-09-13 18:58:09 +02:00
system.cpu.iew.memOrderViolationEvents 5 # Number of memory order violations
2011-08-19 22:08:06 +02:00
system.cpu.iew.predictedTakenIncorrect 54 # Number of branches that were predicted taken incorrectly
system.cpu.iew.predictedNotTakenIncorrect 121 # Number of branches that were predicted not taken incorrectly
system.cpu.iew.branchMispredicts 175 # Number of branch mispredicts detected at execute
system.cpu.iew.iewExecutedInsts 3749 # Number of executed instructions
system.cpu.iew.iewExecLoadInsts 706 # Number of load instructions executed
2011-09-13 18:58:09 +02:00
system.cpu.iew.iewExecSquashedInsts 132 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
2011-08-19 22:08:06 +02:00
system.cpu.iew.exec_nop 338 # number of nop insts executed
system.cpu.iew.exec_refs 1080 # number of memory reference insts executed
system.cpu.iew.exec_branches 629 # Number of branches executed
system.cpu.iew.exec_stores 374 # Number of stores executed
system.cpu.iew.exec_rate 0.274310 # Inst execution rate
system.cpu.iew.wb_sent 3647 # cumulative count of insts sent to commit
system.cpu.iew.wb_count 3579 # cumulative count of insts written-back
system.cpu.iew.wb_producers 1702 # num instructions producing a value
system.cpu.iew.wb_consumers 2165 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
2011-08-19 22:08:06 +02:00
system.cpu.iew.wb_rate 0.261872 # insts written-back per cycle
system.cpu.iew.wb_fanout 0.786143 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.commit.commitCommittedInsts 2576 # The number of committed instructions
2011-09-13 18:58:09 +02:00
system.cpu.commit.commitSquashedInsts 2416 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 4 # The number of times commit has been forced to stall to communicate backwards
2011-08-19 22:08:06 +02:00
system.cpu.commit.branchMispredicts 149 # The number of times a branch was mispredicted
2011-09-13 18:58:09 +02:00
system.cpu.commit.committed_per_cycle::samples 5960 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::mean 0.432215 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::stdev 1.290536 # Number of insts commited each cycle
2011-04-20 03:45:23 +02:00
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
2011-09-13 18:58:09 +02:00
system.cpu.commit.committed_per_cycle::0 5068 85.03% 85.03% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::1 222 3.72% 88.76% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::2 314 5.27% 94.03% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::3 119 2.00% 96.02% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::4 70 1.17% 97.20% # Number of insts commited each cycle
2011-08-19 22:08:06 +02:00
system.cpu.commit.committed_per_cycle::5 53 0.89% 98.09% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::6 34 0.57% 98.66% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::7 20 0.34% 98.99% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::8 60 1.01% 100.00% # Number of insts commited each cycle
2011-04-20 03:45:23 +02:00
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
2011-09-13 18:58:09 +02:00
system.cpu.commit.committed_per_cycle::total 5960 # Number of insts commited each cycle
2011-04-20 03:45:23 +02:00
system.cpu.commit.count 2576 # Number of instructions committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
system.cpu.commit.refs 709 # Number of memory references committed
2011-04-20 03:45:23 +02:00
system.cpu.commit.loads 415 # Number of loads committed
system.cpu.commit.membars 0 # Number of memory barriers committed
system.cpu.commit.branches 396 # Number of branches committed
system.cpu.commit.fp_insts 6 # Number of committed floating point instructions.
system.cpu.commit.int_insts 2367 # Number of committed integer instructions.
system.cpu.commit.function_calls 71 # Number of function calls committed.
2011-08-19 22:08:06 +02:00
system.cpu.commit.bw_lim_events 60 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
2011-09-13 18:58:09 +02:00
system.cpu.rob.rob_reads 10645 # The number of ROB reads
system.cpu.rob.rob_writes 10410 # The number of ROB writes
system.cpu.timesIdled 139 # Number of times that the entire CPU went into an idle state and unscheduled itself
2011-08-19 22:08:06 +02:00
system.cpu.idleCycles 7284 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 2387 # Number of Instructions Simulated
system.cpu.committedInsts_total 2387 # Number of Instructions Simulated
2011-08-19 22:08:06 +02:00
system.cpu.cpi 5.725597 # CPI: Cycles Per Instruction
system.cpu.cpi_total 5.725597 # CPI: Total CPI of All Threads
system.cpu.ipc 0.174654 # IPC: Instructions Per Cycle
system.cpu.ipc_total 0.174654 # IPC: Total IPC of All Threads
system.cpu.int_regfile_reads 4520 # number of integer regfile reads
system.cpu.int_regfile_writes 2768 # number of integer regfile writes
system.cpu.fp_regfile_reads 6 # number of floating regfile reads
system.cpu.misc_regfile_reads 1 # number of misc regfile reads
system.cpu.misc_regfile_writes 1 # number of misc regfile writes
system.cpu.icache.replacements 0 # number of replacements
2011-08-19 22:08:06 +02:00
system.cpu.icache.tagsinuse 91.574139 # Cycle average of tags in use
2011-09-13 18:58:09 +02:00
system.cpu.icache.total_refs 700 # Total number of references to valid blocks.
system.cpu.icache.sampled_refs 185 # Sample count of references to valid blocks.
2011-09-13 18:58:09 +02:00
system.cpu.icache.avg_refs 3.783784 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
2011-08-19 22:08:06 +02:00
system.cpu.icache.occ_blocks::0 91.574139 # Average occupied blocks per context
system.cpu.icache.occ_percent::0 0.044714 # Average percentage of cache occupancy
2011-09-13 18:58:09 +02:00
system.cpu.icache.ReadReq_hits 700 # number of ReadReq hits
system.cpu.icache.demand_hits 700 # number of demand (read+write) hits
system.cpu.icache.overall_hits 700 # number of overall hits
system.cpu.icache.ReadReq_misses 241 # number of ReadReq misses
system.cpu.icache.demand_misses 241 # number of demand (read+write) misses
system.cpu.icache.overall_misses 241 # number of overall misses
2011-08-19 22:08:06 +02:00
system.cpu.icache.ReadReq_miss_latency 8777500 # number of ReadReq miss cycles
system.cpu.icache.demand_miss_latency 8777500 # number of demand (read+write) miss cycles
system.cpu.icache.overall_miss_latency 8777500 # number of overall miss cycles
2011-09-13 18:58:09 +02:00
system.cpu.icache.ReadReq_accesses 941 # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses 941 # number of demand (read+write) accesses
system.cpu.icache.overall_accesses 941 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate 0.256111 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate 0.256111 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate 0.256111 # miss rate for overall accesses
2011-08-19 22:08:06 +02:00
system.cpu.icache.ReadReq_avg_miss_latency 36421.161826 # average ReadReq miss latency
system.cpu.icache.demand_avg_miss_latency 36421.161826 # average overall miss latency
system.cpu.icache.overall_avg_miss_latency 36421.161826 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
system.cpu.icache.writebacks 0 # number of writebacks
system.cpu.icache.ReadReq_mshr_hits 56 # number of ReadReq MSHR hits
system.cpu.icache.demand_mshr_hits 56 # number of demand (read+write) MSHR hits
system.cpu.icache.overall_mshr_hits 56 # number of overall MSHR hits
system.cpu.icache.ReadReq_mshr_misses 185 # number of ReadReq MSHR misses
system.cpu.icache.demand_mshr_misses 185 # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses 185 # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
2011-08-19 22:08:06 +02:00
system.cpu.icache.ReadReq_mshr_miss_latency 6554500 # number of ReadReq MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency 6554500 # number of demand (read+write) MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency 6554500 # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
2011-09-13 18:58:09 +02:00
system.cpu.icache.ReadReq_mshr_miss_rate 0.196599 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate 0.196599 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate 0.196599 # mshr miss rate for overall accesses
2011-08-19 22:08:06 +02:00
system.cpu.icache.ReadReq_avg_mshr_miss_latency 35429.729730 # average ReadReq mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency 35429.729730 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency 35429.729730 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.replacements 0 # number of replacements
2011-08-19 22:08:06 +02:00
system.cpu.dcache.tagsinuse 45.439198 # Cycle average of tags in use
system.cpu.dcache.total_refs 765 # Total number of references to valid blocks.
system.cpu.dcache.sampled_refs 85 # Sample count of references to valid blocks.
2011-08-19 22:08:06 +02:00
system.cpu.dcache.avg_refs 9 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
2011-08-19 22:08:06 +02:00
system.cpu.dcache.occ_blocks::0 45.439198 # Average occupied blocks per context
system.cpu.dcache.occ_percent::0 0.011094 # Average percentage of cache occupancy
system.cpu.dcache.ReadReq_hits 543 # number of ReadReq hits
system.cpu.dcache.WriteReq_hits 222 # number of WriteReq hits
2011-08-19 22:08:06 +02:00
system.cpu.dcache.demand_hits 765 # number of demand (read+write) hits
system.cpu.dcache.overall_hits 765 # number of overall hits
system.cpu.dcache.ReadReq_misses 101 # number of ReadReq misses
system.cpu.dcache.WriteReq_misses 72 # number of WriteReq misses
2011-08-19 22:08:06 +02:00
system.cpu.dcache.demand_misses 173 # number of demand (read+write) misses
system.cpu.dcache.overall_misses 173 # number of overall misses
system.cpu.dcache.ReadReq_miss_latency 3605000 # number of ReadReq miss cycles
system.cpu.dcache.WriteReq_miss_latency 2816500 # number of WriteReq miss cycles
2011-08-19 22:08:06 +02:00
system.cpu.dcache.demand_miss_latency 6421500 # number of demand (read+write) miss cycles
system.cpu.dcache.overall_miss_latency 6421500 # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses 644 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses 294 # number of WriteReq accesses(hits+misses)
2011-08-19 22:08:06 +02:00
system.cpu.dcache.demand_accesses 938 # number of demand (read+write) accesses
system.cpu.dcache.overall_accesses 938 # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate 0.156832 # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate 0.244898 # miss rate for WriteReq accesses
2011-08-19 22:08:06 +02:00
system.cpu.dcache.demand_miss_rate 0.184435 # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate 0.184435 # miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_miss_latency 35693.069307 # average ReadReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency 39118.055556 # average WriteReq miss latency
2011-08-19 22:08:06 +02:00
system.cpu.dcache.demand_avg_miss_latency 37118.497110 # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency 37118.497110 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
system.cpu.dcache.writebacks 0 # number of writebacks
2011-08-19 22:08:06 +02:00
system.cpu.dcache.ReadReq_mshr_hits 40 # number of ReadReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits 48 # number of WriteReq MSHR hits
2011-08-19 22:08:06 +02:00
system.cpu.dcache.demand_mshr_hits 88 # number of demand (read+write) MSHR hits
system.cpu.dcache.overall_mshr_hits 88 # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses 61 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses 24 # number of WriteReq MSHR misses
system.cpu.dcache.demand_mshr_misses 85 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses 85 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
2011-08-19 22:08:06 +02:00
system.cpu.dcache.ReadReq_mshr_miss_latency 2169000 # number of ReadReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency 872000 # number of WriteReq MSHR miss cycles
2011-08-19 22:08:06 +02:00
system.cpu.dcache.demand_mshr_miss_latency 3041000 # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency 3041000 # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
2011-08-19 22:08:06 +02:00
system.cpu.dcache.ReadReq_mshr_miss_rate 0.094720 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate 0.081633 # mshr miss rate for WriteReq accesses
2011-08-19 22:08:06 +02:00
system.cpu.dcache.demand_mshr_miss_rate 0.090618 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate 0.090618 # mshr miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 35557.377049 # average ReadReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 36333.333333 # average WriteReq mshr miss latency
2011-08-19 22:08:06 +02:00
system.cpu.dcache.demand_avg_mshr_miss_latency 35776.470588 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency 35776.470588 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 0 # number of replacements
2011-08-19 22:08:06 +02:00
system.cpu.l2cache.tagsinuse 120.203882 # Cycle average of tags in use
system.cpu.l2cache.total_refs 0 # Total number of references to valid blocks.
system.cpu.l2cache.sampled_refs 246 # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs 0 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
2011-08-19 22:08:06 +02:00
system.cpu.l2cache.occ_blocks::0 120.203882 # Average occupied blocks per context
system.cpu.l2cache.occ_percent::0 0.003668 # Average percentage of cache occupancy
system.cpu.l2cache.demand_hits 0 # number of demand (read+write) hits
system.cpu.l2cache.overall_hits 0 # number of overall hits
system.cpu.l2cache.ReadReq_misses 246 # number of ReadReq misses
system.cpu.l2cache.ReadExReq_misses 24 # number of ReadExReq misses
system.cpu.l2cache.demand_misses 270 # number of demand (read+write) misses
system.cpu.l2cache.overall_misses 270 # number of overall misses
2011-08-19 22:08:06 +02:00
system.cpu.l2cache.ReadReq_miss_latency 8447500 # number of ReadReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency 831000 # number of ReadExReq miss cycles
2011-08-19 22:08:06 +02:00
system.cpu.l2cache.demand_miss_latency 9278500 # number of demand (read+write) miss cycles
system.cpu.l2cache.overall_miss_latency 9278500 # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses 246 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses 24 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.demand_accesses 270 # number of demand (read+write) accesses
system.cpu.l2cache.overall_accesses 270 # number of overall (read+write) accesses
system.cpu.l2cache.ReadReq_miss_rate 1 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_miss_rate 1 # miss rate for ReadExReq accesses
system.cpu.l2cache.demand_miss_rate 1 # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate 1 # miss rate for overall accesses
2011-08-19 22:08:06 +02:00
system.cpu.l2cache.ReadReq_avg_miss_latency 34339.430894 # average ReadReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency 34625 # average ReadExReq miss latency
2011-08-19 22:08:06 +02:00
system.cpu.l2cache.demand_avg_miss_latency 34364.814815 # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency 34364.814815 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
system.cpu.l2cache.writebacks 0 # number of writebacks
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
system.cpu.l2cache.ReadReq_mshr_misses 246 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses 24 # number of ReadExReq MSHR misses
system.cpu.l2cache.demand_mshr_misses 270 # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses 270 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
2011-08-19 22:08:06 +02:00
system.cpu.l2cache.ReadReq_mshr_miss_latency 7661500 # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency 756000 # number of ReadExReq MSHR miss cycles
2011-08-19 22:08:06 +02:00
system.cpu.l2cache.demand_mshr_miss_latency 8417500 # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency 8417500 # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate 1 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate 1 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.demand_mshr_miss_rate 1 # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate 1 # mshr miss rate for overall accesses
2011-08-19 22:08:06 +02:00
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31144.308943 # average ReadReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31500 # average ReadExReq mshr miss latency
2011-08-19 22:08:06 +02:00
system.cpu.l2cache.demand_avg_mshr_miss_latency 31175.925926 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency 31175.925926 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------