2004-03-12 17:04:58 +01:00
|
|
|
/*
|
2005-06-05 11:16:00 +02:00
|
|
|
* Copyright (c) 2004-2005 The Regents of The University of Michigan
|
2004-03-12 17:04:58 +01:00
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions are
|
|
|
|
* met: redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer;
|
|
|
|
* redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution;
|
|
|
|
* neither the name of the copyright holders nor the names of its
|
|
|
|
* contributors may be used to endorse or promote products derived from
|
|
|
|
* this software without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*/
|
|
|
|
|
2005-06-05 07:22:21 +02:00
|
|
|
/** @file
|
2004-03-12 17:04:58 +01:00
|
|
|
* Device module for modelling the National Semiconductor
|
|
|
|
* DP83820 ethernet controller
|
|
|
|
*/
|
|
|
|
|
2004-10-23 22:18:44 +02:00
|
|
|
#ifndef __DEV_NS_GIGE_HH__
|
|
|
|
#define __DEV_NS_GIGE_HH__
|
2004-03-12 17:04:58 +01:00
|
|
|
|
2004-10-23 22:18:44 +02:00
|
|
|
#include "base/inet.hh"
|
2004-07-27 05:10:20 +02:00
|
|
|
#include "base/statistics.hh"
|
2004-03-12 17:04:58 +01:00
|
|
|
#include "dev/etherint.hh"
|
|
|
|
#include "dev/etherpkt.hh"
|
2004-07-27 05:10:20 +02:00
|
|
|
#include "dev/io_device.hh"
|
2004-03-12 17:04:58 +01:00
|
|
|
#include "dev/ns_gige_reg.h"
|
|
|
|
#include "dev/pcidev.hh"
|
2004-11-13 22:52:08 +01:00
|
|
|
#include "dev/pktfifo.hh"
|
2004-04-22 00:23:41 +02:00
|
|
|
#include "mem/bus/bus.hh"
|
2004-07-27 05:10:20 +02:00
|
|
|
#include "sim/eventq.hh"
|
2004-03-12 17:04:58 +01:00
|
|
|
|
2005-08-13 00:30:35 +02:00
|
|
|
// Hash filtering constants
|
|
|
|
const uint16_t FHASH_ADDR = 0x100;
|
|
|
|
const uint16_t FHASH_SIZE = 0x100;
|
|
|
|
|
|
|
|
// EEPROM constants
|
|
|
|
const uint8_t EEPROM_READ = 0x2;
|
|
|
|
const uint8_t EEPROM_SIZE = 64; // Size in words of NSC93C46 EEPROM
|
|
|
|
const uint8_t EEPROM_PMATCH2_ADDR = 0xA; // EEPROM Address of PMATCH word 2
|
|
|
|
const uint8_t EEPROM_PMATCH1_ADDR = 0xB; // EEPROM Address of PMATCH word 1
|
|
|
|
const uint8_t EEPROM_PMATCH0_ADDR = 0xC; // EEPROM Address of PMATCH word 0
|
|
|
|
|
2004-03-12 17:04:58 +01:00
|
|
|
/**
|
|
|
|
* Ethernet device registers
|
|
|
|
*/
|
|
|
|
struct dp_regs {
|
|
|
|
uint32_t command;
|
|
|
|
uint32_t config;
|
|
|
|
uint32_t mear;
|
|
|
|
uint32_t ptscr;
|
|
|
|
uint32_t isr;
|
|
|
|
uint32_t imr;
|
|
|
|
uint32_t ier;
|
|
|
|
uint32_t ihr;
|
|
|
|
uint32_t txdp;
|
|
|
|
uint32_t txdp_hi;
|
|
|
|
uint32_t txcfg;
|
|
|
|
uint32_t gpior;
|
|
|
|
uint32_t rxdp;
|
|
|
|
uint32_t rxdp_hi;
|
|
|
|
uint32_t rxcfg;
|
|
|
|
uint32_t pqcr;
|
|
|
|
uint32_t wcsr;
|
|
|
|
uint32_t pcr;
|
|
|
|
uint32_t rfcr;
|
|
|
|
uint32_t rfdr;
|
2005-08-13 00:30:35 +02:00
|
|
|
uint32_t brar;
|
|
|
|
uint32_t brdr;
|
2004-03-12 17:04:58 +01:00
|
|
|
uint32_t srr;
|
|
|
|
uint32_t mibc;
|
|
|
|
uint32_t vrcr;
|
|
|
|
uint32_t vtcr;
|
|
|
|
uint32_t vdr;
|
|
|
|
uint32_t ccsr;
|
|
|
|
uint32_t tbicr;
|
|
|
|
uint32_t tbisr;
|
|
|
|
uint32_t tanar;
|
|
|
|
uint32_t tanlpar;
|
|
|
|
uint32_t taner;
|
|
|
|
uint32_t tesr;
|
2004-04-22 00:23:41 +02:00
|
|
|
};
|
2004-03-12 17:04:58 +01:00
|
|
|
|
2004-04-22 00:23:41 +02:00
|
|
|
struct dp_rom {
|
2004-07-27 05:10:20 +02:00
|
|
|
/**
|
|
|
|
* for perfect match memory.
|
|
|
|
* the linux driver doesn't use any other ROM
|
|
|
|
*/
|
2004-10-23 22:18:44 +02:00
|
|
|
uint8_t perfectMatch[ETH_ADDR_LEN];
|
2005-08-13 00:30:35 +02:00
|
|
|
|
|
|
|
/**
|
|
|
|
* for hash table memory.
|
|
|
|
* used by the freebsd driver
|
|
|
|
*/
|
|
|
|
uint8_t filterHash[FHASH_SIZE];
|
2004-03-12 17:04:58 +01:00
|
|
|
};
|
|
|
|
|
2004-05-25 21:59:54 +02:00
|
|
|
class NSGigEInt;
|
2004-03-12 17:04:58 +01:00
|
|
|
class PhysicalMemory;
|
2004-04-22 00:23:41 +02:00
|
|
|
class BaseInterface;
|
|
|
|
class HierParams;
|
|
|
|
class Bus;
|
|
|
|
class PciConfigAll;
|
2004-03-12 17:04:58 +01:00
|
|
|
|
|
|
|
/**
|
2005-06-18 00:08:05 +02:00
|
|
|
* NS DP83820 Ethernet device model
|
2004-03-12 17:04:58 +01:00
|
|
|
*/
|
2004-05-25 21:59:54 +02:00
|
|
|
class NSGigE : public PciDev
|
2004-03-12 17:04:58 +01:00
|
|
|
{
|
2004-04-22 00:23:41 +02:00
|
|
|
public:
|
|
|
|
/** Transmit State Machine states */
|
|
|
|
enum TxState
|
|
|
|
{
|
|
|
|
txIdle,
|
|
|
|
txDescRefr,
|
|
|
|
txDescRead,
|
|
|
|
txFifoBlock,
|
|
|
|
txFragRead,
|
|
|
|
txDescWrite,
|
|
|
|
txAdvance
|
|
|
|
};
|
|
|
|
|
|
|
|
/** Receive State Machine States */
|
|
|
|
enum RxState
|
|
|
|
{
|
|
|
|
rxIdle,
|
|
|
|
rxDescRefr,
|
|
|
|
rxDescRead,
|
|
|
|
rxFifoBlock,
|
|
|
|
rxFragWrite,
|
|
|
|
rxDescWrite,
|
|
|
|
rxAdvance
|
|
|
|
};
|
|
|
|
|
|
|
|
enum DmaState
|
|
|
|
{
|
|
|
|
dmaIdle,
|
|
|
|
dmaReading,
|
|
|
|
dmaWriting,
|
|
|
|
dmaReadWaiting,
|
|
|
|
dmaWriteWaiting
|
|
|
|
};
|
|
|
|
|
2005-08-13 00:30:35 +02:00
|
|
|
/** EEPROM State Machine States */
|
|
|
|
enum EEPROMState
|
|
|
|
{
|
|
|
|
eepromStart,
|
|
|
|
eepromGetOpcode,
|
|
|
|
eepromGetAddress,
|
|
|
|
eepromRead
|
|
|
|
};
|
|
|
|
|
2004-04-22 00:23:41 +02:00
|
|
|
private:
|
2004-03-12 17:04:58 +01:00
|
|
|
Addr addr;
|
2004-04-22 00:23:41 +02:00
|
|
|
static const Addr size = sizeof(dp_regs);
|
|
|
|
|
|
|
|
protected:
|
|
|
|
typedef std::deque<PacketPtr> pktbuf_t;
|
|
|
|
typedef pktbuf_t::iterator pktiter_t;
|
2004-03-12 17:04:58 +01:00
|
|
|
|
|
|
|
/** device register file */
|
|
|
|
dp_regs regs;
|
2004-04-22 00:23:41 +02:00
|
|
|
dp_rom rom;
|
2004-03-12 17:04:58 +01:00
|
|
|
|
2004-06-12 20:24:20 +02:00
|
|
|
/** pci settings */
|
l
base/traceflags.py:
added some more traceflags for ethernet to break it up better
dev/etherpkt.hh:
since we are not network host order, must reverse bytes for these typechecks.
also, overload isTcp/UdpPkt to take an argument so you don't have to reget the ip header if you've already got one.
dev/ns_gige.cc:
1) add some functions that reverse Endianness so we can generate adn evaluate checksum adn dprintf data accurately/more understandably
2) forget about the implementation of fifo fill/drain thresholds, it's not used by the driver much, nor does it matter with use sending/receiving in whole packets anyway.
get rid of teh associated variables.
3) get rid of txFifoCnt the variable, it's redundant and unnecessary, just use txFifoAvail.
4) change io_enable to ioEnable, just to be picky.
5) modify some DPRINTF's to be clearer, also added a lot, and spread them into better traceflag categories
6) fix the device bug! it's the intrTick = 0 at teh beginning of cpuInterrupt().
7) clear some bools in regsReset() so they don't holdover wrong state
8) fix pseudo header generation for Tcp checksumming to account for network order
dev/ns_gige.hh:
change io_enable to ioEnable, get rid of fill/drain thresh related variables and txFifoCnt, which is redundant
--HG--
extra : convert_revision : c538b75731f3c9e04354f57e6df9a40aeca5096d
2004-06-21 23:25:18 +02:00
|
|
|
bool ioEnable;
|
2004-06-12 20:24:20 +02:00
|
|
|
#if 0
|
l
base/traceflags.py:
added some more traceflags for ethernet to break it up better
dev/etherpkt.hh:
since we are not network host order, must reverse bytes for these typechecks.
also, overload isTcp/UdpPkt to take an argument so you don't have to reget the ip header if you've already got one.
dev/ns_gige.cc:
1) add some functions that reverse Endianness so we can generate adn evaluate checksum adn dprintf data accurately/more understandably
2) forget about the implementation of fifo fill/drain thresholds, it's not used by the driver much, nor does it matter with use sending/receiving in whole packets anyway.
get rid of teh associated variables.
3) get rid of txFifoCnt the variable, it's redundant and unnecessary, just use txFifoAvail.
4) change io_enable to ioEnable, just to be picky.
5) modify some DPRINTF's to be clearer, also added a lot, and spread them into better traceflag categories
6) fix the device bug! it's the intrTick = 0 at teh beginning of cpuInterrupt().
7) clear some bools in regsReset() so they don't holdover wrong state
8) fix pseudo header generation for Tcp checksumming to account for network order
dev/ns_gige.hh:
change io_enable to ioEnable, get rid of fill/drain thresh related variables and txFifoCnt, which is redundant
--HG--
extra : convert_revision : c538b75731f3c9e04354f57e6df9a40aeca5096d
2004-06-21 23:25:18 +02:00
|
|
|
bool memEnable;
|
|
|
|
bool bmEnable;
|
2004-06-12 20:24:20 +02:00
|
|
|
#endif
|
|
|
|
|
2004-06-11 21:26:21 +02:00
|
|
|
/*** BASIC STRUCTURES FOR TX/RX ***/
|
2004-03-12 17:04:58 +01:00
|
|
|
/* Data FIFOs */
|
2004-11-13 22:52:08 +01:00
|
|
|
PacketFifo txFifo;
|
|
|
|
PacketFifo rxFifo;
|
2004-03-12 17:04:58 +01:00
|
|
|
|
|
|
|
/** various helper vars */
|
2004-06-11 21:26:21 +02:00
|
|
|
PacketPtr txPacket;
|
|
|
|
PacketPtr rxPacket;
|
2004-03-12 17:04:58 +01:00
|
|
|
uint8_t *txPacketBufPtr;
|
|
|
|
uint8_t *rxPacketBufPtr;
|
2004-04-22 00:23:41 +02:00
|
|
|
uint32_t txXferLen;
|
|
|
|
uint32_t rxXferLen;
|
|
|
|
bool rxDmaFree;
|
|
|
|
bool txDmaFree;
|
2004-03-12 17:04:58 +01:00
|
|
|
|
|
|
|
/** DescCaches */
|
2005-10-12 19:39:40 +02:00
|
|
|
ns_desc32 txDesc32;
|
|
|
|
ns_desc32 rxDesc32;
|
|
|
|
ns_desc64 txDesc64;
|
|
|
|
ns_desc64 rxDesc64;
|
2004-03-12 17:04:58 +01:00
|
|
|
|
Make the notion of a global event tick independent of the actual
CPU cycle ticks. This allows the user to have CPUs of different
frequencies, and also allows frequencies and latencies that are
not evenly divisible by the CPU frequency. For now, the CPU
frequency is still set to the global frequency, but soon, we'll
hopefully make the global frequency fixed at something like 1THz
and set all other frequencies independently.
arch/alpha/ev5.cc:
The cycles counter is based on the current cpu cycle.
cpu/base_cpu.cc:
frequency isn't the cpu parameter anymore, cycleTime is.
cpu/base_cpu.hh:
frequency isn't the cpu parameter anymore, cycleTime is.
create several public functions for getting the cpu frequency
and the numbers of ticks for a given number of cycles, etc.
cpu/memtest/memtest.cc:
cpu/simple_cpu/simple_cpu.cc:
cpu/simple_cpu/simple_cpu.hh:
cpu/trace/trace_cpu.cc:
Now that ticks aren't cpu cycles, fixup code to advance
by the proper number of ticks.
cpu/memtest/memtest.hh:
cpu/trace/trace_cpu.hh:
Provide a function to get the number of ticks for a given
number of cycles.
dev/alpha_console.cc:
Update for changes in the way that frequencies and latencies are
accessed. Move some stuff to init()
dev/alpha_console.hh:
Need a pointer to the system and the cpu to get the frequency
so we can pass the info to the console code.
dev/etherbus.cc:
dev/etherbus.hh:
dev/etherlink.cc:
dev/etherlink.hh:
dev/ethertap.cc:
dev/ide_disk.hh:
dev/ns_gige.cc:
dev/ns_gige.hh:
update for changes in the way bandwidths are passed from
python to C++ to accomidate the new way that ticks works.
dev/ide_disk.cc:
update for changes in the way bandwidths are passed from
python to C++ to accomidate the new way that ticks works.
Add some extra debugging printfs
dev/platform.cc:
dev/sinic.cc:
dev/sinic.hh:
outline the constructor and destructor
dev/platform.hh:
outline the constructor and destructor.
don't keep track of the interrupt frequency. Only provide the
accessor function.
dev/tsunami.cc:
dev/tsunami.hh:
outline the constructor and destructor
Don't set the interrupt frequency here. Get it from the actual device
that does the interrupting.
dev/tsunami_io.cc:
dev/tsunami_io.hh:
Make the interrupt interval a configuration parameter. (And convert
the interval to the new latency/frequency stuff in the python)
kern/linux/linux_system.cc:
update for changes in the way bandwidths are passed from
python to C++ to accomidate the new way that ticks works.
For now, we must get the boot cpu's frequency as a parameter
since allowing the system to have a pointer to the boot cpu would
cause a cycle.
kern/tru64/tru64_system.cc:
For now, we must get the boot cpu's frequency as a parameter
since allowing the system to have a pointer to the boot cpu would
cause a cycle.
python/m5/config.py:
Fix support for cycle_time relative latencies and frequencies.
Add support for getting a NetworkBandwidth or a MemoryBandwidth.
python/m5/objects/BaseCPU.mpy:
All CPUs now have a cycle_time. The default is the global frequency,
but it is now possible to set the global frequency to some large value
(like 1THz) and set each CPU frequency independently.
python/m5/objects/BaseCache.mpy:
python/m5/objects/Ide.mpy:
Make this a Latency parameter
python/m5/objects/BaseSystem.mpy:
We need to pass the boot CPU's frequency to the system
python/m5/objects/Ethernet.mpy:
Update parameter types to use latency and bandwidth types
python/m5/objects/Platform.mpy:
this frequency isn't needed. We get it from the clock interrupt.
python/m5/objects/Tsunami.mpy:
The clock generator should hold the frequency
sim/eventq.hh:
Need to remove this assertion because the writeback event
queue is different from the CPU's event queue which can cause
this assertion to fail.
sim/process.cc:
Fix comment.
sim/system.hh:
Struct member to hold the boot CPU's frequency.
sim/universe.cc:
remove unneeded variable.
--HG--
extra : convert_revision : 51efe4041095234bf458d9b3b0d417f4cae16fdc
2005-04-11 21:32:06 +02:00
|
|
|
/* state machine cycle time */
|
2005-06-02 03:44:00 +02:00
|
|
|
Tick clock;
|
|
|
|
inline Tick cycles(int numCycles) const { return numCycles * clock; }
|
Make the notion of a global event tick independent of the actual
CPU cycle ticks. This allows the user to have CPUs of different
frequencies, and also allows frequencies and latencies that are
not evenly divisible by the CPU frequency. For now, the CPU
frequency is still set to the global frequency, but soon, we'll
hopefully make the global frequency fixed at something like 1THz
and set all other frequencies independently.
arch/alpha/ev5.cc:
The cycles counter is based on the current cpu cycle.
cpu/base_cpu.cc:
frequency isn't the cpu parameter anymore, cycleTime is.
cpu/base_cpu.hh:
frequency isn't the cpu parameter anymore, cycleTime is.
create several public functions for getting the cpu frequency
and the numbers of ticks for a given number of cycles, etc.
cpu/memtest/memtest.cc:
cpu/simple_cpu/simple_cpu.cc:
cpu/simple_cpu/simple_cpu.hh:
cpu/trace/trace_cpu.cc:
Now that ticks aren't cpu cycles, fixup code to advance
by the proper number of ticks.
cpu/memtest/memtest.hh:
cpu/trace/trace_cpu.hh:
Provide a function to get the number of ticks for a given
number of cycles.
dev/alpha_console.cc:
Update for changes in the way that frequencies and latencies are
accessed. Move some stuff to init()
dev/alpha_console.hh:
Need a pointer to the system and the cpu to get the frequency
so we can pass the info to the console code.
dev/etherbus.cc:
dev/etherbus.hh:
dev/etherlink.cc:
dev/etherlink.hh:
dev/ethertap.cc:
dev/ide_disk.hh:
dev/ns_gige.cc:
dev/ns_gige.hh:
update for changes in the way bandwidths are passed from
python to C++ to accomidate the new way that ticks works.
dev/ide_disk.cc:
update for changes in the way bandwidths are passed from
python to C++ to accomidate the new way that ticks works.
Add some extra debugging printfs
dev/platform.cc:
dev/sinic.cc:
dev/sinic.hh:
outline the constructor and destructor
dev/platform.hh:
outline the constructor and destructor.
don't keep track of the interrupt frequency. Only provide the
accessor function.
dev/tsunami.cc:
dev/tsunami.hh:
outline the constructor and destructor
Don't set the interrupt frequency here. Get it from the actual device
that does the interrupting.
dev/tsunami_io.cc:
dev/tsunami_io.hh:
Make the interrupt interval a configuration parameter. (And convert
the interval to the new latency/frequency stuff in the python)
kern/linux/linux_system.cc:
update for changes in the way bandwidths are passed from
python to C++ to accomidate the new way that ticks works.
For now, we must get the boot cpu's frequency as a parameter
since allowing the system to have a pointer to the boot cpu would
cause a cycle.
kern/tru64/tru64_system.cc:
For now, we must get the boot cpu's frequency as a parameter
since allowing the system to have a pointer to the boot cpu would
cause a cycle.
python/m5/config.py:
Fix support for cycle_time relative latencies and frequencies.
Add support for getting a NetworkBandwidth or a MemoryBandwidth.
python/m5/objects/BaseCPU.mpy:
All CPUs now have a cycle_time. The default is the global frequency,
but it is now possible to set the global frequency to some large value
(like 1THz) and set each CPU frequency independently.
python/m5/objects/BaseCache.mpy:
python/m5/objects/Ide.mpy:
Make this a Latency parameter
python/m5/objects/BaseSystem.mpy:
We need to pass the boot CPU's frequency to the system
python/m5/objects/Ethernet.mpy:
Update parameter types to use latency and bandwidth types
python/m5/objects/Platform.mpy:
this frequency isn't needed. We get it from the clock interrupt.
python/m5/objects/Tsunami.mpy:
The clock generator should hold the frequency
sim/eventq.hh:
Need to remove this assertion because the writeback event
queue is different from the CPU's event queue which can cause
this assertion to fail.
sim/process.cc:
Fix comment.
sim/system.hh:
Struct member to hold the boot CPU's frequency.
sim/universe.cc:
remove unneeded variable.
--HG--
extra : convert_revision : 51efe4041095234bf458d9b3b0d417f4cae16fdc
2005-04-11 21:32:06 +02:00
|
|
|
|
2004-03-12 17:04:58 +01:00
|
|
|
/* tx State Machine */
|
2004-04-22 00:23:41 +02:00
|
|
|
TxState txState;
|
2004-07-30 17:29:45 +02:00
|
|
|
bool txEnable;
|
|
|
|
|
2004-03-12 17:04:58 +01:00
|
|
|
/** Current Transmit Descriptor Done */
|
|
|
|
bool CTDD;
|
2004-04-22 00:23:41 +02:00
|
|
|
/** halt the tx state machine after next packet */
|
2004-03-12 17:04:58 +01:00
|
|
|
bool txHalt;
|
2004-04-22 00:23:41 +02:00
|
|
|
/** ptr to the next byte in the current fragment */
|
|
|
|
Addr txFragPtr;
|
|
|
|
/** count of bytes remaining in the current descriptor */
|
|
|
|
uint32_t txDescCnt;
|
|
|
|
DmaState txDmaState;
|
2004-03-12 17:04:58 +01:00
|
|
|
|
|
|
|
/** rx State Machine */
|
2004-04-22 00:23:41 +02:00
|
|
|
RxState rxState;
|
2004-07-30 17:29:45 +02:00
|
|
|
bool rxEnable;
|
|
|
|
|
2004-04-22 00:23:41 +02:00
|
|
|
/** Current Receive Descriptor Done */
|
|
|
|
bool CRDD;
|
|
|
|
/** num of bytes in the current packet being drained from rxDataFifo */
|
|
|
|
uint32_t rxPktBytes;
|
|
|
|
/** halt the rx state machine after current packet */
|
2004-03-12 17:04:58 +01:00
|
|
|
bool rxHalt;
|
2004-04-22 00:23:41 +02:00
|
|
|
/** ptr to the next byte in current fragment */
|
|
|
|
Addr rxFragPtr;
|
|
|
|
/** count of bytes remaining in the current descriptor */
|
|
|
|
uint32_t rxDescCnt;
|
|
|
|
DmaState rxDmaState;
|
2004-03-12 17:04:58 +01:00
|
|
|
|
2005-11-22 05:43:15 +01:00
|
|
|
struct RegWriteData {
|
|
|
|
Addr daddr;
|
|
|
|
uint32_t value;
|
|
|
|
RegWriteData(Addr da, uint32_t val) : daddr(da), value(val) {}
|
|
|
|
};
|
|
|
|
|
|
|
|
std::vector<std::list<RegWriteData> > writeQueue;
|
|
|
|
bool pioDelayWrite;
|
|
|
|
|
2004-03-12 17:04:58 +01:00
|
|
|
bool extstsEnable;
|
|
|
|
|
2005-08-13 00:30:35 +02:00
|
|
|
/** EEPROM State Machine */
|
|
|
|
EEPROMState eepromState;
|
|
|
|
bool eepromClk;
|
|
|
|
uint8_t eepromBitsToRx;
|
|
|
|
uint8_t eepromOpcode;
|
|
|
|
uint8_t eepromAddress;
|
|
|
|
uint16_t eepromData;
|
|
|
|
|
2004-03-12 17:04:58 +01:00
|
|
|
protected:
|
2004-04-22 00:23:41 +02:00
|
|
|
Tick dmaReadDelay;
|
|
|
|
Tick dmaWriteDelay;
|
2004-03-12 17:04:58 +01:00
|
|
|
|
2004-04-22 00:23:41 +02:00
|
|
|
Tick dmaReadFactor;
|
|
|
|
Tick dmaWriteFactor;
|
2004-03-12 17:04:58 +01:00
|
|
|
|
2004-04-22 00:23:41 +02:00
|
|
|
void *rxDmaData;
|
|
|
|
Addr rxDmaAddr;
|
|
|
|
int rxDmaLen;
|
|
|
|
bool doRxDmaRead();
|
|
|
|
bool doRxDmaWrite();
|
|
|
|
void rxDmaReadCopy();
|
|
|
|
void rxDmaWriteCopy();
|
2004-03-12 17:04:58 +01:00
|
|
|
|
2004-04-22 00:23:41 +02:00
|
|
|
void *txDmaData;
|
|
|
|
Addr txDmaAddr;
|
|
|
|
int txDmaLen;
|
|
|
|
bool doTxDmaRead();
|
|
|
|
bool doTxDmaWrite();
|
|
|
|
void txDmaReadCopy();
|
|
|
|
void txDmaWriteCopy();
|
2004-03-12 17:04:58 +01:00
|
|
|
|
2004-04-22 00:23:41 +02:00
|
|
|
void rxDmaReadDone();
|
2004-05-25 21:59:54 +02:00
|
|
|
friend class EventWrapper<NSGigE, &NSGigE::rxDmaReadDone>;
|
|
|
|
EventWrapper<NSGigE, &NSGigE::rxDmaReadDone> rxDmaReadEvent;
|
2004-03-12 17:04:58 +01:00
|
|
|
|
2004-04-22 00:23:41 +02:00
|
|
|
void rxDmaWriteDone();
|
2004-05-25 21:59:54 +02:00
|
|
|
friend class EventWrapper<NSGigE, &NSGigE::rxDmaWriteDone>;
|
|
|
|
EventWrapper<NSGigE, &NSGigE::rxDmaWriteDone> rxDmaWriteEvent;
|
2004-03-12 17:04:58 +01:00
|
|
|
|
2004-04-22 00:23:41 +02:00
|
|
|
void txDmaReadDone();
|
2004-05-25 21:59:54 +02:00
|
|
|
friend class EventWrapper<NSGigE, &NSGigE::txDmaReadDone>;
|
|
|
|
EventWrapper<NSGigE, &NSGigE::txDmaReadDone> txDmaReadEvent;
|
2004-03-12 17:04:58 +01:00
|
|
|
|
2004-04-22 00:23:41 +02:00
|
|
|
void txDmaWriteDone();
|
2004-05-25 21:59:54 +02:00
|
|
|
friend class EventWrapper<NSGigE, &NSGigE::txDmaWriteDone>;
|
|
|
|
EventWrapper<NSGigE, &NSGigE::txDmaWriteDone> txDmaWriteEvent;
|
2004-04-22 00:23:41 +02:00
|
|
|
|
|
|
|
bool dmaDescFree;
|
|
|
|
bool dmaDataFree;
|
2004-03-12 17:04:58 +01:00
|
|
|
|
|
|
|
protected:
|
|
|
|
Tick txDelay;
|
|
|
|
Tick rxDelay;
|
|
|
|
|
|
|
|
void txReset();
|
|
|
|
void rxReset();
|
2004-06-11 21:26:21 +02:00
|
|
|
void regsReset();
|
2004-03-12 17:04:58 +01:00
|
|
|
|
|
|
|
void rxKick();
|
2004-04-22 00:23:41 +02:00
|
|
|
Tick rxKickTick;
|
2004-05-25 21:59:54 +02:00
|
|
|
typedef EventWrapper<NSGigE, &NSGigE::rxKick> RxKickEvent;
|
2005-01-15 00:34:56 +01:00
|
|
|
friend void RxKickEvent::process();
|
2005-06-27 23:02:40 +02:00
|
|
|
RxKickEvent rxKickEvent;
|
2004-03-12 17:04:58 +01:00
|
|
|
|
2004-04-22 00:23:41 +02:00
|
|
|
void txKick();
|
|
|
|
Tick txKickTick;
|
2004-05-25 21:59:54 +02:00
|
|
|
typedef EventWrapper<NSGigE, &NSGigE::txKick> TxKickEvent;
|
2005-01-15 00:34:56 +01:00
|
|
|
friend void TxKickEvent::process();
|
2005-06-27 23:02:40 +02:00
|
|
|
TxKickEvent txKickEvent;
|
2004-04-22 00:23:41 +02:00
|
|
|
|
2005-08-13 00:30:35 +02:00
|
|
|
void eepromKick();
|
|
|
|
|
2004-04-22 00:23:41 +02:00
|
|
|
/**
|
2004-03-12 17:04:58 +01:00
|
|
|
* Retransmit event
|
|
|
|
*/
|
2004-04-22 00:23:41 +02:00
|
|
|
void transmit();
|
2004-07-23 18:19:27 +02:00
|
|
|
void txEventTransmit()
|
|
|
|
{
|
|
|
|
transmit();
|
|
|
|
if (txState == txFifoBlock)
|
|
|
|
txKick();
|
|
|
|
}
|
|
|
|
typedef EventWrapper<NSGigE, &NSGigE::txEventTransmit> TxEvent;
|
2005-01-15 00:34:56 +01:00
|
|
|
friend void TxEvent::process();
|
2004-03-12 17:04:58 +01:00
|
|
|
TxEvent txEvent;
|
|
|
|
|
|
|
|
void txDump() const;
|
|
|
|
void rxDump() const;
|
|
|
|
|
2004-04-22 00:23:41 +02:00
|
|
|
/**
|
|
|
|
* receive address filter
|
|
|
|
*/
|
2004-03-12 17:04:58 +01:00
|
|
|
bool rxFilterEnable;
|
2004-11-13 22:33:16 +01:00
|
|
|
bool rxFilter(const PacketPtr &packet);
|
2004-03-12 17:04:58 +01:00
|
|
|
bool acceptBroadcast;
|
|
|
|
bool acceptMulticast;
|
|
|
|
bool acceptUnicast;
|
|
|
|
bool acceptPerfect;
|
|
|
|
bool acceptArp;
|
2005-08-13 00:30:35 +02:00
|
|
|
bool multicastHashEnable;
|
2004-03-12 17:04:58 +01:00
|
|
|
|
2004-04-22 00:23:41 +02:00
|
|
|
PhysicalMemory *physmem;
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Interrupt management
|
|
|
|
*/
|
|
|
|
void devIntrPost(uint32_t interrupts);
|
|
|
|
void devIntrClear(uint32_t interrupts);
|
|
|
|
void devIntrChangeMask();
|
|
|
|
|
|
|
|
Tick intrDelay;
|
|
|
|
Tick intrTick;
|
|
|
|
bool cpuPendingIntr;
|
|
|
|
void cpuIntrPost(Tick when);
|
|
|
|
void cpuInterrupt();
|
|
|
|
void cpuIntrClear();
|
|
|
|
|
2004-05-25 21:59:54 +02:00
|
|
|
typedef EventWrapper<NSGigE, &NSGigE::cpuInterrupt> IntrEvent;
|
2005-01-15 00:34:56 +01:00
|
|
|
friend void IntrEvent::process();
|
2004-04-22 00:23:41 +02:00
|
|
|
IntrEvent *intrEvent;
|
2004-05-25 21:59:54 +02:00
|
|
|
NSGigEInt *interface;
|
2004-04-22 00:23:41 +02:00
|
|
|
|
2004-03-12 17:04:58 +01:00
|
|
|
public:
|
2004-11-13 21:45:22 +01:00
|
|
|
struct Params : public PciDev::Params
|
|
|
|
{
|
|
|
|
PhysicalMemory *pmem;
|
|
|
|
HierParams *hier;
|
2005-11-20 22:57:53 +01:00
|
|
|
Bus *pio_bus;
|
2004-11-13 21:45:22 +01:00
|
|
|
Bus *header_bus;
|
|
|
|
Bus *payload_bus;
|
2005-06-02 03:44:00 +02:00
|
|
|
Tick clock;
|
2004-11-13 21:45:22 +01:00
|
|
|
Tick intr_delay;
|
|
|
|
Tick tx_delay;
|
|
|
|
Tick rx_delay;
|
|
|
|
Tick pio_latency;
|
2005-11-22 05:43:15 +01:00
|
|
|
bool pio_delay_write;
|
2004-11-13 21:45:22 +01:00
|
|
|
bool dma_desc_free;
|
|
|
|
bool dma_data_free;
|
|
|
|
Tick dma_read_delay;
|
|
|
|
Tick dma_write_delay;
|
|
|
|
Tick dma_read_factor;
|
|
|
|
Tick dma_write_factor;
|
|
|
|
bool rx_filter;
|
|
|
|
Net::EthAddr eaddr;
|
|
|
|
uint32_t tx_fifo_size;
|
|
|
|
uint32_t rx_fifo_size;
|
2005-11-25 19:33:36 +01:00
|
|
|
bool rx_thread;
|
|
|
|
bool tx_thread;
|
2005-04-30 03:01:43 +02:00
|
|
|
bool dma_no_allocate;
|
2004-11-13 21:45:22 +01:00
|
|
|
};
|
|
|
|
|
|
|
|
NSGigE(Params *params);
|
2004-05-25 21:59:54 +02:00
|
|
|
~NSGigE();
|
2004-11-13 21:45:22 +01:00
|
|
|
const Params *params() const { return (const Params *)_params; }
|
2004-03-12 17:04:58 +01:00
|
|
|
|
2005-08-15 22:59:58 +02:00
|
|
|
virtual void writeConfig(int offset, int size, const uint8_t *data);
|
|
|
|
virtual void readConfig(int offset, int size, uint8_t *data);
|
2004-03-12 17:04:58 +01:00
|
|
|
|
2004-04-22 00:23:41 +02:00
|
|
|
virtual Fault read(MemReqPtr &req, uint8_t *data);
|
|
|
|
virtual Fault write(MemReqPtr &req, const uint8_t *data);
|
2004-03-12 17:04:58 +01:00
|
|
|
|
|
|
|
bool cpuIntrPending() const;
|
|
|
|
void cpuIntrAck() { cpuIntrClear(); }
|
|
|
|
|
2004-11-13 22:33:16 +01:00
|
|
|
bool recvPacket(PacketPtr packet);
|
2004-03-12 17:04:58 +01:00
|
|
|
void transferDone();
|
|
|
|
|
2004-05-25 21:59:54 +02:00
|
|
|
void setInterface(NSGigEInt *i) { assert(!interface); interface = i; }
|
2004-03-12 17:04:58 +01:00
|
|
|
|
|
|
|
virtual void serialize(std::ostream &os);
|
|
|
|
virtual void unserialize(Checkpoint *cp, const std::string §ion);
|
|
|
|
|
|
|
|
public:
|
|
|
|
void regStats();
|
|
|
|
|
|
|
|
private:
|
2004-05-21 19:39:20 +02:00
|
|
|
Stats::Scalar<> txBytes;
|
|
|
|
Stats::Scalar<> rxBytes;
|
|
|
|
Stats::Scalar<> txPackets;
|
|
|
|
Stats::Scalar<> rxPackets;
|
2004-09-20 16:43:53 +02:00
|
|
|
Stats::Scalar<> txIpChecksums;
|
|
|
|
Stats::Scalar<> rxIpChecksums;
|
|
|
|
Stats::Scalar<> txTcpChecksums;
|
|
|
|
Stats::Scalar<> rxTcpChecksums;
|
|
|
|
Stats::Scalar<> txUdpChecksums;
|
|
|
|
Stats::Scalar<> rxUdpChecksums;
|
2004-07-04 22:47:07 +02:00
|
|
|
Stats::Scalar<> descDmaReads;
|
|
|
|
Stats::Scalar<> descDmaWrites;
|
|
|
|
Stats::Scalar<> descDmaRdBytes;
|
|
|
|
Stats::Scalar<> descDmaWrBytes;
|
2005-01-20 00:40:02 +01:00
|
|
|
Stats::Formula totBandwidth;
|
|
|
|
Stats::Formula totPackets;
|
|
|
|
Stats::Formula totBytes;
|
|
|
|
Stats::Formula totPacketRate;
|
2004-05-21 19:39:20 +02:00
|
|
|
Stats::Formula txBandwidth;
|
|
|
|
Stats::Formula rxBandwidth;
|
|
|
|
Stats::Formula txPacketRate;
|
|
|
|
Stats::Formula rxPacketRate;
|
2004-11-18 21:46:01 +01:00
|
|
|
Stats::Scalar<> postedSwi;
|
|
|
|
Stats::Formula coalescedSwi;
|
|
|
|
Stats::Scalar<> totalSwi;
|
|
|
|
Stats::Scalar<> postedRxIdle;
|
|
|
|
Stats::Formula coalescedRxIdle;
|
|
|
|
Stats::Scalar<> totalRxIdle;
|
|
|
|
Stats::Scalar<> postedRxOk;
|
|
|
|
Stats::Formula coalescedRxOk;
|
|
|
|
Stats::Scalar<> totalRxOk;
|
|
|
|
Stats::Scalar<> postedRxDesc;
|
|
|
|
Stats::Formula coalescedRxDesc;
|
|
|
|
Stats::Scalar<> totalRxDesc;
|
|
|
|
Stats::Scalar<> postedTxOk;
|
|
|
|
Stats::Formula coalescedTxOk;
|
|
|
|
Stats::Scalar<> totalTxOk;
|
|
|
|
Stats::Scalar<> postedTxIdle;
|
|
|
|
Stats::Formula coalescedTxIdle;
|
|
|
|
Stats::Scalar<> totalTxIdle;
|
|
|
|
Stats::Scalar<> postedTxDesc;
|
|
|
|
Stats::Formula coalescedTxDesc;
|
|
|
|
Stats::Scalar<> totalTxDesc;
|
|
|
|
Stats::Scalar<> postedRxOrn;
|
|
|
|
Stats::Formula coalescedRxOrn;
|
|
|
|
Stats::Scalar<> totalRxOrn;
|
|
|
|
Stats::Formula coalescedTotal;
|
|
|
|
Stats::Scalar<> postedInterrupts;
|
|
|
|
Stats::Scalar<> droppedPackets;
|
2004-03-12 17:04:58 +01:00
|
|
|
|
2004-04-22 00:23:41 +02:00
|
|
|
public:
|
|
|
|
Tick cacheAccess(MemReqPtr &req);
|
2004-03-12 17:04:58 +01:00
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Ethernet Interface for an Ethernet Device
|
|
|
|
*/
|
2004-05-25 21:59:54 +02:00
|
|
|
class NSGigEInt : public EtherInt
|
2004-03-12 17:04:58 +01:00
|
|
|
{
|
|
|
|
private:
|
2004-05-25 21:59:54 +02:00
|
|
|
NSGigE *dev;
|
2004-03-12 17:04:58 +01:00
|
|
|
|
|
|
|
public:
|
2004-05-25 21:59:54 +02:00
|
|
|
NSGigEInt(const std::string &name, NSGigE *d)
|
2004-03-12 17:04:58 +01:00
|
|
|
: EtherInt(name), dev(d) { dev->setInterface(this); }
|
|
|
|
|
2004-11-13 22:33:16 +01:00
|
|
|
virtual bool recvPacket(PacketPtr pkt) { return dev->recvPacket(pkt); }
|
2004-03-12 17:04:58 +01:00
|
|
|
virtual void sendDone() { dev->transferDone(); }
|
|
|
|
};
|
|
|
|
|
2004-10-23 22:18:44 +02:00
|
|
|
#endif // __DEV_NS_GIGE_HH__
|