2006-09-01 23:59:36 +02:00
|
|
|
|
|
|
|
---------- Begin Simulation Statistics ----------
|
|
|
|
global.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
|
2006-10-14 00:59:29 +02:00
|
|
|
global.BPredUnit.BTBHits 682 # Number of BTB hits
|
|
|
|
global.BPredUnit.BTBLookups 2437 # Number of BTB lookups
|
|
|
|
global.BPredUnit.RASInCorrect 76 # Number of incorrect RAS predictions.
|
|
|
|
global.BPredUnit.condIncorrect 443 # Number of conditional branches incorrect
|
|
|
|
global.BPredUnit.condPredicted 1570 # Number of conditional branches predicted
|
|
|
|
global.BPredUnit.lookups 5322 # Number of BP lookups
|
|
|
|
global.BPredUnit.usedRAS 2820 # Number of times the RAS was used to get a target.
|
2006-11-06 02:42:05 +01:00
|
|
|
host_inst_rate 9098 # Simulator instruction rate (inst/s)
|
|
|
|
host_mem_usage 180112 # Number of bytes of host memory used
|
|
|
|
host_seconds 0.62 # Real time elapsed on the host
|
|
|
|
host_tick_rate 2277354 # Simulator tick rate (ticks/s)
|
2006-10-14 00:59:29 +02:00
|
|
|
memdepunit.memDep.conflictingLoads 27 # Number of conflicting loads.
|
|
|
|
memdepunit.memDep.conflictingStores 144 # Number of conflicting stores.
|
|
|
|
memdepunit.memDep.insertedLoads 3819 # Number of loads inserted to the mem dependence unit.
|
|
|
|
memdepunit.memDep.insertedStores 3727 # Number of stores inserted to the mem dependence unit.
|
2006-09-01 23:59:36 +02:00
|
|
|
sim_freq 1000000000000 # Frequency of simulated ticks
|
|
|
|
sim_insts 5623 # Number of instructions simulated
|
2006-10-14 00:59:29 +02:00
|
|
|
sim_seconds 0.000001 # Number of seconds simulated
|
|
|
|
sim_ticks 1408131 # Number of ticks simulated
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.commit.COM:branches 862 # Number of branches committed
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.commit.COM:bw_lim_events 94 # number cycles where commit BW limit reached
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.commit.COM:bw_limited 0 # number of insts not committed due to BW limits
|
|
|
|
system.cpu.commit.COM:committed_per_cycle.start_dist # Number of insts commited each cycle
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.commit.COM:committed_per_cycle.samples 58722
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.commit.COM:committed_per_cycle.min_value 0
|
2006-10-14 00:59:29 +02:00
|
|
|
0 56096 9552.81%
|
|
|
|
1 1495 254.59%
|
|
|
|
2 457 77.82%
|
|
|
|
3 225 38.32%
|
|
|
|
4 133 22.65%
|
|
|
|
5 92 15.67%
|
|
|
|
6 98 16.69%
|
|
|
|
7 32 5.45%
|
|
|
|
8 94 16.01%
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.commit.COM:committed_per_cycle.max_value 8
|
|
|
|
system.cpu.commit.COM:committed_per_cycle.end_dist
|
|
|
|
|
|
|
|
system.cpu.commit.COM:count 5640 # Number of instructions committed
|
|
|
|
system.cpu.commit.COM:loads 979 # Number of loads committed
|
|
|
|
system.cpu.commit.COM:membars 0 # Number of memory barriers committed
|
|
|
|
system.cpu.commit.COM:refs 1791 # Number of memory references committed
|
|
|
|
system.cpu.commit.COM:swp_count 0 # Number of s/w prefetches committed
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.commit.branchMispredicts 374 # The number of times a branch was mispredicted
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.commit.commitCommittedInsts 5640 # The number of committed instructions
|
|
|
|
system.cpu.commit.commitNonSpecStalls 17 # The number of times commit has been forced to stall to communicate backwards
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.commit.commitSquashedInsts 13826 # The number of squashed insts skipped by commit
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.committedInsts 5623 # Number of Instructions Simulated
|
|
|
|
system.cpu.committedInsts_total 5623 # Number of Instructions Simulated
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.cpi 250.423439 # CPI: Cycles Per Instruction
|
|
|
|
system.cpu.cpi_total 250.423439 # CPI: Total CPI of All Threads
|
|
|
|
system.cpu.dcache.ReadReq_accesses 1597 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.dcache.ReadReq_avg_miss_latency 6940.988166 # average ReadReq miss latency
|
|
|
|
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 6843.030303 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.dcache.ReadReq_hits 1428 # number of ReadReq hits
|
|
|
|
system.cpu.dcache.ReadReq_miss_latency 1173027 # number of ReadReq miss cycles
|
|
|
|
system.cpu.dcache.ReadReq_miss_rate 0.105823 # miss rate for ReadReq accesses
|
|
|
|
system.cpu.dcache.ReadReq_misses 169 # number of ReadReq misses
|
|
|
|
system.cpu.dcache.ReadReq_mshr_hits 70 # number of ReadReq MSHR hits
|
|
|
|
system.cpu.dcache.ReadReq_mshr_miss_latency 677460 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.dcache.ReadReq_mshr_miss_rate 0.061991 # mshr miss rate for ReadReq accesses
|
|
|
|
system.cpu.dcache.ReadReq_mshr_misses 99 # number of ReadReq MSHR misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.WriteReq_accesses 812 # number of WriteReq accesses(hits+misses)
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.dcache.WriteReq_avg_miss_latency 5305.074803 # average WriteReq miss latency
|
|
|
|
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 5141.328767 # average WriteReq mshr miss latency
|
|
|
|
system.cpu.dcache.WriteReq_hits 558 # number of WriteReq hits
|
|
|
|
system.cpu.dcache.WriteReq_miss_latency 1347489 # number of WriteReq miss cycles
|
|
|
|
system.cpu.dcache.WriteReq_miss_rate 0.312808 # miss rate for WriteReq accesses
|
|
|
|
system.cpu.dcache.WriteReq_misses 254 # number of WriteReq misses
|
|
|
|
system.cpu.dcache.WriteReq_mshr_hits 181 # number of WriteReq MSHR hits
|
|
|
|
system.cpu.dcache.WriteReq_mshr_miss_latency 375317 # number of WriteReq MSHR miss cycles
|
|
|
|
system.cpu.dcache.WriteReq_mshr_miss_rate 0.089901 # mshr miss rate for WriteReq accesses
|
|
|
|
system.cpu.dcache.WriteReq_mshr_misses 73 # number of WriteReq MSHR misses
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.dcache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.dcache.avg_blocked_cycles_no_targets 3389.604651 # average number of cycles each access was blocked
|
|
|
|
system.cpu.dcache.avg_refs 11.546512 # Average number of references to valid blocks.
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.dcache.blocked_no_mshrs 0 # number of cycles access was blocked
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.dcache.blocked_no_targets 43 # number of cycles access was blocked
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.dcache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.dcache.blocked_cycles_no_targets 145753 # number of cycles access was blocked
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.dcache.cache_copies 0 # number of cache copies performed
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.dcache.demand_accesses 2409 # number of demand (read+write) accesses
|
|
|
|
system.cpu.dcache.demand_avg_miss_latency 5958.666667 # average overall miss latency
|
|
|
|
system.cpu.dcache.demand_avg_mshr_miss_latency 6120.796512 # average overall mshr miss latency
|
|
|
|
system.cpu.dcache.demand_hits 1986 # number of demand (read+write) hits
|
|
|
|
system.cpu.dcache.demand_miss_latency 2520516 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.dcache.demand_miss_rate 0.175592 # miss rate for demand accesses
|
|
|
|
system.cpu.dcache.demand_misses 423 # number of demand (read+write) misses
|
|
|
|
system.cpu.dcache.demand_mshr_hits 251 # number of demand (read+write) MSHR hits
|
|
|
|
system.cpu.dcache.demand_mshr_miss_latency 1052777 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.dcache.demand_mshr_miss_rate 0.071399 # mshr miss rate for demand accesses
|
|
|
|
system.cpu.dcache.demand_mshr_misses 172 # number of demand (read+write) MSHR misses
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.dcache.fast_writes 0 # number of fast writes performed
|
|
|
|
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.dcache.overall_accesses 2409 # number of overall (read+write) accesses
|
|
|
|
system.cpu.dcache.overall_avg_miss_latency 5958.666667 # average overall miss latency
|
|
|
|
system.cpu.dcache.overall_avg_mshr_miss_latency 6120.796512 # average overall mshr miss latency
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.dcache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.dcache.overall_hits 1986 # number of overall hits
|
|
|
|
system.cpu.dcache.overall_miss_latency 2520516 # number of overall miss cycles
|
|
|
|
system.cpu.dcache.overall_miss_rate 0.175592 # miss rate for overall accesses
|
|
|
|
system.cpu.dcache.overall_misses 423 # number of overall misses
|
|
|
|
system.cpu.dcache.overall_mshr_hits 251 # number of overall MSHR hits
|
|
|
|
system.cpu.dcache.overall_mshr_miss_latency 1052777 # number of overall MSHR miss cycles
|
|
|
|
system.cpu.dcache.overall_mshr_miss_rate 0.071399 # mshr miss rate for overall accesses
|
|
|
|
system.cpu.dcache.overall_mshr_misses 172 # number of overall MSHR misses
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cache
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr 0 # number of hwpf that were already in mshr
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher 0 # number of hwpf that were already in the prefetch queue
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer left
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_identified 0 # number of hwpf identified
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_issued 0 # number of hwpf issued
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit 0 # number of hwpf removed because MSHR allocated
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time
|
|
|
|
system.cpu.dcache.replacements 0 # number of replacements
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.dcache.sampled_refs 172 # Sample count of references to valid blocks.
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.dcache.tagsinuse 101.103948 # Cycle average of tags in use
|
|
|
|
system.cpu.dcache.total_refs 1986 # Total number of references to valid blocks.
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
|
|
|
system.cpu.dcache.writebacks 0 # number of writebacks
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.decode.DECODE:BlockedCycles 16535 # Number of cycles decode is blocked
|
|
|
|
system.cpu.decode.DECODE:BranchMispred 70 # Number of times decode detected a branch misprediction
|
|
|
|
system.cpu.decode.DECODE:BranchResolved 167 # Number of times decode resolved a branch
|
|
|
|
system.cpu.decode.DECODE:DecodedInsts 29787 # Number of instructions handled by decode
|
|
|
|
system.cpu.decode.DECODE:IdleCycles 36497 # Number of cycles decode is idle
|
|
|
|
system.cpu.decode.DECODE:RunCycles 5653 # Number of cycles decode is running
|
|
|
|
system.cpu.decode.DECODE:SquashCycles 2641 # Number of cycles decode is squashing
|
|
|
|
system.cpu.decode.DECODE:SquashedInsts 200 # Number of squashed instructions handled by decode
|
|
|
|
system.cpu.decode.DECODE:UnblockCycles 38 # Number of cycles decode is unblocking
|
|
|
|
system.cpu.fetch.Branches 5322 # Number of branches that fetch encountered
|
|
|
|
system.cpu.fetch.CacheLines 6542 # Number of cache lines fetched
|
|
|
|
system.cpu.fetch.Cycles 21461 # Number of cycles fetch has run and was not squashing or blocked
|
|
|
|
system.cpu.fetch.IcacheSquashes 388 # Number of outstanding Icache misses that were squashed
|
|
|
|
system.cpu.fetch.Insts 35708 # Number of instructions fetch has processed
|
|
|
|
system.cpu.fetch.SquashCycles 2149 # Number of cycles fetch has spent squashing
|
|
|
|
system.cpu.fetch.branchRate 0.086728 # Number of branch fetches per cycle
|
|
|
|
system.cpu.fetch.icacheStallCycles 6542 # Number of cycles fetch is stalled on an Icache miss
|
|
|
|
system.cpu.fetch.predictedBranches 3502 # Number of branches that fetch has predicted taken
|
|
|
|
system.cpu.fetch.rate 0.581905 # Number of inst fetches per cycle
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.fetch.rateDist.start_dist # Number of instructions fetched each cycle (Total)
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.fetch.rateDist.samples 61364
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.fetch.rateDist.min_value 0
|
2006-10-14 00:59:29 +02:00
|
|
|
0 54337 8854.87%
|
|
|
|
1 197 32.10%
|
|
|
|
2 585 95.33%
|
|
|
|
3 1433 233.52%
|
|
|
|
4 1461 238.09%
|
|
|
|
5 241 39.27%
|
|
|
|
6 330 53.78%
|
|
|
|
7 1227 199.95%
|
|
|
|
8 1553 253.08%
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.fetch.rateDist.max_value 8
|
|
|
|
system.cpu.fetch.rateDist.end_dist
|
|
|
|
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.icache.ReadReq_accesses 6541 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.icache.ReadReq_avg_miss_latency 5110.042601 # average ReadReq miss latency
|
|
|
|
system.cpu.icache.ReadReq_avg_mshr_miss_latency 4297.762058 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.icache.ReadReq_hits 6095 # number of ReadReq hits
|
|
|
|
system.cpu.icache.ReadReq_miss_latency 2279079 # number of ReadReq miss cycles
|
|
|
|
system.cpu.icache.ReadReq_miss_rate 0.068185 # miss rate for ReadReq accesses
|
|
|
|
system.cpu.icache.ReadReq_misses 446 # number of ReadReq misses
|
|
|
|
system.cpu.icache.ReadReq_mshr_hits 135 # number of ReadReq MSHR hits
|
|
|
|
system.cpu.icache.ReadReq_mshr_miss_latency 1336604 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.icache.ReadReq_mshr_miss_rate 0.047546 # mshr miss rate for ReadReq accesses
|
|
|
|
system.cpu.icache.ReadReq_mshr_misses 311 # number of ReadReq MSHR misses
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.icache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.icache.avg_blocked_cycles_no_targets 3658.571429 # average number of cycles each access was blocked
|
|
|
|
system.cpu.icache.avg_refs 19.598071 # Average number of references to valid blocks.
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.icache.blocked_no_mshrs 0 # number of cycles access was blocked
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.icache.blocked_no_targets 7 # number of cycles access was blocked
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.icache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.icache.blocked_cycles_no_targets 25610 # number of cycles access was blocked
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.icache.cache_copies 0 # number of cache copies performed
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.icache.demand_accesses 6541 # number of demand (read+write) accesses
|
|
|
|
system.cpu.icache.demand_avg_miss_latency 5110.042601 # average overall miss latency
|
|
|
|
system.cpu.icache.demand_avg_mshr_miss_latency 4297.762058 # average overall mshr miss latency
|
|
|
|
system.cpu.icache.demand_hits 6095 # number of demand (read+write) hits
|
|
|
|
system.cpu.icache.demand_miss_latency 2279079 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.icache.demand_miss_rate 0.068185 # miss rate for demand accesses
|
|
|
|
system.cpu.icache.demand_misses 446 # number of demand (read+write) misses
|
|
|
|
system.cpu.icache.demand_mshr_hits 135 # number of demand (read+write) MSHR hits
|
|
|
|
system.cpu.icache.demand_mshr_miss_latency 1336604 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.icache.demand_mshr_miss_rate 0.047546 # mshr miss rate for demand accesses
|
|
|
|
system.cpu.icache.demand_mshr_misses 311 # number of demand (read+write) MSHR misses
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.icache.fast_writes 0 # number of fast writes performed
|
|
|
|
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.icache.overall_accesses 6541 # number of overall (read+write) accesses
|
|
|
|
system.cpu.icache.overall_avg_miss_latency 5110.042601 # average overall miss latency
|
|
|
|
system.cpu.icache.overall_avg_mshr_miss_latency 4297.762058 # average overall mshr miss latency
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.icache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.icache.overall_hits 6095 # number of overall hits
|
|
|
|
system.cpu.icache.overall_miss_latency 2279079 # number of overall miss cycles
|
|
|
|
system.cpu.icache.overall_miss_rate 0.068185 # miss rate for overall accesses
|
|
|
|
system.cpu.icache.overall_misses 446 # number of overall misses
|
|
|
|
system.cpu.icache.overall_mshr_hits 135 # number of overall MSHR hits
|
|
|
|
system.cpu.icache.overall_mshr_miss_latency 1336604 # number of overall MSHR miss cycles
|
|
|
|
system.cpu.icache.overall_mshr_miss_rate 0.047546 # mshr miss rate for overall accesses
|
|
|
|
system.cpu.icache.overall_mshr_misses 311 # number of overall MSHR misses
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cache
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_already_in_mshr 0 # number of hwpf that were already in mshr
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher 0 # number of hwpf that were already in the prefetch queue
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer left
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_identified 0 # number of hwpf identified
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_issued 0 # number of hwpf issued
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit 0 # number of hwpf removed because MSHR allocated
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time
|
|
|
|
system.cpu.icache.replacements 0 # number of replacements
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.icache.sampled_refs 311 # Sample count of references to valid blocks.
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.icache.tagsinuse 147.733346 # Cycle average of tags in use
|
|
|
|
system.cpu.icache.total_refs 6095 # Total number of references to valid blocks.
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
|
|
|
system.cpu.icache.writebacks 0 # number of writebacks
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.idleCycles 1346768 # Total number of cycles that the CPU has spent unscheduled due to idling
|
|
|
|
system.cpu.iew.EXEC:branches 2391 # Number of branches executed
|
|
|
|
system.cpu.iew.EXEC:nop 45 # number of nop insts executed
|
|
|
|
system.cpu.iew.EXEC:rate 0.222997 # Inst execution rate
|
|
|
|
system.cpu.iew.EXEC:refs 5561 # number of memory reference insts executed
|
|
|
|
system.cpu.iew.EXEC:stores 2148 # Number of stores executed
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.iew.EXEC:swp 0 # number of swp insts executed
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.iew.WB:consumers 6673 # num instructions consuming a value
|
|
|
|
system.cpu.iew.WB:count 11743 # cumulative count of insts written-back
|
|
|
|
system.cpu.iew.WB:fanout 0.790499 # average fanout of values written-back
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.iew.WB:penalized 0 # number of instrctions required to write to 'other' IQ
|
|
|
|
system.cpu.iew.WB:penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.iew.WB:producers 5275 # num instructions producing a value
|
|
|
|
system.cpu.iew.WB:rate 0.191366 # insts written-back per cycle
|
|
|
|
system.cpu.iew.WB:sent 11811 # cumulative count of insts sent to commit
|
|
|
|
system.cpu.iew.branchMispredicts 404 # Number of branch mispredicts detected at execute
|
|
|
|
system.cpu.iew.iewBlockCycles 6301 # Number of cycles IEW is blocking
|
|
|
|
system.cpu.iew.iewDispLoadInsts 3819 # Number of dispatched load instructions
|
|
|
|
system.cpu.iew.iewDispNonSpecInsts 23 # Number of dispatched non-speculative instructions
|
|
|
|
system.cpu.iew.iewDispSquashedInsts 2540 # Number of squashed instructions skipped by dispatch
|
|
|
|
system.cpu.iew.iewDispStoreInsts 3727 # Number of dispatched store instructions
|
|
|
|
system.cpu.iew.iewDispatchedInsts 19466 # Number of instructions dispatched to IQ
|
|
|
|
system.cpu.iew.iewExecLoadInsts 3413 # Number of load instructions executed
|
|
|
|
system.cpu.iew.iewExecSquashedInsts 276 # Number of squashed instructions skipped in execute
|
|
|
|
system.cpu.iew.iewExecutedInsts 13684 # Number of executed instructions
|
|
|
|
system.cpu.iew.iewIQFullEvents 5 # Number of times the IQ has become full, causing a stall
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.iew.iewLSQFullEvents 1 # Number of times the LSQ has become full, causing a stall
|
|
|
|
system.cpu.iew.iewSquashCycles 2641 # Number of cycles IEW is squashing
|
|
|
|
system.cpu.iew.iewUnblockCycles 34 # Number of cycles IEW is unblocking
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.iew.lsq.thread.0.blockedLoads 1 # Number of blocked loads due to partial load-store forwarding
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.iew.lsq.thread.0.cacheBlocked 1736 # Number of times an access to memory failed due to the cache being blocked
|
|
|
|
system.cpu.iew.lsq.thread.0.forwLoads 81 # Number of loads that had data forwarded from stores
|
|
|
|
system.cpu.iew.lsq.thread.0.ignoredResponses 3 # Number of memory responses ignored because the instruction is squashed
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.iew.lsq.thread.0.invAddrLoads 0 # Number of loads ignored due to an invalid address
|
|
|
|
system.cpu.iew.lsq.thread.0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.iew.lsq.thread.0.memOrderViolation 45 # Number of memory ordering violations
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.iew.lsq.thread.0.rescheduledLoads 1 # Number of loads that were rescheduled
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.iew.lsq.thread.0.squashedLoads 2840 # Number of loads squashed
|
|
|
|
system.cpu.iew.lsq.thread.0.squashedStores 2915 # Number of stores squashed
|
|
|
|
system.cpu.iew.memOrderViolationEvents 45 # Number of memory order violations
|
|
|
|
system.cpu.iew.predictedNotTakenIncorrect 283 # Number of branches that were predicted not taken incorrectly
|
|
|
|
system.cpu.iew.predictedTakenIncorrect 121 # Number of branches that were predicted taken incorrectly
|
|
|
|
system.cpu.ipc 0.003993 # IPC: Instructions Per Cycle
|
|
|
|
system.cpu.ipc_total 0.003993 # IPC: Total IPC of All Threads
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0 13960 # Type of FU issued
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.iq.ISSUE:FU_type_0.start_dist
|
2006-11-06 02:42:05 +01:00
|
|
|
(null) 2 0.01% # Type of FU issued
|
|
|
|
IntAlu 8277 59.29% # Type of FU issued
|
|
|
|
IntMult 1 0.01% # Type of FU issued
|
|
|
|
IntDiv 0 0.00% # Type of FU issued
|
|
|
|
FloatAdd 2 0.01% # Type of FU issued
|
|
|
|
FloatCmp 0 0.00% # Type of FU issued
|
|
|
|
FloatCvt 0 0.00% # Type of FU issued
|
|
|
|
FloatMult 0 0.00% # Type of FU issued
|
|
|
|
FloatDiv 0 0.00% # Type of FU issued
|
|
|
|
FloatSqrt 0 0.00% # Type of FU issued
|
|
|
|
MemRead 3509 25.14% # Type of FU issued
|
|
|
|
MemWrite 2169 15.54% # Type of FU issued
|
|
|
|
IprAccess 0 0.00% # Type of FU issued
|
|
|
|
InstPrefetch 0 0.00% # Type of FU issued
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.iq.ISSUE:FU_type_0.end_dist
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.iq.ISSUE:fu_busy_cnt 93 # FU busy when requested
|
|
|
|
system.cpu.iq.ISSUE:fu_busy_rate 0.006662 # FU busy rate (busy events/executed inst)
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.iq.ISSUE:fu_full.start_dist
|
|
|
|
(null) 0 0.00% # attempts to use FU when none available
|
2006-10-14 00:59:29 +02:00
|
|
|
IntAlu 3 3.23% # attempts to use FU when none available
|
2006-09-01 23:59:36 +02:00
|
|
|
IntMult 0 0.00% # attempts to use FU when none available
|
|
|
|
IntDiv 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatAdd 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatCmp 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatCvt 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatMult 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatDiv 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatSqrt 0 0.00% # attempts to use FU when none available
|
2006-10-14 00:59:29 +02:00
|
|
|
MemRead 54 58.06% # attempts to use FU when none available
|
|
|
|
MemWrite 36 38.71% # attempts to use FU when none available
|
2006-09-01 23:59:36 +02:00
|
|
|
IprAccess 0 0.00% # attempts to use FU when none available
|
|
|
|
InstPrefetch 0 0.00% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full.end_dist
|
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle.start_dist # Number of insts issued each cycle
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle.samples 61364
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle.min_value 0
|
2006-10-14 00:59:29 +02:00
|
|
|
0 54449 8873.12%
|
|
|
|
1 3310 539.40%
|
|
|
|
2 1268 206.64%
|
|
|
|
3 1704 277.69%
|
|
|
|
4 325 52.96%
|
|
|
|
5 194 31.61%
|
|
|
|
6 79 12.87%
|
|
|
|
7 22 3.59%
|
|
|
|
8 13 2.12%
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle.max_value 8
|
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle.end_dist
|
|
|
|
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.iq.ISSUE:rate 0.227495 # Inst issue rate
|
|
|
|
system.cpu.iq.iqInstsAdded 19398 # Number of instructions added to the IQ (excludes non-spec)
|
|
|
|
system.cpu.iq.iqInstsIssued 13960 # Number of instructions issued
|
|
|
|
system.cpu.iq.iqNonSpecInstsAdded 23 # Number of non-speculative instructions added to the IQ
|
|
|
|
system.cpu.iq.iqSquashedInstsExamined 13240 # Number of squashed instructions iterated over during squash; mainly for profiling
|
|
|
|
system.cpu.iq.iqSquashedInstsIssued 66 # Number of squashed instructions issued
|
|
|
|
system.cpu.iq.iqSquashedNonSpecRemoved 6 # Number of squashed non-spec instructions that were removed
|
|
|
|
system.cpu.iq.iqSquashedOperandsExamined 9412 # Number of squashed operands that are examined and possibly removed from graph
|
|
|
|
system.cpu.l2cache.ReadReq_accesses 483 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.l2cache.ReadReq_avg_miss_latency 4537.301455 # average ReadReq miss latency
|
|
|
|
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 2307.006237 # average ReadReq mshr miss latency
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.l2cache.ReadReq_hits 2 # number of ReadReq hits
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.l2cache.ReadReq_miss_latency 2182442 # number of ReadReq miss cycles
|
|
|
|
system.cpu.l2cache.ReadReq_miss_rate 0.995859 # miss rate for ReadReq accesses
|
|
|
|
system.cpu.l2cache.ReadReq_misses 481 # number of ReadReq misses
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_latency 1109670 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_rate 0.995859 # mshr miss rate for ReadReq accesses
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_misses 481 # number of ReadReq MSHR misses
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.l2cache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
|
|
|
|
system.cpu.l2cache.avg_blocked_cycles_no_targets <err: div-0> # average number of cycles each access was blocked
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.l2cache.avg_refs 0.004158 # Average number of references to valid blocks.
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.l2cache.blocked_no_mshrs 0 # number of cycles access was blocked
|
|
|
|
system.cpu.l2cache.blocked_no_targets 0 # number of cycles access was blocked
|
|
|
|
system.cpu.l2cache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked
|
|
|
|
system.cpu.l2cache.blocked_cycles_no_targets 0 # number of cycles access was blocked
|
|
|
|
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.l2cache.demand_accesses 483 # number of demand (read+write) accesses
|
|
|
|
system.cpu.l2cache.demand_avg_miss_latency 4537.301455 # average overall miss latency
|
|
|
|
system.cpu.l2cache.demand_avg_mshr_miss_latency 2307.006237 # average overall mshr miss latency
|
2006-10-09 03:08:27 +02:00
|
|
|
system.cpu.l2cache.demand_hits 2 # number of demand (read+write) hits
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.l2cache.demand_miss_latency 2182442 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.l2cache.demand_miss_rate 0.995859 # miss rate for demand accesses
|
|
|
|
system.cpu.l2cache.demand_misses 481 # number of demand (read+write) misses
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.l2cache.demand_mshr_miss_latency 1109670 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.l2cache.demand_mshr_miss_rate 0.995859 # mshr miss rate for demand accesses
|
|
|
|
system.cpu.l2cache.demand_mshr_misses 481 # number of demand (read+write) MSHR misses
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
|
|
|
|
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.l2cache.overall_accesses 483 # number of overall (read+write) accesses
|
|
|
|
system.cpu.l2cache.overall_avg_miss_latency 4537.301455 # average overall miss latency
|
|
|
|
system.cpu.l2cache.overall_avg_mshr_miss_latency 2307.006237 # average overall mshr miss latency
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
|
2006-10-09 03:08:27 +02:00
|
|
|
system.cpu.l2cache.overall_hits 2 # number of overall hits
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.l2cache.overall_miss_latency 2182442 # number of overall miss cycles
|
|
|
|
system.cpu.l2cache.overall_miss_rate 0.995859 # miss rate for overall accesses
|
|
|
|
system.cpu.l2cache.overall_misses 481 # number of overall misses
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.l2cache.overall_mshr_miss_latency 1109670 # number of overall MSHR miss cycles
|
|
|
|
system.cpu.l2cache.overall_mshr_miss_rate 0.995859 # mshr miss rate for overall accesses
|
|
|
|
system.cpu.l2cache.overall_mshr_misses 481 # number of overall MSHR misses
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cache
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr 0 # number of hwpf that were already in mshr
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher 0 # number of hwpf that were already in the prefetch queue
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer left
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_identified 0 # number of hwpf identified
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_issued 0 # number of hwpf issued
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit 0 # number of hwpf removed because MSHR allocated
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time
|
|
|
|
system.cpu.l2cache.replacements 0 # number of replacements
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.l2cache.sampled_refs 481 # Sample count of references to valid blocks.
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.l2cache.tagsinuse 248.876875 # Cycle average of tags in use
|
2006-10-09 03:08:27 +02:00
|
|
|
system.cpu.l2cache.total_refs 2 # Total number of references to valid blocks.
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
|
|
|
system.cpu.l2cache.writebacks 0 # number of writebacks
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.numCycles 61364 # number of cpu cycles simulated
|
|
|
|
system.cpu.rename.RENAME:BlockCycles 6939 # Number of cycles rename is blocking
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.rename.RENAME:CommittedMaps 4051 # Number of HB maps that are committed
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.rename.RENAME:IQFullEvents 2 # Number of times rename has blocked due to IQ full
|
|
|
|
system.cpu.rename.RENAME:IdleCycles 36651 # Number of cycles rename is idle
|
|
|
|
system.cpu.rename.RENAME:LSQFullEvents 412 # Number of times rename has blocked due to LSQ full
|
|
|
|
system.cpu.rename.RENAME:ROBFullEvents 9 # Number of times rename has blocked due to ROB full
|
|
|
|
system.cpu.rename.RENAME:RenameLookups 36093 # Number of register rename lookups that rename has made
|
|
|
|
system.cpu.rename.RENAME:RenamedInsts 29280 # Number of instructions processed by rename
|
|
|
|
system.cpu.rename.RENAME:RenamedOperands 20221 # Number of destination operands rename has renamed
|
|
|
|
system.cpu.rename.RENAME:RunCycles 5480 # Number of cycles rename is running
|
|
|
|
system.cpu.rename.RENAME:SquashCycles 2641 # Number of cycles rename is squashing
|
|
|
|
system.cpu.rename.RENAME:UnblockCycles 493 # Number of cycles rename is unblocking
|
|
|
|
system.cpu.rename.RENAME:UndoneMaps 16170 # Number of HB maps that are undone due to squashing
|
|
|
|
system.cpu.rename.RENAME:serializeStallCycles 9160 # count of cycles rename stalled for serializing inst
|
|
|
|
system.cpu.rename.RENAME:serializingInsts 27 # count of serializing insts renamed
|
|
|
|
system.cpu.rename.RENAME:skidInsts 927 # count of insts added to the skid buffer
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.rename.RENAME:tempSerializingInsts 21 # count of temporary serializing insts renamed
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.timesIdled 369 # Number of times that the entire CPU went into an idle state and unscheduled itself
|
2006-09-01 23:59:36 +02:00
|
|
|
system.cpu.workload.PROG:num_syscalls 17 # Number of system calls
|
|
|
|
|
|
|
|
---------- End Simulation Statistics ----------
|