2007-05-19 06:24:34 +02:00
|
|
|
# Copyright (c) 2006-2007 The Regents of The University of Michigan
|
2006-10-20 19:32:24 +02:00
|
|
|
# All rights reserved.
|
|
|
|
#
|
|
|
|
# Redistribution and use in source and binary forms, with or without
|
|
|
|
# modification, are permitted provided that the following conditions are
|
|
|
|
# met: redistributions of source code must retain the above copyright
|
|
|
|
# notice, this list of conditions and the following disclaimer;
|
|
|
|
# redistributions in binary form must reproduce the above copyright
|
|
|
|
# notice, this list of conditions and the following disclaimer in the
|
|
|
|
# documentation and/or other materials provided with the distribution;
|
|
|
|
# neither the name of the copyright holders nor the names of its
|
|
|
|
# contributors may be used to endorse or promote products derived from
|
|
|
|
# this software without specific prior written permission.
|
|
|
|
#
|
|
|
|
# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
|
|
# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
|
|
# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
|
|
# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
|
|
# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
|
|
# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
|
|
# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
|
|
# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
#
|
|
|
|
# Authors: Ron Dreslinski
|
|
|
|
|
2009-09-23 00:24:16 +02:00
|
|
|
import optparse
|
|
|
|
import sys
|
|
|
|
|
2006-10-20 19:32:24 +02:00
|
|
|
import m5
|
|
|
|
from m5.objects import *
|
|
|
|
|
|
|
|
parser = optparse.OptionParser()
|
|
|
|
|
2007-06-18 02:27:53 +02:00
|
|
|
parser.add_option("-a", "--atomic", action="store_true",
|
|
|
|
help="Use atomic (non-timing) mode")
|
|
|
|
parser.add_option("-b", "--blocking", action="store_true",
|
|
|
|
help="Use blocking caches")
|
2007-07-15 23:32:55 +02:00
|
|
|
parser.add_option("-l", "--maxloads", metavar="N", default=0,
|
2007-07-15 23:07:31 +02:00
|
|
|
help="Stop after N loads")
|
2007-06-18 02:27:53 +02:00
|
|
|
parser.add_option("-m", "--maxtick", type="int", default=m5.MaxTick,
|
|
|
|
metavar="T",
|
|
|
|
help="Stop after T ticks")
|
|
|
|
|
2007-07-15 23:07:31 +02:00
|
|
|
#
|
|
|
|
# The "tree" specification is a colon-separated list of one or more
|
|
|
|
# integers. The first integer is the number of caches/testers
|
|
|
|
# connected directly to main memory. The last integer in the list is
|
|
|
|
# the number of testers associated with the uppermost level of memory
|
|
|
|
# (L1 cache, if there are caches, or main memory if no caches). Thus
|
|
|
|
# if there is only one integer, there are no caches, and the integer
|
|
|
|
# specifies the number of testers connected directly to main memory.
|
|
|
|
# The other integers (if any) specify the number of caches at each
|
|
|
|
# level of the hierarchy between.
|
|
|
|
#
|
|
|
|
# Examples:
|
|
|
|
#
|
|
|
|
# "2:1" Two caches connected to memory with a single tester behind each
|
|
|
|
# (single-level hierarchy, two testers total)
|
|
|
|
#
|
|
|
|
# "2:2:1" Two-level hierarchy, 2 L1s behind each of 2 L2s, 4 testers total
|
|
|
|
#
|
|
|
|
parser.add_option("-t", "--treespec", type="string", default="8:1",
|
|
|
|
help="Colon-separated multilevel tree specification, "
|
|
|
|
"see script comments for details "
|
|
|
|
"[default: %default]")
|
2007-07-15 08:49:24 +02:00
|
|
|
|
2007-07-15 22:22:49 +02:00
|
|
|
parser.add_option("--force-bus", action="store_true",
|
|
|
|
help="Use bus between levels even with single cache")
|
2007-07-15 08:49:24 +02:00
|
|
|
|
2007-06-18 02:27:53 +02:00
|
|
|
parser.add_option("-f", "--functional", type="int", default=0,
|
|
|
|
metavar="PCT",
|
|
|
|
help="Target percentage of functional accesses "
|
|
|
|
"[default: %default]")
|
|
|
|
parser.add_option("-u", "--uncacheable", type="int", default=0,
|
|
|
|
metavar="PCT",
|
|
|
|
help="Target percentage of uncacheable accesses "
|
|
|
|
"[default: %default]")
|
2006-10-20 19:32:24 +02:00
|
|
|
|
2007-06-21 20:59:17 +02:00
|
|
|
parser.add_option("--progress", type="int", default=1000,
|
|
|
|
metavar="NLOADS",
|
|
|
|
help="Progress message interval "
|
|
|
|
"[default: %default]")
|
2013-10-17 17:20:45 +02:00
|
|
|
parser.add_option("--sys-clock", action="store", type="string",
|
|
|
|
default='1GHz',
|
|
|
|
help = """Top-level clock for blocks running at system
|
|
|
|
speed""")
|
2007-06-21 20:59:17 +02:00
|
|
|
|
2006-10-20 19:32:24 +02:00
|
|
|
(options, args) = parser.parse_args()
|
|
|
|
|
|
|
|
if args:
|
|
|
|
print "Error: script doesn't take any positional arguments"
|
|
|
|
sys.exit(1)
|
|
|
|
|
2007-06-18 02:27:53 +02:00
|
|
|
block_size = 64
|
|
|
|
|
2007-07-15 23:07:31 +02:00
|
|
|
try:
|
|
|
|
treespec = [int(x) for x in options.treespec.split(':')]
|
|
|
|
numtesters = reduce(lambda x,y: x*y, treespec)
|
|
|
|
except:
|
|
|
|
print "Error parsing treespec option"
|
|
|
|
sys.exit(1)
|
2007-07-15 08:49:24 +02:00
|
|
|
|
|
|
|
if numtesters > block_size:
|
2007-06-18 02:27:53 +02:00
|
|
|
print "Error: Number of testers limited to %s because of false sharing" \
|
|
|
|
% (block_size)
|
|
|
|
sys.exit(1)
|
2006-10-20 19:32:24 +02:00
|
|
|
|
2007-07-15 08:49:24 +02:00
|
|
|
if len(treespec) < 1:
|
|
|
|
print "Error parsing treespec"
|
|
|
|
sys.exit(1)
|
2007-05-19 06:24:34 +02:00
|
|
|
|
2007-07-15 08:49:24 +02:00
|
|
|
# define prototype L1 cache
|
2013-07-18 14:31:19 +02:00
|
|
|
proto_l1 = BaseCache(size = '32kB', assoc = 4,
|
2013-10-17 17:20:45 +02:00
|
|
|
hit_latency = 1, response_latency = 1,
|
2012-09-27 14:59:25 +02:00
|
|
|
tgts_per_mshr = 8)
|
2006-10-20 19:32:24 +02:00
|
|
|
|
2007-07-15 08:49:24 +02:00
|
|
|
if options.blocking:
|
|
|
|
proto_l1.mshrs = 1
|
|
|
|
else:
|
2010-08-26 06:55:42 +02:00
|
|
|
proto_l1.mshrs = 4
|
2007-07-15 08:49:24 +02:00
|
|
|
|
2007-07-15 23:32:55 +02:00
|
|
|
# build a list of prototypes, one for each level of treespec, starting
|
|
|
|
# at the end (last entry is tester objects)
|
|
|
|
prototypes = [ MemTest(atomic=options.atomic, max_loads=options.maxloads,
|
2007-07-15 08:49:24 +02:00
|
|
|
percent_functional=options.functional,
|
|
|
|
percent_uncacheable=options.uncacheable,
|
|
|
|
progress_interval=options.progress) ]
|
|
|
|
|
2007-07-15 23:32:55 +02:00
|
|
|
# next comes L1 cache, if any
|
|
|
|
if len(treespec) > 1:
|
|
|
|
prototypes.insert(0, proto_l1)
|
|
|
|
|
|
|
|
# now add additional cache levels (if any) by scaling L1 params
|
2010-08-26 06:55:42 +02:00
|
|
|
for scale in treespec[:-2]:
|
2007-07-15 08:49:24 +02:00
|
|
|
# clone previous level and update params
|
|
|
|
prev = prototypes[0]
|
|
|
|
next = prev()
|
2010-08-26 06:55:42 +02:00
|
|
|
next.size = prev.size * scale
|
2014-08-10 11:39:40 +02:00
|
|
|
next.hit_latency = prev.hit_latency * 10
|
|
|
|
next.response_latency = prev.response_latency * 10
|
2010-08-26 06:55:42 +02:00
|
|
|
next.assoc = prev.assoc * scale
|
|
|
|
next.mshrs = prev.mshrs * scale
|
2007-07-15 08:49:24 +02:00
|
|
|
prototypes.insert(0, next)
|
|
|
|
|
|
|
|
# system simulated
|
2012-04-06 19:46:31 +02:00
|
|
|
system = System(funcmem = SimpleMemory(in_addr_map = False),
|
2014-09-20 23:18:32 +02:00
|
|
|
funcbus = NoncoherentXBar(),
|
2013-07-18 14:31:19 +02:00
|
|
|
physmem = SimpleMemory(latency = "100ns"),
|
|
|
|
cache_line_size = block_size)
|
2013-10-17 17:20:45 +02:00
|
|
|
|
|
|
|
|
|
|
|
system.voltage_domain = VoltageDomain(voltage = '1V')
|
|
|
|
|
|
|
|
system.clk_domain = SrcClockDomain(clock = options.sys_clock,
|
|
|
|
voltage_domain = system.voltage_domain)
|
2007-07-15 08:49:24 +02:00
|
|
|
|
|
|
|
def make_level(spec, prototypes, attach_obj, attach_port):
|
|
|
|
fanout = spec[0]
|
|
|
|
parent = attach_obj # use attach obj as config parent too
|
2007-07-16 05:11:06 +02:00
|
|
|
if len(spec) > 1 and (fanout > 1 or options.force_bus):
|
2012-02-14 20:15:30 +01:00
|
|
|
port = getattr(attach_obj, attach_port)
|
2014-09-20 23:18:32 +02:00
|
|
|
new_bus = CoherentXBar(width=16)
|
2012-02-14 20:15:30 +01:00
|
|
|
if (port.role == 'MASTER'):
|
|
|
|
new_bus.slave = port
|
|
|
|
attach_port = "master"
|
|
|
|
else:
|
|
|
|
new_bus.master = port
|
|
|
|
attach_port = "slave"
|
2007-07-15 08:49:24 +02:00
|
|
|
parent.cpu_side_bus = new_bus
|
|
|
|
attach_obj = new_bus
|
|
|
|
objs = [prototypes[0]() for i in xrange(fanout)]
|
|
|
|
if len(spec) > 1:
|
|
|
|
# we just built caches, more levels to go
|
|
|
|
parent.cache = objs
|
|
|
|
for cache in objs:
|
|
|
|
cache.mem_side = getattr(attach_obj, attach_port)
|
|
|
|
make_level(spec[1:], prototypes[1:], cache, "cpu_side")
|
|
|
|
else:
|
|
|
|
# we just built the MemTest objects
|
|
|
|
parent.cpu = objs
|
|
|
|
for t in objs:
|
|
|
|
t.test = getattr(attach_obj, attach_port)
|
2012-07-12 18:56:13 +02:00
|
|
|
t.functional = system.funcbus.slave
|
2007-07-15 08:49:24 +02:00
|
|
|
|
|
|
|
make_level(treespec, prototypes, system.physmem, "port")
|
2006-10-20 19:32:24 +02:00
|
|
|
|
2012-07-12 18:56:13 +02:00
|
|
|
# connect reference memory to funcbus
|
|
|
|
system.funcbus.master = system.funcmem.port
|
|
|
|
|
2006-10-20 19:32:24 +02:00
|
|
|
# -----------------------
|
|
|
|
# run simulation
|
|
|
|
# -----------------------
|
|
|
|
|
2012-01-28 16:24:34 +01:00
|
|
|
root = Root( full_system = False, system = system )
|
2007-06-18 02:27:53 +02:00
|
|
|
if options.atomic:
|
2006-10-20 19:32:24 +02:00
|
|
|
root.system.mem_mode = 'atomic'
|
2007-06-18 02:27:53 +02:00
|
|
|
else:
|
|
|
|
root.system.mem_mode = 'timing'
|
2006-10-20 19:32:24 +02:00
|
|
|
|
2012-02-14 20:15:30 +01:00
|
|
|
# The system port is never used in the tester so merely connect it
|
|
|
|
# to avoid problems
|
2012-09-27 09:24:21 +02:00
|
|
|
root.system.system_port = root.system.funcbus.slave
|
2012-02-14 20:15:30 +01:00
|
|
|
|
2007-05-22 15:22:27 +02:00
|
|
|
# Not much point in this being higher than the L1 latency
|
|
|
|
m5.ticks.setGlobalFrequency('1ns')
|
|
|
|
|
2006-10-20 19:32:24 +02:00
|
|
|
# instantiate configuration
|
2010-08-17 14:06:22 +02:00
|
|
|
m5.instantiate()
|
2006-10-20 19:32:24 +02:00
|
|
|
|
|
|
|
# simulate until program terminates
|
2007-06-18 02:27:53 +02:00
|
|
|
exit_event = m5.simulate(options.maxtick)
|
2006-10-20 19:32:24 +02:00
|
|
|
|
|
|
|
print 'Exiting @ tick', m5.curTick(), 'because', exit_event.getCause()
|