2008-03-25 07:15:06 +01:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2004-2005 The Regents of The University of Michigan
|
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions are
|
|
|
|
* met: redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer;
|
|
|
|
* redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution;
|
|
|
|
* neither the name of the copyright holders nor the names of its
|
|
|
|
* contributors may be used to endorse or promote products derived from
|
|
|
|
* this software without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*
|
|
|
|
* Authors: Ali Saidi
|
|
|
|
* Andrew Schultz
|
|
|
|
* Miguel Serrano
|
|
|
|
*/
|
|
|
|
|
2016-11-09 21:27:37 +01:00
|
|
|
#include "dev/mc146818.hh"
|
|
|
|
|
2008-03-25 07:15:06 +01:00
|
|
|
#include <sys/time.h>
|
|
|
|
|
2011-04-15 19:44:06 +02:00
|
|
|
#include <ctime>
|
2008-03-25 07:15:06 +01:00
|
|
|
#include <string>
|
|
|
|
|
2009-01-26 05:32:26 +01:00
|
|
|
#include "base/bitfield.hh"
|
2008-03-25 07:15:06 +01:00
|
|
|
#include "base/time.hh"
|
|
|
|
#include "base/trace.hh"
|
2011-04-15 19:44:32 +02:00
|
|
|
#include "debug/MC146818.hh"
|
2008-03-25 07:15:06 +01:00
|
|
|
#include "dev/rtcreg.h"
|
|
|
|
|
|
|
|
using namespace std;
|
|
|
|
|
2009-08-20 09:42:43 +02:00
|
|
|
static uint8_t
|
|
|
|
bcdize(uint8_t val)
|
2008-03-25 07:15:06 +01:00
|
|
|
{
|
2009-08-20 09:42:43 +02:00
|
|
|
uint8_t result;
|
|
|
|
result = val % 10;
|
|
|
|
result += (val / 10) << 4;
|
|
|
|
return result;
|
|
|
|
}
|
2008-03-25 07:15:06 +01:00
|
|
|
|
2009-08-21 08:09:03 +02:00
|
|
|
static uint8_t
|
|
|
|
unbcdize(uint8_t val)
|
|
|
|
{
|
|
|
|
uint8_t result;
|
|
|
|
result = val & 0xf;
|
|
|
|
result += (val >> 4) * 10;
|
|
|
|
return result;
|
|
|
|
}
|
|
|
|
|
2009-08-20 09:42:43 +02:00
|
|
|
void
|
|
|
|
MC146818::setTime(const struct tm time)
|
|
|
|
{
|
|
|
|
curTime = time;
|
2008-03-25 07:15:06 +01:00
|
|
|
year = time.tm_year;
|
|
|
|
// Unix is 0-11 for month, data seet says start at 1
|
|
|
|
mon = time.tm_mon + 1;
|
|
|
|
mday = time.tm_mday;
|
|
|
|
hour = time.tm_hour;
|
|
|
|
min = time.tm_min;
|
|
|
|
sec = time.tm_sec;
|
|
|
|
|
|
|
|
// Datasheet says 1 is sunday
|
|
|
|
wday = time.tm_wday + 1;
|
|
|
|
|
2013-06-03 12:28:41 +02:00
|
|
|
if (!stat_regB.dm) {
|
2009-08-20 09:42:43 +02:00
|
|
|
// The datasheet says that the year field can be either BCD or
|
|
|
|
// years since 1900. Linux seems to be happy with years since
|
|
|
|
// 1900.
|
|
|
|
year = bcdize(year % 100);
|
|
|
|
mon = bcdize(mon);
|
|
|
|
mday = bcdize(mday);
|
|
|
|
hour = bcdize(hour);
|
|
|
|
min = bcdize(min);
|
|
|
|
sec = bcdize(sec);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
MC146818::MC146818(EventManager *em, const string &n, const struct tm time,
|
|
|
|
bool bcd, Tick frequency)
|
|
|
|
: EventManager(em), _name(n), event(this, frequency), tickEvent(this)
|
|
|
|
{
|
|
|
|
memset(clock_data, 0, sizeof(clock_data));
|
2013-06-03 12:28:41 +02:00
|
|
|
|
|
|
|
stat_regA = 0;
|
|
|
|
stat_regA.dv = RTCA_DV_32768HZ;
|
|
|
|
stat_regA.rs = RTCA_RS_1024HZ;
|
|
|
|
|
|
|
|
stat_regB = 0;
|
|
|
|
stat_regB.pie = 1;
|
|
|
|
stat_regB.format24h = 1;
|
|
|
|
stat_regB.dm = bcd ? 0 : 1;
|
2009-08-20 09:42:43 +02:00
|
|
|
|
|
|
|
setTime(time);
|
2008-03-25 07:15:06 +01:00
|
|
|
DPRINTFN("Real-time clock set to %s", asctime(&time));
|
|
|
|
}
|
|
|
|
|
2008-10-09 13:58:24 +02:00
|
|
|
MC146818::~MC146818()
|
|
|
|
{
|
2010-09-17 05:24:05 +02:00
|
|
|
deschedule(tickEvent);
|
|
|
|
deschedule(event);
|
2008-10-09 13:58:24 +02:00
|
|
|
}
|
|
|
|
|
2013-06-03 12:28:41 +02:00
|
|
|
bool
|
|
|
|
MC146818::rega_dv_disabled(const RtcRegA ®)
|
|
|
|
{
|
|
|
|
return reg.dv == RTCA_DV_DISABLED0 ||
|
|
|
|
reg.dv == RTCA_DV_DISABLED1;
|
|
|
|
}
|
|
|
|
|
2015-01-04 00:51:48 +01:00
|
|
|
void
|
|
|
|
MC146818::startup()
|
|
|
|
{
|
|
|
|
assert(!event.scheduled());
|
|
|
|
assert(!tickEvent.scheduled());
|
2015-04-03 18:42:10 +02:00
|
|
|
|
|
|
|
if (stat_regB.pie)
|
|
|
|
schedule(event, curTick() + event.offset);
|
|
|
|
if (!rega_dv_disabled(stat_regA))
|
|
|
|
schedule(tickEvent, curTick() + tickEvent.offset);
|
2015-01-04 00:51:48 +01:00
|
|
|
}
|
|
|
|
|
2008-03-25 07:15:06 +01:00
|
|
|
void
|
|
|
|
MC146818::writeData(const uint8_t addr, const uint8_t data)
|
|
|
|
{
|
2013-06-03 12:28:41 +02:00
|
|
|
bool panic_unsupported(false);
|
|
|
|
|
2009-08-21 08:09:03 +02:00
|
|
|
if (addr < RTC_STAT_REGA) {
|
2008-03-25 07:15:06 +01:00
|
|
|
clock_data[addr] = data;
|
2009-08-21 08:09:03 +02:00
|
|
|
curTime.tm_sec = unbcdize(sec);
|
|
|
|
curTime.tm_min = unbcdize(min);
|
|
|
|
curTime.tm_hour = unbcdize(hour);
|
|
|
|
curTime.tm_mday = unbcdize(mday);
|
|
|
|
curTime.tm_mon = unbcdize(mon) - 1;
|
|
|
|
curTime.tm_year = ((unbcdize(year) + 50) % 100) + 1950;
|
|
|
|
curTime.tm_wday = unbcdize(wday) - 1;
|
|
|
|
} else {
|
2008-03-25 07:15:06 +01:00
|
|
|
switch (addr) {
|
2013-06-03 12:28:41 +02:00
|
|
|
case RTC_STAT_REGA: {
|
|
|
|
RtcRegA old_rega(stat_regA);
|
|
|
|
stat_regA = data;
|
|
|
|
// The "update in progress" bit is read only.
|
|
|
|
stat_regA.uip = old_rega;
|
|
|
|
|
2013-06-03 12:28:52 +02:00
|
|
|
if (!rega_dv_disabled(stat_regA) &&
|
|
|
|
stat_regA.dv != RTCA_DV_32768HZ) {
|
2013-06-03 12:28:41 +02:00
|
|
|
inform("RTC: Unimplemented divider configuration: %i\n",
|
|
|
|
stat_regA.dv);
|
|
|
|
panic_unsupported = true;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (stat_regA.rs != RTCA_RS_1024HZ) {
|
|
|
|
inform("RTC: Unimplemented interrupt rate: %i\n",
|
|
|
|
stat_regA.rs);
|
|
|
|
panic_unsupported = true;
|
|
|
|
}
|
2013-06-03 12:28:52 +02:00
|
|
|
|
|
|
|
if (rega_dv_disabled(stat_regA)) {
|
|
|
|
// The divider is disabled, make sure that we don't
|
|
|
|
// schedule any ticks.
|
|
|
|
if (tickEvent.scheduled())
|
|
|
|
deschedule(tickEvent);
|
|
|
|
} else if (rega_dv_disabled(old_rega)) {
|
2013-06-04 10:08:21 +02:00
|
|
|
// According to the specification, the next tick
|
|
|
|
// happens after 0.5s when the divider chain goes
|
|
|
|
// from reset to active. So, we simply schedule the
|
|
|
|
// tick after 0.5s.
|
2013-06-03 12:28:52 +02:00
|
|
|
assert(!tickEvent.scheduled());
|
|
|
|
schedule(tickEvent, curTick() + SimClock::Int::s / 2);
|
|
|
|
}
|
2013-06-03 12:28:41 +02:00
|
|
|
} break;
|
2008-03-25 07:15:06 +01:00
|
|
|
case RTC_STAT_REGB:
|
2013-06-03 12:28:41 +02:00
|
|
|
stat_regB = data;
|
|
|
|
if (stat_regB.aie || stat_regB.uie) {
|
|
|
|
inform("RTC: Unimplemented interrupt configuration: %s %s\n",
|
|
|
|
stat_regB.aie ? "alarm" : "",
|
|
|
|
stat_regB.uie ? "update" : "");
|
|
|
|
panic_unsupported = true;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (stat_regB.dm) {
|
|
|
|
inform("RTC: The binary interface is not fully implemented.\n");
|
|
|
|
panic_unsupported = true;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!stat_regB.format24h) {
|
|
|
|
inform("RTC: The 12h time format not supported.\n");
|
|
|
|
panic_unsupported = true;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (stat_regB.dse) {
|
|
|
|
inform("RTC: Automatic daylight saving time not supported.\n");
|
|
|
|
panic_unsupported = true;
|
|
|
|
}
|
2008-03-25 07:15:06 +01:00
|
|
|
|
2013-06-03 12:28:41 +02:00
|
|
|
if (stat_regB.pie) {
|
2008-03-25 07:15:06 +01:00
|
|
|
if (!event.scheduled())
|
|
|
|
event.scheduleIntr();
|
|
|
|
} else {
|
|
|
|
if (event.scheduled())
|
2008-10-09 13:58:24 +02:00
|
|
|
deschedule(event);
|
2008-03-25 07:15:06 +01:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
case RTC_STAT_REGC:
|
|
|
|
case RTC_STAT_REGD:
|
|
|
|
panic("RTC status registers C and D are not implemented.\n");
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
2013-06-03 12:28:41 +02:00
|
|
|
|
|
|
|
if (panic_unsupported)
|
|
|
|
panic("Unimplemented RTC configuration!\n");
|
|
|
|
|
2008-03-25 07:15:06 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
uint8_t
|
|
|
|
MC146818::readData(uint8_t addr)
|
|
|
|
{
|
|
|
|
if (addr < RTC_STAT_REGA)
|
|
|
|
return clock_data[addr];
|
|
|
|
else {
|
|
|
|
switch (addr) {
|
|
|
|
case RTC_STAT_REGA:
|
|
|
|
// toggle UIP bit for linux
|
2013-06-03 12:28:41 +02:00
|
|
|
stat_regA.uip = !stat_regA.uip;
|
2008-03-25 07:15:06 +01:00
|
|
|
return stat_regA;
|
|
|
|
break;
|
|
|
|
case RTC_STAT_REGB:
|
|
|
|
return stat_regB;
|
|
|
|
break;
|
|
|
|
case RTC_STAT_REGC:
|
|
|
|
case RTC_STAT_REGD:
|
|
|
|
return 0x00;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
panic("Shouldn't be here");
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2009-08-20 09:42:43 +02:00
|
|
|
void
|
|
|
|
MC146818::tickClock()
|
|
|
|
{
|
2013-06-03 12:28:52 +02:00
|
|
|
assert(!rega_dv_disabled(stat_regA));
|
|
|
|
|
2013-06-03 12:28:41 +02:00
|
|
|
if (stat_regB.set)
|
2009-08-20 09:42:43 +02:00
|
|
|
return;
|
|
|
|
time_t calTime = mkutctime(&curTime);
|
|
|
|
calTime++;
|
|
|
|
setTime(*gmtime(&calTime));
|
|
|
|
}
|
|
|
|
|
2008-03-25 07:15:06 +01:00
|
|
|
void
|
2015-07-07 10:51:03 +02:00
|
|
|
MC146818::serialize(const string &base, CheckpointOut &cp) const
|
2008-03-25 07:15:06 +01:00
|
|
|
{
|
2013-06-03 12:28:41 +02:00
|
|
|
uint8_t regA_serial(stat_regA);
|
|
|
|
uint8_t regB_serial(stat_regB);
|
|
|
|
|
2015-07-07 10:51:03 +02:00
|
|
|
arrayParamOut(cp, base + ".clock_data", clock_data, sizeof(clock_data));
|
|
|
|
paramOut(cp, base + ".stat_regA", (uint8_t)regA_serial);
|
|
|
|
paramOut(cp, base + ".stat_regB", (uint8_t)regB_serial);
|
2009-10-16 00:15:24 +02:00
|
|
|
|
|
|
|
//
|
2016-02-07 02:21:18 +01:00
|
|
|
// save the timer tick and rtc clock tick values to correctly reschedule
|
2009-10-16 00:15:24 +02:00
|
|
|
// them during unserialize
|
|
|
|
//
|
2011-01-08 06:50:29 +01:00
|
|
|
Tick rtcTimerInterruptTickOffset = event.when() - curTick();
|
2009-10-16 00:15:24 +02:00
|
|
|
SERIALIZE_SCALAR(rtcTimerInterruptTickOffset);
|
2011-10-11 00:01:33 +02:00
|
|
|
Tick rtcClockTickOffset = tickEvent.when() - curTick();
|
2009-10-16 00:15:24 +02:00
|
|
|
SERIALIZE_SCALAR(rtcClockTickOffset);
|
2008-03-25 07:15:06 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
void
|
2015-07-07 10:51:03 +02:00
|
|
|
MC146818::unserialize(const string &base, CheckpointIn &cp)
|
2008-03-25 07:15:06 +01:00
|
|
|
{
|
2013-06-03 12:28:41 +02:00
|
|
|
uint8_t tmp8;
|
|
|
|
|
2015-07-07 10:51:03 +02:00
|
|
|
arrayParamIn(cp, base + ".clock_data", clock_data,
|
2008-03-25 07:15:06 +01:00
|
|
|
sizeof(clock_data));
|
2013-06-03 12:28:41 +02:00
|
|
|
|
2015-07-07 10:51:03 +02:00
|
|
|
paramIn(cp, base + ".stat_regA", tmp8);
|
2013-06-03 12:28:41 +02:00
|
|
|
stat_regA = tmp8;
|
2015-07-07 10:51:03 +02:00
|
|
|
paramIn(cp, base + ".stat_regB", tmp8);
|
2013-06-03 12:28:41 +02:00
|
|
|
stat_regB = tmp8;
|
2008-03-25 07:15:06 +01:00
|
|
|
|
2009-10-16 00:15:24 +02:00
|
|
|
//
|
|
|
|
// properly schedule the timer and rtc clock events
|
|
|
|
//
|
|
|
|
Tick rtcTimerInterruptTickOffset;
|
|
|
|
UNSERIALIZE_SCALAR(rtcTimerInterruptTickOffset);
|
2015-01-04 00:51:48 +01:00
|
|
|
event.offset = rtcTimerInterruptTickOffset;
|
2009-10-16 00:15:24 +02:00
|
|
|
Tick rtcClockTickOffset;
|
|
|
|
UNSERIALIZE_SCALAR(rtcClockTickOffset);
|
2015-01-04 00:51:48 +01:00
|
|
|
tickEvent.offset = rtcClockTickOffset;
|
2008-03-25 07:15:06 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
MC146818::RTCEvent::RTCEvent(MC146818 * _parent, Tick i)
|
2015-01-04 00:51:48 +01:00
|
|
|
: parent(_parent), interval(i), offset(i)
|
2008-03-25 07:15:06 +01:00
|
|
|
{
|
|
|
|
DPRINTF(MC146818, "RTC Event Initilizing\n");
|
|
|
|
}
|
|
|
|
|
|
|
|
void
|
|
|
|
MC146818::RTCEvent::scheduleIntr()
|
|
|
|
{
|
2011-01-08 06:50:29 +01:00
|
|
|
parent->schedule(this, curTick() + interval);
|
2008-03-25 07:15:06 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
void
|
|
|
|
MC146818::RTCEvent::process()
|
|
|
|
{
|
|
|
|
DPRINTF(MC146818, "RTC Timer Interrupt\n");
|
2011-01-08 06:50:29 +01:00
|
|
|
parent->schedule(this, curTick() + interval);
|
2008-03-25 07:15:06 +01:00
|
|
|
parent->handleEvent();
|
|
|
|
}
|
|
|
|
|
|
|
|
const char *
|
|
|
|
MC146818::RTCEvent::description() const
|
|
|
|
{
|
|
|
|
return "RTC interrupt";
|
|
|
|
}
|
2009-08-20 09:42:43 +02:00
|
|
|
|
|
|
|
void
|
|
|
|
MC146818::RTCTickEvent::process()
|
|
|
|
{
|
|
|
|
DPRINTF(MC146818, "RTC clock tick\n");
|
2011-01-08 06:50:29 +01:00
|
|
|
parent->schedule(this, curTick() + SimClock::Int::s);
|
2009-08-20 09:42:43 +02:00
|
|
|
parent->tickClock();
|
|
|
|
}
|
|
|
|
|
|
|
|
const char *
|
|
|
|
MC146818::RTCTickEvent::description() const
|
|
|
|
{
|
|
|
|
return "RTC clock tick";
|
|
|
|
}
|