2009-05-11 19:38:46 +02:00
|
|
|
|
|
|
|
================ Begin RubySystem Configuration Print ================
|
|
|
|
|
2009-07-07 00:49:48 +02:00
|
|
|
RubySystem config:
|
2010-01-30 05:29:40 +01:00
|
|
|
random_seed: 1234
|
2009-07-07 00:49:48 +02:00
|
|
|
randomization: 0
|
2010-01-30 05:29:40 +01:00
|
|
|
cycle_period: 1
|
2009-07-07 00:49:48 +02:00
|
|
|
block_size_bytes: 64
|
|
|
|
block_size_bits: 6
|
2010-01-30 05:29:40 +01:00
|
|
|
memory_size_bytes: 134217728
|
|
|
|
memory_size_bits: 27
|
2009-05-11 19:38:46 +02:00
|
|
|
|
|
|
|
Network Configuration
|
|
|
|
---------------------
|
|
|
|
network: SIMPLE_NETWORK
|
2010-01-30 05:29:40 +01:00
|
|
|
topology:
|
2009-05-11 19:38:46 +02:00
|
|
|
|
|
|
|
virtual_net_0: active, ordered
|
2009-07-07 00:49:48 +02:00
|
|
|
virtual_net_1: active, ordered
|
|
|
|
virtual_net_2: active, ordered
|
2011-02-08 04:23:13 +01:00
|
|
|
virtual_net_3: active, ordered
|
2009-07-07 00:49:48 +02:00
|
|
|
virtual_net_4: active, ordered
|
2011-02-08 04:23:13 +01:00
|
|
|
virtual_net_5: inactive
|
2010-01-30 05:29:40 +01:00
|
|
|
virtual_net_6: inactive
|
|
|
|
virtual_net_7: inactive
|
|
|
|
virtual_net_8: inactive
|
|
|
|
virtual_net_9: inactive
|
2009-05-11 19:38:46 +02:00
|
|
|
|
|
|
|
|
|
|
|
Profiler Configuration
|
|
|
|
----------------------
|
|
|
|
periodic_stats_period: 1000000
|
|
|
|
|
|
|
|
================ End RubySystem Configuration Print ================
|
|
|
|
|
|
|
|
|
2012-01-25 18:19:50 +01:00
|
|
|
Real time: Jan/23/2012 04:58:59
|
2009-05-11 19:38:46 +02:00
|
|
|
|
|
|
|
Profiler Stats
|
|
|
|
--------------
|
2011-04-20 03:45:23 +02:00
|
|
|
Elapsed_time_in_seconds: 0
|
|
|
|
Elapsed_time_in_minutes: 0
|
|
|
|
Elapsed_time_in_hours: 0
|
|
|
|
Elapsed_time_in_days: 0
|
2009-05-11 19:38:46 +02:00
|
|
|
|
2012-01-25 18:19:50 +01:00
|
|
|
Virtual_time_in_seconds: 0.3
|
|
|
|
Virtual_time_in_minutes: 0.005
|
|
|
|
Virtual_time_in_hours: 8.33333e-05
|
|
|
|
Virtual_time_in_days: 3.47222e-06
|
2009-05-11 19:38:46 +02:00
|
|
|
|
2010-01-30 05:29:40 +01:00
|
|
|
Ruby_current_time: 342698
|
|
|
|
Ruby_start_time: 0
|
|
|
|
Ruby_cycles: 342698
|
2009-05-11 19:38:46 +02:00
|
|
|
|
2012-01-25 18:19:50 +01:00
|
|
|
mbytes_resident: 44.5703
|
|
|
|
mbytes_total: 213.352
|
|
|
|
resident_ratio: 0.208905
|
2009-05-11 19:38:46 +02:00
|
|
|
|
2011-02-08 04:23:13 +01:00
|
|
|
ruby_cycles_executed: [ 342699 ]
|
2009-05-11 19:38:46 +02:00
|
|
|
|
|
|
|
Busy Controller Counts:
|
|
|
|
L1Cache-0:0
|
|
|
|
Directory-0:0
|
2010-01-30 05:29:40 +01:00
|
|
|
|
2009-05-11 19:38:46 +02:00
|
|
|
|
|
|
|
Busy Bank Count:0
|
|
|
|
|
2010-01-30 05:29:40 +01:00
|
|
|
sequencer_requests_outstanding: [binsize: 1 max: 1 count: 8465 average: 1 | standard deviation: 0 | 0 8465 ]
|
2009-05-11 19:38:46 +02:00
|
|
|
|
|
|
|
All Non-Zero Cycle Demand Cache Accesses
|
|
|
|
----------------------------------------
|
2010-01-30 05:29:40 +01:00
|
|
|
miss_latency: [binsize: 2 max: 377 count: 8464 average: 39.4889 | standard deviation: 72.9776 | 0 6734 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 1 1 6 1 3 6 0 334 211 182 529 243 4 4 0 5 2 15 9 4 14 10 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 30 18 15 24 37 2 3 0 0 2 2 1 1 3 3 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 0 0 0 0 0 0 0 ]
|
2011-02-08 04:23:13 +01:00
|
|
|
miss_latency_LD: [binsize: 2 max: 375 count: 1185 average: 110.608 | standard deviation: 87.0282 | 0 458 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 1 0 3 0 1 2 0 147 90 74 255 81 2 1 0 3 0 12 3 1 9 6 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 9 4 2 11 4 0 2 0 0 1 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 ]
|
|
|
|
miss_latency_ST: [binsize: 2 max: 377 count: 865 average: 62.2439 | standard deviation: 89.6671 | 0 592 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 32 30 31 54 70 0 0 0 1 0 1 0 2 2 4 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 5 8 3 21 0 0 0 0 0 0 0 1 2 3 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 ]
|
2011-04-20 03:45:23 +02:00
|
|
|
miss_latency_IFETCH: [binsize: 2 max: 285 count: 6414 average: 23.2806 | standard deviation: 57.2661 | 0 5684 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 3 1 2 4 0 155 91 77 220 92 2 3 0 1 2 2 6 1 3 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 20 9 5 10 12 2 1 0 0 1 2 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ]
|
2011-02-08 04:23:13 +01:00
|
|
|
miss_latency_L1Cache: [binsize: 1 max: 3 count: 6734 average: 3 | standard deviation: 0 | 0 0 0 6734 ]
|
|
|
|
miss_latency_Directory: [binsize: 2 max: 377 count: 1730 average: 181.521 | standard deviation: 26.4115 | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 1 1 6 1 3 6 0 334 211 182 529 243 4 4 0 5 2 15 9 4 14 10 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 30 18 15 24 37 2 3 0 0 2 2 1 1 3 3 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 0 0 0 0 0 0 0 ]
|
|
|
|
miss_latency_wCC_issue_to_initial_request: [binsize: 1 max: 0 count: 0 average: NaN |standard deviation: NaN | 0 ]
|
|
|
|
miss_latency_wCC_initial_forward_request: [binsize: 1 max: 0 count: 0 average: NaN |standard deviation: NaN | 0 ]
|
|
|
|
miss_latency_wCC_forward_to_first_response: [binsize: 1 max: 0 count: 0 average: NaN |standard deviation: NaN | 0 ]
|
|
|
|
miss_latency_wCC_first_response_to_completion: [binsize: 1 max: 0 count: 0 average: NaN |standard deviation: NaN | 0 ]
|
|
|
|
imcomplete_wCC_Times: 0
|
|
|
|
miss_latency_dir_issue_to_initial_request: [binsize: 1 max: 0 count: 1 average: 0 | standard deviation: 0 | 1 ]
|
|
|
|
miss_latency_dir_initial_forward_request: [binsize: 1 max: 0 count: 1 average: 0 | standard deviation: 0 | 1 ]
|
|
|
|
miss_latency_dir_forward_to_first_response: [binsize: 1 max: 0 count: 1 average: 0 | standard deviation: 0 | 1 ]
|
|
|
|
miss_latency_dir_first_response_to_completion: [binsize: 1 max: 159 count: 1 average: 159 | standard deviation: 0 | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 ]
|
|
|
|
imcomplete_dir_Times: 1729
|
|
|
|
miss_latency_LD_L1Cache: [binsize: 1 max: 3 count: 458 average: 3 | standard deviation: 0 | 0 0 0 458 ]
|
|
|
|
miss_latency_LD_Directory: [binsize: 2 max: 375 count: 727 average: 178.4 | standard deviation: 21.0913 | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 1 0 3 0 1 2 0 147 90 74 255 81 2 1 0 3 0 12 3 1 9 6 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 9 4 2 11 4 0 2 0 0 1 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 ]
|
|
|
|
miss_latency_ST_L1Cache: [binsize: 1 max: 3 count: 592 average: 3 | standard deviation: 0 | 0 0 0 592 ]
|
|
|
|
miss_latency_ST_Directory: [binsize: 2 max: 377 count: 273 average: 190.714 | standard deviation: 36.5384 | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 32 30 31 54 70 0 0 0 1 0 1 0 2 2 4 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 5 8 3 21 0 0 0 0 0 0 0 1 2 3 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 ]
|
2011-04-20 03:45:23 +02:00
|
|
|
miss_latency_IFETCH_L1Cache: [binsize: 1 max: 3 count: 5684 average: 3 | standard deviation: 0 | 0 0 0 5684 ]
|
|
|
|
miss_latency_IFETCH_Directory: [binsize: 2 max: 285 count: 730 average: 181.192 | standard deviation: 25.9199 | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 3 1 2 4 0 155 91 77 220 92 2 3 0 1 2 2 6 1 3 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 20 9 5 10 12 2 1 0 0 1 2 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ]
|
2009-05-11 19:38:46 +02:00
|
|
|
|
|
|
|
All Non-Zero Cycle SW Prefetch Requests
|
|
|
|
------------------------------------
|
|
|
|
prefetch_latency: [binsize: 1 max: 0 count: 0 average: NaN |standard deviation: NaN | 0 ]
|
|
|
|
prefetch_latency_L2Miss:[binsize: 1 max: 0 count: 0 average: NaN |standard deviation: NaN | 0 ]
|
|
|
|
Request vs. RubySystem State Profile
|
|
|
|
--------------------------------
|
|
|
|
|
|
|
|
|
|
|
|
filter_action: [binsize: 1 max: 0 count: 0 average: NaN |standard deviation: NaN | 0 ]
|
|
|
|
|
|
|
|
Message Delayed Cycles
|
|
|
|
----------------------
|
2010-01-30 05:29:40 +01:00
|
|
|
Total_delay_cycles: [binsize: 1 max: 0 count: 3456 average: 0 | standard deviation: 0 | 3456 ]
|
|
|
|
Total_nonPF_delay_cycles: [binsize: 1 max: 0 count: 3456 average: 0 | standard deviation: 0 | 3456 ]
|
2009-05-11 19:38:46 +02:00
|
|
|
virtual_network_0_delay_cycles: [binsize: 1 max: 0 count: 0 average: NaN |standard deviation: NaN | 0 ]
|
2010-01-30 05:29:40 +01:00
|
|
|
virtual_network_1_delay_cycles: [binsize: 1 max: 0 count: 1730 average: 0 | standard deviation: 0 | 1730 ]
|
|
|
|
virtual_network_2_delay_cycles: [binsize: 1 max: 0 count: 1726 average: 0 | standard deviation: 0 | 1726 ]
|
2009-05-11 19:38:46 +02:00
|
|
|
virtual_network_3_delay_cycles: [binsize: 1 max: 0 count: 0 average: NaN |standard deviation: NaN | 0 ]
|
2009-07-07 00:49:48 +02:00
|
|
|
virtual_network_4_delay_cycles: [binsize: 1 max: 0 count: 0 average: NaN |standard deviation: NaN | 0 ]
|
|
|
|
virtual_network_5_delay_cycles: [binsize: 1 max: 0 count: 0 average: NaN |standard deviation: NaN | 0 ]
|
2010-01-30 05:29:40 +01:00
|
|
|
virtual_network_6_delay_cycles: [binsize: 1 max: 0 count: 0 average: NaN |standard deviation: NaN | 0 ]
|
|
|
|
virtual_network_7_delay_cycles: [binsize: 1 max: 0 count: 0 average: NaN |standard deviation: NaN | 0 ]
|
|
|
|
virtual_network_8_delay_cycles: [binsize: 1 max: 0 count: 0 average: NaN |standard deviation: NaN | 0 ]
|
|
|
|
virtual_network_9_delay_cycles: [binsize: 1 max: 0 count: 0 average: NaN |standard deviation: NaN | 0 ]
|
2009-05-11 19:38:46 +02:00
|
|
|
|
|
|
|
Resource Usage
|
|
|
|
--------------
|
|
|
|
page_size: 4096
|
|
|
|
user_time: 0
|
|
|
|
system_time: 0
|
2012-01-25 18:19:50 +01:00
|
|
|
page_reclaims: 11770
|
|
|
|
page_faults: 1
|
2009-05-11 19:38:46 +02:00
|
|
|
swaps: 0
|
2012-01-25 18:19:50 +01:00
|
|
|
block_inputs: 8
|
|
|
|
block_outputs: 88
|
2009-05-11 19:38:46 +02:00
|
|
|
|
|
|
|
Network Stats
|
|
|
|
-------------
|
|
|
|
|
2011-02-08 04:23:13 +01:00
|
|
|
total_msg_count_Control: 5190 41520
|
|
|
|
total_msg_count_Data: 5178 372816
|
|
|
|
total_msg_count_Response_Data: 5190 373680
|
|
|
|
total_msg_count_Writeback_Control: 5178 41424
|
|
|
|
total_msgs: 20736 total_bytes: 829440
|
|
|
|
|
2009-07-07 00:49:48 +02:00
|
|
|
switch_0_inlinks: 2
|
|
|
|
switch_0_outlinks: 2
|
2011-04-29 02:18:16 +02:00
|
|
|
links_utilized_percent_switch_0: 2.52117
|
|
|
|
links_utilized_percent_switch_0_link_0: 2.5235 bw: 16000 base_latency: 1
|
|
|
|
links_utilized_percent_switch_0_link_1: 2.51884 bw: 16000 base_latency: 1
|
2009-05-11 19:38:46 +02:00
|
|
|
|
2011-02-08 04:23:13 +01:00
|
|
|
outgoing_messages_switch_0_link_0_Response_Data: 1730 124560 [ 0 0 0 0 1730 0 0 0 0 0 ] base_latency: 1
|
|
|
|
outgoing_messages_switch_0_link_0_Writeback_Control: 1726 13808 [ 0 0 0 1726 0 0 0 0 0 0 ] base_latency: 1
|
|
|
|
outgoing_messages_switch_0_link_1_Control: 1730 13840 [ 0 0 1730 0 0 0 0 0 0 0 ] base_latency: 1
|
|
|
|
outgoing_messages_switch_0_link_1_Data: 1726 124272 [ 0 0 1726 0 0 0 0 0 0 0 ] base_latency: 1
|
2009-05-11 19:38:46 +02:00
|
|
|
|
2009-07-07 00:49:48 +02:00
|
|
|
switch_1_inlinks: 2
|
|
|
|
switch_1_outlinks: 2
|
2011-04-29 02:18:16 +02:00
|
|
|
links_utilized_percent_switch_1: 2.52117
|
|
|
|
links_utilized_percent_switch_1_link_0: 2.51884 bw: 16000 base_latency: 1
|
|
|
|
links_utilized_percent_switch_1_link_1: 2.5235 bw: 16000 base_latency: 1
|
2009-05-11 19:38:46 +02:00
|
|
|
|
2011-02-08 04:23:13 +01:00
|
|
|
outgoing_messages_switch_1_link_0_Control: 1730 13840 [ 0 0 1730 0 0 0 0 0 0 0 ] base_latency: 1
|
|
|
|
outgoing_messages_switch_1_link_0_Data: 1726 124272 [ 0 0 1726 0 0 0 0 0 0 0 ] base_latency: 1
|
|
|
|
outgoing_messages_switch_1_link_1_Response_Data: 1730 124560 [ 0 0 0 0 1730 0 0 0 0 0 ] base_latency: 1
|
|
|
|
outgoing_messages_switch_1_link_1_Writeback_Control: 1726 13808 [ 0 0 0 1726 0 0 0 0 0 0 ] base_latency: 1
|
2009-05-11 19:38:46 +02:00
|
|
|
|
|
|
|
switch_2_inlinks: 2
|
|
|
|
switch_2_outlinks: 2
|
2011-04-29 02:18:16 +02:00
|
|
|
links_utilized_percent_switch_2: 2.52117
|
|
|
|
links_utilized_percent_switch_2_link_0: 2.5235 bw: 16000 base_latency: 1
|
|
|
|
links_utilized_percent_switch_2_link_1: 2.51884 bw: 16000 base_latency: 1
|
2010-01-30 05:29:40 +01:00
|
|
|
|
2011-02-08 04:23:13 +01:00
|
|
|
outgoing_messages_switch_2_link_0_Response_Data: 1730 124560 [ 0 0 0 0 1730 0 0 0 0 0 ] base_latency: 1
|
|
|
|
outgoing_messages_switch_2_link_0_Writeback_Control: 1726 13808 [ 0 0 0 1726 0 0 0 0 0 0 ] base_latency: 1
|
|
|
|
outgoing_messages_switch_2_link_1_Control: 1730 13840 [ 0 0 1730 0 0 0 0 0 0 0 ] base_latency: 1
|
|
|
|
outgoing_messages_switch_2_link_1_Data: 1726 124272 [ 0 0 1726 0 0 0 0 0 0 0 ] base_latency: 1
|
2010-01-30 05:29:40 +01:00
|
|
|
|
2012-01-25 18:19:50 +01:00
|
|
|
Cache Stats: system.l1_cntrl0.cacheMemory
|
|
|
|
system.l1_cntrl0.cacheMemory_total_misses: 1730
|
|
|
|
system.l1_cntrl0.cacheMemory_total_demand_misses: 1730
|
|
|
|
system.l1_cntrl0.cacheMemory_total_prefetches: 0
|
|
|
|
system.l1_cntrl0.cacheMemory_total_sw_prefetches: 0
|
|
|
|
system.l1_cntrl0.cacheMemory_total_hw_prefetches: 0
|
2010-01-30 05:29:40 +01:00
|
|
|
|
2012-01-25 18:19:50 +01:00
|
|
|
system.l1_cntrl0.cacheMemory_request_type_LD: 42.0231%
|
|
|
|
system.l1_cntrl0.cacheMemory_request_type_ST: 15.7803%
|
|
|
|
system.l1_cntrl0.cacheMemory_request_type_IFETCH: 42.1965%
|
2010-01-30 05:29:40 +01:00
|
|
|
|
2012-01-25 18:19:50 +01:00
|
|
|
system.l1_cntrl0.cacheMemory_access_mode_type_Supervisor: 1730 100%
|
2010-01-30 05:29:40 +01:00
|
|
|
|
2011-02-08 04:23:13 +01:00
|
|
|
--- L1Cache ---
|
2009-05-11 19:38:46 +02:00
|
|
|
- Event Counts -
|
2011-02-08 04:23:13 +01:00
|
|
|
Load [1185 ] 1185
|
|
|
|
Ifetch [6414 ] 6414
|
|
|
|
Store [865 ] 865
|
|
|
|
Data [1730 ] 1730
|
|
|
|
Fwd_GETX [0 ] 0
|
|
|
|
Inv [0 ] 0
|
|
|
|
Replacement [1726 ] 1726
|
|
|
|
Writeback_Ack [1726 ] 1726
|
|
|
|
Writeback_Nack [0 ] 0
|
2009-05-11 19:38:46 +02:00
|
|
|
|
|
|
|
- Transitions -
|
2011-02-08 04:23:13 +01:00
|
|
|
I Load [727 ] 727
|
|
|
|
I Ifetch [730 ] 730
|
|
|
|
I Store [273 ] 273
|
|
|
|
I Inv [0 ] 0
|
|
|
|
I Replacement [0 ] 0
|
2009-07-07 00:49:48 +02:00
|
|
|
|
2011-02-08 04:23:13 +01:00
|
|
|
II Writeback_Nack [0 ] 0
|
2009-07-07 00:49:48 +02:00
|
|
|
|
2011-02-08 04:23:13 +01:00
|
|
|
M Load [458 ] 458
|
|
|
|
M Ifetch [5684 ] 5684
|
|
|
|
M Store [592 ] 592
|
|
|
|
M Fwd_GETX [0 ] 0
|
|
|
|
M Inv [0 ] 0
|
|
|
|
M Replacement [1726 ] 1726
|
2010-01-30 05:29:40 +01:00
|
|
|
|
2011-02-08 04:23:13 +01:00
|
|
|
MI Fwd_GETX [0 ] 0
|
|
|
|
MI Inv [0 ] 0
|
|
|
|
MI Writeback_Ack [1726 ] 1726
|
|
|
|
MI Writeback_Nack [0 ] 0
|
2010-01-30 05:29:40 +01:00
|
|
|
|
2011-02-08 04:23:13 +01:00
|
|
|
MII Fwd_GETX [0 ] 0
|
2010-01-30 05:29:40 +01:00
|
|
|
|
2011-02-08 04:23:13 +01:00
|
|
|
IS Data [1457 ] 1457
|
2010-01-30 05:29:40 +01:00
|
|
|
|
2011-02-08 04:23:13 +01:00
|
|
|
IM Data [273 ] 273
|
2010-01-30 05:29:40 +01:00
|
|
|
|
2011-02-08 04:23:13 +01:00
|
|
|
Memory controller: system.dir_cntrl0.memBuffer:
|
2010-01-30 05:29:40 +01:00
|
|
|
memory_total_requests: 3456
|
|
|
|
memory_reads: 1730
|
|
|
|
memory_writes: 1726
|
|
|
|
memory_refreshes: 714
|
2011-04-29 02:18:16 +02:00
|
|
|
memory_total_request_delays: 4411
|
|
|
|
memory_delays_per_request: 1.27633
|
|
|
|
memory_delays_in_input_queue: 1083
|
2010-01-30 05:29:40 +01:00
|
|
|
memory_delays_behind_head_of_bank_queue: 8
|
|
|
|
memory_delays_stalled_at_head_of_bank_queue: 3320
|
|
|
|
memory_stalls_for_bank_busy: 1509
|
|
|
|
memory_stalls_for_random_busy: 0
|
|
|
|
memory_stalls_for_anti_starvation: 0
|
|
|
|
memory_stalls_for_arbitration: 99
|
|
|
|
memory_stalls_for_bus: 1677
|
|
|
|
memory_stalls_for_tfaw: 0
|
|
|
|
memory_stalls_for_read_write_turnaround: 35
|
|
|
|
memory_stalls_for_read_read_turnaround: 0
|
|
|
|
accesses_per_bank: 162 36 92 110 106 362 98 36 32 34 83 92 110 104 84 86 83 53 50 58 64 124 212 72 66 50 122 190 220 325 42 98
|
2009-05-11 19:38:46 +02:00
|
|
|
|
2011-02-08 04:23:13 +01:00
|
|
|
--- Directory ---
|
2009-05-11 19:38:46 +02:00
|
|
|
- Event Counts -
|
2011-02-08 04:23:13 +01:00
|
|
|
GETX [1730 ] 1730
|
|
|
|
GETS [0 ] 0
|
|
|
|
PUTX [1726 ] 1726
|
|
|
|
PUTX_NotOwner [0 ] 0
|
|
|
|
DMA_READ [0 ] 0
|
|
|
|
DMA_WRITE [0 ] 0
|
|
|
|
Memory_Data [1730 ] 1730
|
|
|
|
Memory_Ack [1726 ] 1726
|
2009-05-11 19:38:46 +02:00
|
|
|
|
|
|
|
- Transitions -
|
2011-02-08 04:23:13 +01:00
|
|
|
I GETX [1730 ] 1730
|
|
|
|
I PUTX_NotOwner [0 ] 0
|
|
|
|
I DMA_READ [0 ] 0
|
|
|
|
I DMA_WRITE [0 ] 0
|
|
|
|
|
|
|
|
M GETX [0 ] 0
|
|
|
|
M PUTX [1726 ] 1726
|
|
|
|
M PUTX_NotOwner [0 ] 0
|
|
|
|
M DMA_READ [0 ] 0
|
|
|
|
M DMA_WRITE [0 ] 0
|
|
|
|
|
|
|
|
M_DRD GETX [0 ] 0
|
|
|
|
M_DRD PUTX [0 ] 0
|
|
|
|
|
|
|
|
M_DWR GETX [0 ] 0
|
|
|
|
M_DWR PUTX [0 ] 0
|
|
|
|
|
|
|
|
M_DWRI GETX [0 ] 0
|
|
|
|
M_DWRI Memory_Ack [0 ] 0
|
|
|
|
|
|
|
|
M_DRDI GETX [0 ] 0
|
|
|
|
M_DRDI Memory_Ack [0 ] 0
|
|
|
|
|
|
|
|
IM GETX [0 ] 0
|
|
|
|
IM GETS [0 ] 0
|
|
|
|
IM PUTX [0 ] 0
|
|
|
|
IM PUTX_NotOwner [0 ] 0
|
|
|
|
IM DMA_READ [0 ] 0
|
|
|
|
IM DMA_WRITE [0 ] 0
|
|
|
|
IM Memory_Data [1730 ] 1730
|
|
|
|
|
|
|
|
MI GETX [0 ] 0
|
|
|
|
MI GETS [0 ] 0
|
|
|
|
MI PUTX [0 ] 0
|
|
|
|
MI PUTX_NotOwner [0 ] 0
|
|
|
|
MI DMA_READ [0 ] 0
|
|
|
|
MI DMA_WRITE [0 ] 0
|
|
|
|
MI Memory_Ack [1726 ] 1726
|
|
|
|
|
|
|
|
ID GETX [0 ] 0
|
|
|
|
ID GETS [0 ] 0
|
|
|
|
ID PUTX [0 ] 0
|
|
|
|
ID PUTX_NotOwner [0 ] 0
|
|
|
|
ID DMA_READ [0 ] 0
|
|
|
|
ID DMA_WRITE [0 ] 0
|
|
|
|
ID Memory_Data [0 ] 0
|
|
|
|
|
|
|
|
ID_W GETX [0 ] 0
|
|
|
|
ID_W GETS [0 ] 0
|
|
|
|
ID_W PUTX [0 ] 0
|
|
|
|
ID_W PUTX_NotOwner [0 ] 0
|
|
|
|
ID_W DMA_READ [0 ] 0
|
|
|
|
ID_W DMA_WRITE [0 ] 0
|
2012-01-25 18:19:50 +01:00
|
|
|
ID_W Memory_Ack [0 ] 0
|
|
|
|
|