2005-01-15 10:12:25 +01:00
|
|
|
from BaseMem import BaseMem
|
|
|
|
|
2005-04-03 03:36:08 +02:00
|
|
|
class Prefetch(Enum): vals = ['none', 'tagged', 'stride', 'ghb']
|
|
|
|
|
2005-01-15 10:12:25 +01:00
|
|
|
simobj BaseCache(BaseMem):
|
2005-02-03 03:13:01 +01:00
|
|
|
type = 'BaseCache'
|
2005-02-03 23:04:54 +01:00
|
|
|
adaptive_compression = Param.Bool(False,
|
2005-01-15 10:12:25 +01:00
|
|
|
"Use an adaptive compression scheme")
|
|
|
|
assoc = Param.Int("associativity")
|
|
|
|
block_size = Param.Int("block size in bytes")
|
2005-02-03 23:04:54 +01:00
|
|
|
compressed_bus = Param.Bool(False,
|
2005-01-15 10:12:25 +01:00
|
|
|
"This cache connects to a compressed memory")
|
Make the notion of a global event tick independent of the actual
CPU cycle ticks. This allows the user to have CPUs of different
frequencies, and also allows frequencies and latencies that are
not evenly divisible by the CPU frequency. For now, the CPU
frequency is still set to the global frequency, but soon, we'll
hopefully make the global frequency fixed at something like 1THz
and set all other frequencies independently.
arch/alpha/ev5.cc:
The cycles counter is based on the current cpu cycle.
cpu/base_cpu.cc:
frequency isn't the cpu parameter anymore, cycleTime is.
cpu/base_cpu.hh:
frequency isn't the cpu parameter anymore, cycleTime is.
create several public functions for getting the cpu frequency
and the numbers of ticks for a given number of cycles, etc.
cpu/memtest/memtest.cc:
cpu/simple_cpu/simple_cpu.cc:
cpu/simple_cpu/simple_cpu.hh:
cpu/trace/trace_cpu.cc:
Now that ticks aren't cpu cycles, fixup code to advance
by the proper number of ticks.
cpu/memtest/memtest.hh:
cpu/trace/trace_cpu.hh:
Provide a function to get the number of ticks for a given
number of cycles.
dev/alpha_console.cc:
Update for changes in the way that frequencies and latencies are
accessed. Move some stuff to init()
dev/alpha_console.hh:
Need a pointer to the system and the cpu to get the frequency
so we can pass the info to the console code.
dev/etherbus.cc:
dev/etherbus.hh:
dev/etherlink.cc:
dev/etherlink.hh:
dev/ethertap.cc:
dev/ide_disk.hh:
dev/ns_gige.cc:
dev/ns_gige.hh:
update for changes in the way bandwidths are passed from
python to C++ to accomidate the new way that ticks works.
dev/ide_disk.cc:
update for changes in the way bandwidths are passed from
python to C++ to accomidate the new way that ticks works.
Add some extra debugging printfs
dev/platform.cc:
dev/sinic.cc:
dev/sinic.hh:
outline the constructor and destructor
dev/platform.hh:
outline the constructor and destructor.
don't keep track of the interrupt frequency. Only provide the
accessor function.
dev/tsunami.cc:
dev/tsunami.hh:
outline the constructor and destructor
Don't set the interrupt frequency here. Get it from the actual device
that does the interrupting.
dev/tsunami_io.cc:
dev/tsunami_io.hh:
Make the interrupt interval a configuration parameter. (And convert
the interval to the new latency/frequency stuff in the python)
kern/linux/linux_system.cc:
update for changes in the way bandwidths are passed from
python to C++ to accomidate the new way that ticks works.
For now, we must get the boot cpu's frequency as a parameter
since allowing the system to have a pointer to the boot cpu would
cause a cycle.
kern/tru64/tru64_system.cc:
For now, we must get the boot cpu's frequency as a parameter
since allowing the system to have a pointer to the boot cpu would
cause a cycle.
python/m5/config.py:
Fix support for cycle_time relative latencies and frequencies.
Add support for getting a NetworkBandwidth or a MemoryBandwidth.
python/m5/objects/BaseCPU.mpy:
All CPUs now have a cycle_time. The default is the global frequency,
but it is now possible to set the global frequency to some large value
(like 1THz) and set each CPU frequency independently.
python/m5/objects/BaseCache.mpy:
python/m5/objects/Ide.mpy:
Make this a Latency parameter
python/m5/objects/BaseSystem.mpy:
We need to pass the boot CPU's frequency to the system
python/m5/objects/Ethernet.mpy:
Update parameter types to use latency and bandwidth types
python/m5/objects/Platform.mpy:
this frequency isn't needed. We get it from the clock interrupt.
python/m5/objects/Tsunami.mpy:
The clock generator should hold the frequency
sim/eventq.hh:
Need to remove this assertion because the writeback event
queue is different from the CPU's event queue which can cause
this assertion to fail.
sim/process.cc:
Fix comment.
sim/system.hh:
Struct member to hold the boot CPU's frequency.
sim/universe.cc:
remove unneeded variable.
--HG--
extra : convert_revision : 51efe4041095234bf458d9b3b0d417f4cae16fdc
2005-04-11 21:32:06 +02:00
|
|
|
compression_latency = Param.Latency('0c',
|
2005-01-15 10:12:25 +01:00
|
|
|
"Latency in cycles of compression algorithm")
|
2005-02-03 23:04:54 +01:00
|
|
|
do_copy = Param.Bool(False, "perform fast copies in the cache")
|
2005-01-15 10:12:25 +01:00
|
|
|
hash_delay = Param.Int(1, "time in cycles of hash access")
|
|
|
|
in_bus = Param.Bus(NULL, "incoming bus object")
|
2005-02-03 23:04:54 +01:00
|
|
|
lifo = Param.Bool(False,
|
2005-02-01 23:35:01 +01:00
|
|
|
"whether this NIC partition should use LIFO repl. policy")
|
2005-01-15 10:12:25 +01:00
|
|
|
max_miss_count = Param.Counter(0,
|
|
|
|
"number of misses to handle before calling exit")
|
2005-05-13 21:01:42 +02:00
|
|
|
mem_trace = Param.MemTraceWriter(NULL,
|
|
|
|
"memory trace writer to record accesses")
|
2005-01-15 10:12:25 +01:00
|
|
|
mshrs = Param.Int("number of MSHRs (max outstanding requests)")
|
|
|
|
out_bus = Param.Bus("outgoing bus object")
|
2005-02-03 23:04:54 +01:00
|
|
|
prioritizeRequests = Param.Bool(False,
|
2005-01-15 10:12:25 +01:00
|
|
|
"always service demand misses first")
|
|
|
|
protocol = Param.CoherenceProtocol(NULL, "coherence protocol to use")
|
|
|
|
repl = Param.Repl(NULL, "replacement policy")
|
2005-03-23 19:25:48 +01:00
|
|
|
size = Param.MemorySize("capacity in bytes")
|
2005-02-03 23:04:54 +01:00
|
|
|
split = Param.Bool(False, "whether or not this cache is split")
|
2005-02-01 23:35:01 +01:00
|
|
|
split_size = Param.Int(0,
|
|
|
|
"How many ways of the cache belong to CPU/LRU partition")
|
2005-02-03 23:04:54 +01:00
|
|
|
store_compressed = Param.Bool(False,
|
2005-01-15 10:12:25 +01:00
|
|
|
"Store compressed data in the cache")
|
|
|
|
subblock_size = Param.Int(0,
|
|
|
|
"Size of subblock in IIC used for compression")
|
|
|
|
tgts_per_mshr = Param.Int("max number of accesses per MSHR")
|
|
|
|
trace_addr = Param.Addr(0, "address to trace")
|
2005-02-03 23:04:54 +01:00
|
|
|
two_queue = Param.Bool(False,
|
2005-02-01 23:35:01 +01:00
|
|
|
"whether the lifo should have two queue replacement")
|
2005-01-15 10:12:25 +01:00
|
|
|
write_buffers = Param.Int(8, "number of write buffers")
|
2005-04-02 02:26:44 +02:00
|
|
|
prefetch_miss = Param.Bool(False,
|
|
|
|
"wheter you are using the hardware prefetcher from Miss stream")
|
|
|
|
prefetch_access = Param.Bool(False,
|
|
|
|
"wheter you are using the hardware prefetcher from Access stream")
|
2005-03-30 22:05:58 +02:00
|
|
|
prefetcher_size = Param.Int(100,
|
|
|
|
"Number of entries in the harware prefetch queue")
|
2005-04-02 02:26:44 +02:00
|
|
|
prefetch_past_page = Param.Bool(False,
|
|
|
|
"Allow prefetches to cross virtual page boundaries")
|
2005-04-03 03:36:08 +02:00
|
|
|
prefetch_serial_squash = Param.Bool(False,
|
|
|
|
"Squash prefetches with a later time on a subsequent miss")
|
|
|
|
prefetch_degree = Param.Int(1,
|
|
|
|
"Degree of the prefetch depth")
|
|
|
|
prefetch_latency = Param.Tick(10,
|
|
|
|
"Latency of the prefetcher")
|
|
|
|
prefetch_policy = Param.Prefetch('none',
|
|
|
|
"Type of prefetcher to use")
|
2005-04-04 22:25:22 +02:00
|
|
|
prefetch_cache_check_push = Param.Bool(True,
|
|
|
|
"Check if in cash on push or pop of prefetch queue")
|
|
|
|
prefetch_use_cpu_id = Param.Bool(True,
|
|
|
|
"Use the CPU ID to seperate calculations of prefetches")
|
2005-04-08 23:19:56 +02:00
|
|
|
prefetch_data_accesses_only = Param.Bool(False,
|
|
|
|
"Only prefetch on data not on instruction accesses")
|