gem5/src/arch
Chander Sudanthi 5299c75e62 ARM: Better RealView/Versatile EB platform support.
Add registers and components to better support the VersatileEB board.
Made the MIDR and SYS_ID register parameters to ArmSystem and RealviewCtrl
respectively.
2011-05-13 17:27:00 -05:00
..
alpha trace: reimplement the DTRACE function so it doesn't use a vector 2011-04-15 10:44:32 -07:00
arm ARM: Better RealView/Versatile EB platform support. 2011-05-13 17:27:00 -05:00
generic includes: sort all includes 2011-04-15 10:44:06 -07:00
mips trace: reimplement the DTRACE function so it doesn't use a vector 2011-04-15 10:44:32 -07:00
noisa SCons: Support building without an ISA 2010-11-19 18:00:39 -06:00
power trace: reimplement the DTRACE function so it doesn't use a vector 2011-04-15 10:44:32 -07:00
sparc trace: reimplement the DTRACE function so it doesn't use a vector 2011-04-15 10:44:32 -07:00
x86 X86: Fix the Lldt instructions so they load the ldtr and not the tr. 2011-05-06 01:00:32 -07:00
isa_parser.py ISA parser: Set up op_src_decl and op_dest_decl for pc operands. 2011-03-24 13:55:16 -04:00
micro_asm.py scons: add slicc and ply to sys.path and PYTHONPATH so everyone has access 2009-09-22 15:24:16 -07:00
micro_asm_test.py Add a second section to make sure the ROM is extended properly. 2007-05-31 22:21:21 +00:00
SConscript Spelling: Fix the a spelling error by changing mmaped to mmapped. 2011-03-01 23:18:47 -08:00