stats: update Minor stats due to PF bug fix
A recent changeset of mine (http://repo.gem5.org/gem5/rev/4cfe55719da5) inadvertently fixed a bug in the Minor CPU model which caused it to treat software prefetches as regular loads. Prior to this changeset, Minor did an ad-hoc generation of memory commands that left out the PF check; because it now uses the common code that the other CPU models use, it generates prefetches properly. These stat changes reflect the fact that the Minor model now issues SoftPFReqs.
This commit is contained in:
parent
f1c3fda965
commit
1483496803
48 changed files with 9893 additions and 10233 deletions
|
@ -12,12 +12,12 @@ time_sync_spin_threshold=100000000
|
||||||
type=LinuxArmSystem
|
type=LinuxArmSystem
|
||||||
children=bridge cf0 clk_domain cpu0 cpu1 cpu_clk_domain dvfs_handler intrctrl iobus iocache l2c membus physmem realview terminal toL2Bus vncserver voltage_domain
|
children=bridge cf0 clk_domain cpu0 cpu1 cpu_clk_domain dvfs_handler intrctrl iobus iocache l2c membus physmem realview terminal toL2Bus vncserver voltage_domain
|
||||||
atags_addr=134217728
|
atags_addr=134217728
|
||||||
boot_loader=/dist/binaries/boot_emm.arm
|
boot_loader=/dist/m5/system/binaries/boot_emm.arm
|
||||||
boot_osflags=earlyprintk=pl011,0x1c090000 console=ttyAMA0 lpj=19988480 norandmaps rw loglevel=8 mem=256MB root=/dev/sda1
|
boot_osflags=earlyprintk=pl011,0x1c090000 console=ttyAMA0 lpj=19988480 norandmaps rw loglevel=8 mem=256MB root=/dev/sda1
|
||||||
boot_release_addr=65528
|
boot_release_addr=65528
|
||||||
cache_line_size=64
|
cache_line_size=64
|
||||||
clk_domain=system.clk_domain
|
clk_domain=system.clk_domain
|
||||||
dtb_filename=/dist/binaries/vexpress.aarch32.ll_20131205.0-gem5.2cpu.dtb
|
dtb_filename=/dist/m5/system/binaries/vexpress.aarch32.ll_20131205.0-gem5.2cpu.dtb
|
||||||
early_kernel_symbols=false
|
early_kernel_symbols=false
|
||||||
enable_context_switch_stats_dump=false
|
enable_context_switch_stats_dump=false
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
|
@ -30,20 +30,21 @@ have_security=false
|
||||||
have_virtualization=false
|
have_virtualization=false
|
||||||
highest_el_is_64=false
|
highest_el_is_64=false
|
||||||
init_param=0
|
init_param=0
|
||||||
kernel=/dist/binaries/vmlinux.aarch32.ll_20131205.0-gem5
|
kernel=/dist/m5/system/binaries/vmlinux.aarch32.ll_20131205.0-gem5
|
||||||
kernel_addr_check=true
|
kernel_addr_check=true
|
||||||
load_addr_mask=268435455
|
load_addr_mask=268435455
|
||||||
load_offset=2147483648
|
load_offset=2147483648
|
||||||
machine_type=VExpress_EMM
|
machine_type=VExpress_EMM
|
||||||
mem_mode=timing
|
mem_mode=timing
|
||||||
mem_ranges=2147483648:2415919103
|
mem_ranges=2147483648:2415919103
|
||||||
memories=system.realview.nvmem system.physmem system.realview.vram
|
memories=system.physmem system.realview.nvmem system.realview.vram
|
||||||
|
mmap_using_noreserve=false
|
||||||
multi_proc=true
|
multi_proc=true
|
||||||
num_work_ids=16
|
num_work_ids=16
|
||||||
panic_on_oops=true
|
panic_on_oops=true
|
||||||
panic_on_panic=true
|
panic_on_panic=true
|
||||||
phys_addr_range_64=40
|
phys_addr_range_64=40
|
||||||
readfile=/work/gem5.ext/tests/halt.sh
|
readfile=/z/stever/hg/gem5/tests/halt.sh
|
||||||
reset_addr_64=0
|
reset_addr_64=0
|
||||||
symbolfile=
|
symbolfile=
|
||||||
work_begin_ckpt_count=0
|
work_begin_ckpt_count=0
|
||||||
|
@ -86,7 +87,7 @@ table_size=65536
|
||||||
[system.cf0.image.child]
|
[system.cf0.image.child]
|
||||||
type=RawDiskImage
|
type=RawDiskImage
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
image_file=/dist/disks/linux-aarch32-ael.img
|
image_file=/dist/m5/system/disks/linux-aarch32-ael.img
|
||||||
read_only=true
|
read_only=true
|
||||||
|
|
||||||
[system.clk_domain]
|
[system.clk_domain]
|
||||||
|
@ -186,6 +187,7 @@ children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615
|
||||||
assoc=2
|
assoc=2
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
|
demand_mshr_reserve=1
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
forward_snoops=true
|
forward_snoops=true
|
||||||
hit_latency=2
|
hit_latency=2
|
||||||
|
@ -220,6 +222,7 @@ type=ArmStage2MMU
|
||||||
children=stage2_tlb
|
children=stage2_tlb
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
stage2_tlb=system.cpu0.dstage2_mmu.stage2_tlb
|
stage2_tlb=system.cpu0.dstage2_mmu.stage2_tlb
|
||||||
|
sys=system
|
||||||
tlb=system.cpu0.dtb
|
tlb=system.cpu0.dtb
|
||||||
|
|
||||||
[system.cpu0.dstage2_mmu.stage2_tlb]
|
[system.cpu0.dstage2_mmu.stage2_tlb]
|
||||||
|
@ -237,7 +240,6 @@ eventq_index=0
|
||||||
is_stage2=true
|
is_stage2=true
|
||||||
num_squash_per_cycle=2
|
num_squash_per_cycle=2
|
||||||
sys=system
|
sys=system
|
||||||
port=system.cpu0.toL2Bus.slave[5]
|
|
||||||
|
|
||||||
[system.cpu0.dtb]
|
[system.cpu0.dtb]
|
||||||
type=ArmTLB
|
type=ArmTLB
|
||||||
|
@ -645,6 +647,7 @@ children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615
|
||||||
assoc=2
|
assoc=2
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
|
demand_mshr_reserve=1
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
forward_snoops=true
|
forward_snoops=true
|
||||||
hit_latency=1
|
hit_latency=1
|
||||||
|
@ -713,6 +716,7 @@ type=ArmStage2MMU
|
||||||
children=stage2_tlb
|
children=stage2_tlb
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
stage2_tlb=system.cpu0.istage2_mmu.stage2_tlb
|
stage2_tlb=system.cpu0.istage2_mmu.stage2_tlb
|
||||||
|
sys=system
|
||||||
tlb=system.cpu0.itb
|
tlb=system.cpu0.itb
|
||||||
|
|
||||||
[system.cpu0.istage2_mmu.stage2_tlb]
|
[system.cpu0.istage2_mmu.stage2_tlb]
|
||||||
|
@ -730,7 +734,6 @@ eventq_index=0
|
||||||
is_stage2=true
|
is_stage2=true
|
||||||
num_squash_per_cycle=2
|
num_squash_per_cycle=2
|
||||||
sys=system
|
sys=system
|
||||||
port=system.cpu0.toL2Bus.slave[4]
|
|
||||||
|
|
||||||
[system.cpu0.itb]
|
[system.cpu0.itb]
|
||||||
type=ArmTLB
|
type=ArmTLB
|
||||||
|
@ -755,6 +758,7 @@ children=prefetcher tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615
|
||||||
assoc=16
|
assoc=16
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
|
demand_mshr_reserve=1
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
forward_snoops=true
|
forward_snoops=true
|
||||||
hit_latency=12
|
hit_latency=12
|
||||||
|
@ -776,19 +780,27 @@ mem_side=system.toL2Bus.slave[0]
|
||||||
|
|
||||||
[system.cpu0.l2cache.prefetcher]
|
[system.cpu0.l2cache.prefetcher]
|
||||||
type=StridePrefetcher
|
type=StridePrefetcher
|
||||||
|
cache_snoop=false
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
cross_pages=false
|
|
||||||
data_accesses_only=false
|
|
||||||
degree=8
|
degree=8
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
inst_tagged=true
|
|
||||||
latency=1
|
latency=1
|
||||||
on_miss_only=false
|
max_conf=7
|
||||||
on_prefetch=true
|
min_conf=0
|
||||||
on_read_only=false
|
on_data=true
|
||||||
serial_squash=false
|
on_inst=true
|
||||||
size=100
|
on_miss=false
|
||||||
|
on_read=true
|
||||||
|
on_write=true
|
||||||
|
queue_filter=true
|
||||||
|
queue_size=32
|
||||||
|
queue_squash=true
|
||||||
|
start_conf=4
|
||||||
sys=system
|
sys=system
|
||||||
|
table_assoc=4
|
||||||
|
table_sets=16
|
||||||
|
tag_prefetch=true
|
||||||
|
thresh_conf=4
|
||||||
use_master_id=true
|
use_master_id=true
|
||||||
|
|
||||||
[system.cpu0.l2cache.tags]
|
[system.cpu0.l2cache.tags]
|
||||||
|
@ -805,13 +817,16 @@ size=1048576
|
||||||
type=CoherentXBar
|
type=CoherentXBar
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
header_cycles=1
|
forward_latency=0
|
||||||
|
frontend_latency=1
|
||||||
|
response_latency=1
|
||||||
snoop_filter=Null
|
snoop_filter=Null
|
||||||
|
snoop_response_latency=1
|
||||||
system=system
|
system=system
|
||||||
use_default_range=false
|
use_default_range=false
|
||||||
width=32
|
width=32
|
||||||
master=system.cpu0.l2cache.cpu_side
|
master=system.cpu0.l2cache.cpu_side
|
||||||
slave=system.cpu0.icache.mem_side system.cpu0.dcache.mem_side system.cpu0.itb.walker.port system.cpu0.dtb.walker.port system.cpu0.istage2_mmu.stage2_tlb.walker.port system.cpu0.dstage2_mmu.stage2_tlb.walker.port
|
slave=system.cpu0.icache.mem_side system.cpu0.dcache.mem_side system.cpu0.itb.walker.port system.cpu0.dtb.walker.port
|
||||||
|
|
||||||
[system.cpu0.tracer]
|
[system.cpu0.tracer]
|
||||||
type=ExeTracer
|
type=ExeTracer
|
||||||
|
@ -906,6 +921,7 @@ children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615
|
||||||
assoc=2
|
assoc=2
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
|
demand_mshr_reserve=1
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
forward_snoops=true
|
forward_snoops=true
|
||||||
hit_latency=2
|
hit_latency=2
|
||||||
|
@ -940,6 +956,7 @@ type=ArmStage2MMU
|
||||||
children=stage2_tlb
|
children=stage2_tlb
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
stage2_tlb=system.cpu1.dstage2_mmu.stage2_tlb
|
stage2_tlb=system.cpu1.dstage2_mmu.stage2_tlb
|
||||||
|
sys=system
|
||||||
tlb=system.cpu1.dtb
|
tlb=system.cpu1.dtb
|
||||||
|
|
||||||
[system.cpu1.dstage2_mmu.stage2_tlb]
|
[system.cpu1.dstage2_mmu.stage2_tlb]
|
||||||
|
@ -957,7 +974,6 @@ eventq_index=0
|
||||||
is_stage2=true
|
is_stage2=true
|
||||||
num_squash_per_cycle=2
|
num_squash_per_cycle=2
|
||||||
sys=system
|
sys=system
|
||||||
port=system.cpu1.toL2Bus.slave[5]
|
|
||||||
|
|
||||||
[system.cpu1.dtb]
|
[system.cpu1.dtb]
|
||||||
type=ArmTLB
|
type=ArmTLB
|
||||||
|
@ -1365,6 +1381,7 @@ children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615
|
||||||
assoc=2
|
assoc=2
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
|
demand_mshr_reserve=1
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
forward_snoops=true
|
forward_snoops=true
|
||||||
hit_latency=1
|
hit_latency=1
|
||||||
|
@ -1433,6 +1450,7 @@ type=ArmStage2MMU
|
||||||
children=stage2_tlb
|
children=stage2_tlb
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
stage2_tlb=system.cpu1.istage2_mmu.stage2_tlb
|
stage2_tlb=system.cpu1.istage2_mmu.stage2_tlb
|
||||||
|
sys=system
|
||||||
tlb=system.cpu1.itb
|
tlb=system.cpu1.itb
|
||||||
|
|
||||||
[system.cpu1.istage2_mmu.stage2_tlb]
|
[system.cpu1.istage2_mmu.stage2_tlb]
|
||||||
|
@ -1450,7 +1468,6 @@ eventq_index=0
|
||||||
is_stage2=true
|
is_stage2=true
|
||||||
num_squash_per_cycle=2
|
num_squash_per_cycle=2
|
||||||
sys=system
|
sys=system
|
||||||
port=system.cpu1.toL2Bus.slave[4]
|
|
||||||
|
|
||||||
[system.cpu1.itb]
|
[system.cpu1.itb]
|
||||||
type=ArmTLB
|
type=ArmTLB
|
||||||
|
@ -1475,6 +1492,7 @@ children=prefetcher tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615
|
||||||
assoc=16
|
assoc=16
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
|
demand_mshr_reserve=1
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
forward_snoops=true
|
forward_snoops=true
|
||||||
hit_latency=12
|
hit_latency=12
|
||||||
|
@ -1496,19 +1514,27 @@ mem_side=system.toL2Bus.slave[1]
|
||||||
|
|
||||||
[system.cpu1.l2cache.prefetcher]
|
[system.cpu1.l2cache.prefetcher]
|
||||||
type=StridePrefetcher
|
type=StridePrefetcher
|
||||||
|
cache_snoop=false
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
cross_pages=false
|
|
||||||
data_accesses_only=false
|
|
||||||
degree=8
|
degree=8
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
inst_tagged=true
|
|
||||||
latency=1
|
latency=1
|
||||||
on_miss_only=false
|
max_conf=7
|
||||||
on_prefetch=true
|
min_conf=0
|
||||||
on_read_only=false
|
on_data=true
|
||||||
serial_squash=false
|
on_inst=true
|
||||||
size=100
|
on_miss=false
|
||||||
|
on_read=true
|
||||||
|
on_write=true
|
||||||
|
queue_filter=true
|
||||||
|
queue_size=32
|
||||||
|
queue_squash=true
|
||||||
|
start_conf=4
|
||||||
sys=system
|
sys=system
|
||||||
|
table_assoc=4
|
||||||
|
table_sets=16
|
||||||
|
tag_prefetch=true
|
||||||
|
thresh_conf=4
|
||||||
use_master_id=true
|
use_master_id=true
|
||||||
|
|
||||||
[system.cpu1.l2cache.tags]
|
[system.cpu1.l2cache.tags]
|
||||||
|
@ -1525,13 +1551,16 @@ size=1048576
|
||||||
type=CoherentXBar
|
type=CoherentXBar
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
header_cycles=1
|
forward_latency=0
|
||||||
|
frontend_latency=1
|
||||||
|
response_latency=1
|
||||||
snoop_filter=Null
|
snoop_filter=Null
|
||||||
|
snoop_response_latency=1
|
||||||
system=system
|
system=system
|
||||||
use_default_range=false
|
use_default_range=false
|
||||||
width=32
|
width=32
|
||||||
master=system.cpu1.l2cache.cpu_side
|
master=system.cpu1.l2cache.cpu_side
|
||||||
slave=system.cpu1.icache.mem_side system.cpu1.dcache.mem_side system.cpu1.itb.walker.port system.cpu1.dtb.walker.port system.cpu1.istage2_mmu.stage2_tlb.walker.port system.cpu1.dstage2_mmu.stage2_tlb.walker.port
|
slave=system.cpu1.icache.mem_side system.cpu1.dcache.mem_side system.cpu1.itb.walker.port system.cpu1.dtb.walker.port
|
||||||
|
|
||||||
[system.cpu1.tracer]
|
[system.cpu1.tracer]
|
||||||
type=ExeTracer
|
type=ExeTracer
|
||||||
|
@ -1562,9 +1591,11 @@ sys=system
|
||||||
type=NoncoherentXBar
|
type=NoncoherentXBar
|
||||||
clk_domain=system.clk_domain
|
clk_domain=system.clk_domain
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
header_cycles=1
|
forward_latency=1
|
||||||
|
frontend_latency=2
|
||||||
|
response_latency=2
|
||||||
use_default_range=true
|
use_default_range=true
|
||||||
width=8
|
width=16
|
||||||
default=system.realview.pciconfig.pio
|
default=system.realview.pciconfig.pio
|
||||||
master=system.realview.uart.pio system.realview.realview_io.pio system.realview.timer0.pio system.realview.timer1.pio system.realview.clcd.pio system.realview.hdlcd.pio system.realview.kmi0.pio system.realview.kmi1.pio system.realview.cf_ctrl.pio system.realview.cf_ctrl.config system.realview.rtc.pio system.realview.vram.port system.realview.l2x0_fake.pio system.realview.uart1_fake.pio system.realview.uart2_fake.pio system.realview.uart3_fake.pio system.realview.sp810_fake.pio system.realview.watchdog_fake.pio system.realview.aaci_fake.pio system.realview.lan_fake.pio system.realview.usb_fake.pio system.realview.mmc_fake.pio system.realview.energy_ctrl.pio system.realview.ide.pio system.realview.ide.config system.realview.ethernet.pio system.realview.ethernet.config system.iocache.cpu_side
|
master=system.realview.uart.pio system.realview.realview_io.pio system.realview.timer0.pio system.realview.timer1.pio system.realview.clcd.pio system.realview.hdlcd.pio system.realview.kmi0.pio system.realview.kmi1.pio system.realview.cf_ctrl.pio system.realview.cf_ctrl.config system.realview.rtc.pio system.realview.vram.port system.realview.l2x0_fake.pio system.realview.uart1_fake.pio system.realview.uart2_fake.pio system.realview.uart3_fake.pio system.realview.sp810_fake.pio system.realview.watchdog_fake.pio system.realview.aaci_fake.pio system.realview.lan_fake.pio system.realview.usb_fake.pio system.realview.mmc_fake.pio system.realview.energy_ctrl.pio system.realview.ide.pio system.realview.ide.config system.realview.ethernet.pio system.realview.ethernet.config system.iocache.cpu_side
|
||||||
slave=system.bridge.master system.realview.clcd.dma system.realview.cf_ctrl.dma system.realview.ide.dma system.realview.ethernet.dma
|
slave=system.bridge.master system.realview.clcd.dma system.realview.cf_ctrl.dma system.realview.ide.dma system.realview.ethernet.dma
|
||||||
|
@ -1575,6 +1606,7 @@ children=tags
|
||||||
addr_ranges=2147483648:2415919103
|
addr_ranges=2147483648:2415919103
|
||||||
assoc=8
|
assoc=8
|
||||||
clk_domain=system.clk_domain
|
clk_domain=system.clk_domain
|
||||||
|
demand_mshr_reserve=1
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
forward_snoops=false
|
forward_snoops=false
|
||||||
hit_latency=50
|
hit_latency=50
|
||||||
|
@ -1610,6 +1642,7 @@ children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615
|
||||||
assoc=8
|
assoc=8
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
|
demand_mshr_reserve=1
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
forward_snoops=true
|
forward_snoops=true
|
||||||
hit_latency=20
|
hit_latency=20
|
||||||
|
@ -1644,11 +1677,14 @@ type=CoherentXBar
|
||||||
children=badaddr_responder
|
children=badaddr_responder
|
||||||
clk_domain=system.clk_domain
|
clk_domain=system.clk_domain
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
header_cycles=1
|
forward_latency=4
|
||||||
|
frontend_latency=3
|
||||||
|
response_latency=2
|
||||||
snoop_filter=Null
|
snoop_filter=Null
|
||||||
|
snoop_response_latency=4
|
||||||
system=system
|
system=system
|
||||||
use_default_range=false
|
use_default_range=false
|
||||||
width=8
|
width=16
|
||||||
default=system.membus.badaddr_responder.pio
|
default=system.membus.badaddr_responder.pio
|
||||||
master=system.bridge.slave system.realview.nvmem.port system.realview.gic.pio system.realview.local_cpu_timer.pio system.realview.vgic.pio system.physmem.port
|
master=system.bridge.slave system.realview.nvmem.port system.realview.gic.pio system.realview.local_cpu_timer.pio system.realview.vgic.pio system.physmem.port
|
||||||
slave=system.realview.hdlcd.dma system.system_port system.l2c.mem_side system.iocache.mem_side
|
slave=system.realview.hdlcd.dma system.system_port system.l2c.mem_side system.iocache.mem_side
|
||||||
|
@ -1698,7 +1734,7 @@ IDD62=0.000000
|
||||||
VDD=1.500000
|
VDD=1.500000
|
||||||
VDD2=0.000000
|
VDD2=0.000000
|
||||||
activation_limit=4
|
activation_limit=4
|
||||||
addr_mapping=RoRaBaChCo
|
addr_mapping=RoRaBaCoCh
|
||||||
bank_groups_per_rank=0
|
bank_groups_per_rank=0
|
||||||
banks_per_rank=8
|
banks_per_rank=8
|
||||||
burst_length=8
|
burst_length=8
|
||||||
|
@ -2409,11 +2445,14 @@ port=3456
|
||||||
type=CoherentXBar
|
type=CoherentXBar
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
header_cycles=1
|
forward_latency=0
|
||||||
|
frontend_latency=1
|
||||||
|
response_latency=1
|
||||||
snoop_filter=Null
|
snoop_filter=Null
|
||||||
|
snoop_response_latency=1
|
||||||
system=system
|
system=system
|
||||||
use_default_range=false
|
use_default_range=false
|
||||||
width=8
|
width=32
|
||||||
master=system.l2c.cpu_side
|
master=system.l2c.cpu_side
|
||||||
slave=system.cpu0.l2cache.mem_side system.cpu1.l2cache.mem_side
|
slave=system.cpu0.l2cache.mem_side system.cpu1.l2cache.mem_side
|
||||||
|
|
||||||
|
|
0
tests/long/fs/10.linux-boot/ref/arm/linux/realview-minor-dual/simerr
Normal file → Executable file
0
tests/long/fs/10.linux-boot/ref/arm/linux/realview-minor-dual/simerr
Normal file → Executable file
18
tests/long/fs/10.linux-boot/ref/arm/linux/realview-minor-dual/simout
Normal file → Executable file
18
tests/long/fs/10.linux-boot/ref/arm/linux/realview-minor-dual/simout
Normal file → Executable file
|
@ -1,17 +1,17 @@
|
||||||
gem5 Simulator System. http://gem5.org
|
gem5 Simulator System. http://gem5.org
|
||||||
gem5 is copyrighted software; use the --copyright option for details.
|
gem5 is copyrighted software; use the --copyright option for details.
|
||||||
|
|
||||||
gem5 compiled Oct 31 2014 10:01:44
|
gem5 compiled Mar 15 2015 20:30:55
|
||||||
gem5 started Oct 31 2014 11:28:00
|
gem5 started Mar 15 2015 20:31:14
|
||||||
gem5 executing on u200540-lin
|
gem5 executing on zizzer2
|
||||||
command line: build/ARM/gem5.opt -d build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realview-minor-dual -re /work/gem5.ext/tests/run.py build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realview-minor-dual
|
command line: build/ARM/gem5.opt -d build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realview-minor-dual -re /z/stever/hg/gem5/tests/run.py build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realview-minor-dual
|
||||||
Global frequency set at 1000000000000 ticks per second
|
Global frequency set at 1000000000000 ticks per second
|
||||||
info: kernel located at: /dist/binaries/vmlinux.aarch32.ll_20131205.0-gem5
|
info: kernel located at: /dist/m5/system/binaries/vmlinux.aarch32.ll_20131205.0-gem5
|
||||||
0: system.cpu0.isa: ISA system set to: 0x5a2b680 0x5a2b680
|
0: system.cpu0.isa: ISA system set to: 0x36c6a30 0x36c6a30
|
||||||
0: system.cpu1.isa: ISA system set to: 0x5a2b680 0x5a2b680
|
0: system.cpu1.isa: ISA system set to: 0x36c6a30 0x36c6a30
|
||||||
info: Using bootloader at address 0x10
|
info: Using bootloader at address 0x10
|
||||||
info: Using kernel entry physical address at 0x80008000
|
info: Using kernel entry physical address at 0x80008000
|
||||||
info: Loading DTB file: /dist/binaries/vexpress.aarch32.ll_20131205.0-gem5.2cpu.dtb at address 0x88000000
|
info: Loading DTB file: /dist/m5/system/binaries/vexpress.aarch32.ll_20131205.0-gem5.2cpu.dtb at address 0x88000000
|
||||||
info: Entering event queue @ 0. Starting simulation...
|
info: Entering event queue @ 0. Starting simulation...
|
||||||
info: Read CNTFREQ_EL0 frequency
|
info: Read CNTFREQ_EL0 frequency
|
||||||
info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
||||||
|
@ -29,4 +29,4 @@ info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
||||||
info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
||||||
info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
||||||
info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
||||||
Exiting @ tick 2843665155500 because m5_exit instruction encountered
|
Exiting @ tick 2846097440000 because m5_exit instruction encountered
|
||||||
|
|
File diff suppressed because it is too large
Load diff
|
@ -158,10 +158,10 @@ ata1.00: 1048320 sectors, multi 0: LBA
|
||||||
ata1.00: configured for UDMA/33
|
ata1.00: configured for UDMA/33
|
||||||
scsi 0:0:0:0: Direct-Access ATA M5 IDE Disk n/a PQ: 0 ANSI: 5
|
scsi 0:0:0:0: Direct-Access ATA M5 IDE Disk n/a PQ: 0 ANSI: 5
|
||||||
sd 0:0:0:0: [sda] 1048320 512-byte logical blocks: (536 MB/511 MiB)
|
sd 0:0:0:0: [sda] 1048320 512-byte logical blocks: (536 MB/511 MiB)
|
||||||
|
sd 0:0:0:0: Attached scsi generic sg0 type 0
|
||||||
sd 0:0:0:0: [sda] Write Protect is off
|
sd 0:0:0:0: [sda] Write Protect is off
|
||||||
sd 0:0:0:0: [sda] Mode Sense: 00 3a 00 00
|
sd 0:0:0:0: [sda] Mode Sense: 00 3a 00 00
|
||||||
sd 0:0:0:0: [sda] Write cache: disabled, read cache: enabled, doesn't support DPO or FUA
|
sd 0:0:0:0: [sda] Write cache: disabled, read cache: enabled, doesn't support DPO or FUA
|
||||||
sd 0:0:0:0: Attached scsi generic sg0 type 0
|
|
||||||
sda: sda1
|
sda: sda1
|
||||||
sd 0:0:0:0: [sda] Attached SCSI disk
|
sd 0:0:0:0: [sda] Attached SCSI disk
|
||||||
e1000 0000:00:00.0 eth0: (PCI:33MHz:32-bit) 00:90:00:00:00:01
|
e1000 0000:00:00.0 eth0: (PCI:33MHz:32-bit) 00:90:00:00:00:01
|
||||||
|
@ -199,7 +199,7 @@ oprofile: using timer interrupt.
|
||||||
TCP: cubic registered
|
TCP: cubic registered
|
||||||
NET: Registered protocol family 10
|
NET: Registered protocol family 10
|
||||||
NET: Registered protocol family 17
|
NET: Registered protocol family 17
|
||||||
rtc-pl031 1c170000.rtc: setting system clock to 2009-01-01 12:00:00 UTC (1230811200)
|
rtc-pl031 1c170000.rtc: setting system clock to 2009-01-01 00:00:00 UTC (1230768000)
|
||||||
ALSA device list:
|
ALSA device list:
|
||||||
No soundcards found.
|
No soundcards found.
|
||||||
|