2009-07-09 08:02:20 +02:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2009 The Regents of The University of Michigan
|
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions are
|
|
|
|
* met: redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer;
|
|
|
|
* redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution;
|
|
|
|
* neither the name of the copyright holders nor the names of its
|
|
|
|
* contributors may be used to endorse or promote products derived from
|
|
|
|
* this software without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*
|
|
|
|
* Authors: Gabe Black
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __ARCH_ALPHA_ISA_HH__
|
|
|
|
#define __ARCH_ALPHA_ISA_HH__
|
|
|
|
|
2011-04-15 19:44:06 +02:00
|
|
|
#include <cstring>
|
2009-07-09 08:02:22 +02:00
|
|
|
#include <iostream>
|
2011-04-15 19:44:06 +02:00
|
|
|
#include <string>
|
2009-07-09 08:02:22 +02:00
|
|
|
|
|
|
|
#include "arch/alpha/registers.hh"
|
2009-07-09 08:02:20 +02:00
|
|
|
#include "arch/alpha/types.hh"
|
2009-07-09 08:02:22 +02:00
|
|
|
#include "base/types.hh"
|
2013-01-07 19:05:35 +01:00
|
|
|
#include "sim/sim_object.hh"
|
2009-07-09 08:02:20 +02:00
|
|
|
|
2013-01-07 19:05:35 +01:00
|
|
|
struct AlphaISAParams;
|
2009-07-09 08:02:22 +02:00
|
|
|
class BaseCPU;
|
2009-07-09 08:02:20 +02:00
|
|
|
class Checkpoint;
|
|
|
|
class EventManager;
|
2009-07-09 08:02:22 +02:00
|
|
|
class ThreadContext;
|
2009-07-09 08:02:20 +02:00
|
|
|
|
|
|
|
namespace AlphaISA
|
|
|
|
{
|
2013-01-07 19:05:35 +01:00
|
|
|
class ISA : public SimObject
|
2009-07-09 08:02:20 +02:00
|
|
|
{
|
2009-07-09 08:02:22 +02:00
|
|
|
public:
|
|
|
|
typedef uint64_t InternalProcReg;
|
2013-01-07 19:05:35 +01:00
|
|
|
typedef AlphaISAParams Params;
|
2009-07-09 08:02:22 +02:00
|
|
|
|
|
|
|
protected:
|
|
|
|
uint64_t fpcr; // floating point condition codes
|
|
|
|
uint64_t uniq; // process-unique register
|
|
|
|
bool lock_flag; // lock flag for LL/SC
|
|
|
|
Addr lock_addr; // lock address for LL/SC
|
|
|
|
int intr_flag;
|
|
|
|
|
|
|
|
InternalProcReg ipr[NumInternalProcRegs]; // Internal processor regs
|
|
|
|
|
2009-07-09 08:02:20 +02:00
|
|
|
protected:
|
2009-07-09 08:02:22 +02:00
|
|
|
InternalProcReg readIpr(int idx, ThreadContext *tc);
|
|
|
|
void setIpr(int idx, InternalProcReg val, ThreadContext *tc);
|
2009-07-09 08:02:20 +02:00
|
|
|
|
|
|
|
public:
|
|
|
|
|
2009-07-09 08:02:22 +02:00
|
|
|
MiscReg readMiscRegNoEffect(int misc_reg, ThreadID tid = 0);
|
|
|
|
MiscReg readMiscReg(int misc_reg, ThreadContext *tc, ThreadID tid = 0);
|
2009-07-09 08:02:20 +02:00
|
|
|
|
2009-07-09 08:02:22 +02:00
|
|
|
void setMiscRegNoEffect(int misc_reg, const MiscReg &val,
|
|
|
|
ThreadID tid = 0);
|
|
|
|
void setMiscReg(int misc_reg, const MiscReg &val, ThreadContext *tc,
|
|
|
|
ThreadID tid = 0);
|
2009-07-09 08:02:20 +02:00
|
|
|
|
2009-07-09 08:02:22 +02:00
|
|
|
void
|
|
|
|
clear()
|
2009-07-09 08:02:20 +02:00
|
|
|
{
|
2009-07-09 08:02:22 +02:00
|
|
|
fpcr = 0;
|
|
|
|
uniq = 0;
|
|
|
|
lock_flag = 0;
|
|
|
|
lock_addr = 0;
|
|
|
|
intr_flag = 0;
|
2010-10-11 05:37:50 +02:00
|
|
|
memset(ipr, 0, sizeof(ipr));
|
2009-07-09 08:02:20 +02:00
|
|
|
}
|
|
|
|
|
2013-01-07 19:05:42 +01:00
|
|
|
void serialize(std::ostream &os);
|
|
|
|
void unserialize(Checkpoint *cp, const std::string §ion);
|
2009-07-09 08:02:20 +02:00
|
|
|
|
|
|
|
int
|
|
|
|
flattenIntIndex(int reg)
|
|
|
|
{
|
|
|
|
return reg;
|
|
|
|
}
|
|
|
|
|
|
|
|
int
|
|
|
|
flattenFloatIndex(int reg)
|
|
|
|
{
|
|
|
|
return reg;
|
|
|
|
}
|
|
|
|
|
2013-01-07 19:05:35 +01:00
|
|
|
const Params *params() const;
|
|
|
|
|
|
|
|
ISA(Params *p);
|
2013-01-13 05:09:48 +01:00
|
|
|
|
|
|
|
void startup(ThreadContext *tc) {}
|
2013-02-19 11:56:07 +01:00
|
|
|
|
|
|
|
/// Explicitly import the otherwise hidden startup
|
|
|
|
using SimObject::startup;
|
2009-07-09 08:02:20 +02:00
|
|
|
};
|
|
|
|
}
|
|
|
|
|
|
|
|
#endif
|