2004-01-15 23:29:35 +01:00
|
|
|
/*
|
2005-06-05 11:16:00 +02:00
|
|
|
* Copyright (c) 2004-2005 The Regents of The University of Michigan
|
2004-01-15 23:29:35 +01:00
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions are
|
|
|
|
* met: redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer;
|
|
|
|
* redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution;
|
|
|
|
* neither the name of the copyright holders nor the names of its
|
|
|
|
* contributors may be used to endorse or promote products derived from
|
|
|
|
* this software without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*/
|
|
|
|
|
2005-06-05 05:56:53 +02:00
|
|
|
/** @file
|
2004-02-05 19:05:20 +01:00
|
|
|
* Emulation of the Tsunami CChip CSRs
|
2004-01-15 23:29:35 +01:00
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __TSUNAMI_CCHIP_HH__
|
|
|
|
#define __TSUNAMI_CCHIP_HH__
|
|
|
|
|
|
|
|
#include "dev/tsunami.hh"
|
2004-06-10 19:30:58 +02:00
|
|
|
#include "base/range.hh"
|
|
|
|
#include "dev/io_device.hh"
|
2004-01-15 23:29:35 +01:00
|
|
|
|
2005-09-12 09:01:43 +02:00
|
|
|
class MemoryController;
|
|
|
|
|
2005-06-05 05:56:53 +02:00
|
|
|
/**
|
|
|
|
* Tsunami CChip CSR Emulation. This device includes all the interrupt
|
|
|
|
* handling code for the chipset.
|
2004-01-15 23:29:35 +01:00
|
|
|
*/
|
2004-06-10 19:30:58 +02:00
|
|
|
class TsunamiCChip : public PioDevice
|
2004-01-15 23:29:35 +01:00
|
|
|
{
|
2004-02-10 06:19:43 +01:00
|
|
|
private:
|
2004-05-30 23:45:46 +02:00
|
|
|
/** The base address of this device */
|
2004-02-10 06:19:43 +01:00
|
|
|
Addr addr;
|
2004-05-30 23:45:46 +02:00
|
|
|
|
|
|
|
/** The size of mappad from the above address */
|
2004-12-06 18:06:16 +01:00
|
|
|
static const Addr size = 0xfffffff;
|
2004-01-15 23:29:35 +01:00
|
|
|
|
|
|
|
protected:
|
2004-06-01 01:47:17 +02:00
|
|
|
/**
|
|
|
|
* pointer to the tsunami object.
|
|
|
|
* This is our access to all the other tsunami
|
|
|
|
* devices.
|
|
|
|
*/
|
2004-01-15 23:29:35 +01:00
|
|
|
Tsunami *tsunami;
|
2004-02-05 19:05:20 +01:00
|
|
|
|
|
|
|
/**
|
|
|
|
* The dims are device interrupt mask registers.
|
|
|
|
* One exists for each CPU, the DRIR X DIM = DIR
|
|
|
|
*/
|
2004-01-15 23:29:35 +01:00
|
|
|
uint64_t dim[Tsunami::Max_CPUs];
|
2004-02-05 19:05:20 +01:00
|
|
|
|
|
|
|
/**
|
|
|
|
* The dirs are device interrupt registers.
|
|
|
|
* One exists for each CPU, the DRIR X DIM = DIR
|
|
|
|
*/
|
2004-01-15 23:29:35 +01:00
|
|
|
uint64_t dir[Tsunami::Max_CPUs];
|
2004-02-05 19:05:20 +01:00
|
|
|
|
|
|
|
/**
|
|
|
|
* This register contains bits for each PCI interrupt
|
|
|
|
* that can occur.
|
|
|
|
*/
|
2004-01-15 23:29:35 +01:00
|
|
|
uint64_t drir;
|
2004-02-20 22:51:19 +01:00
|
|
|
|
2004-12-06 18:06:16 +01:00
|
|
|
/** Indicator of which CPUs have an IPI interrupt */
|
|
|
|
uint64_t ipint;
|
2004-02-20 22:51:19 +01:00
|
|
|
|
2004-12-06 18:06:16 +01:00
|
|
|
/** Indicator of which CPUs have an RTC interrupt */
|
|
|
|
uint64_t itint;
|
2004-01-15 23:29:35 +01:00
|
|
|
|
|
|
|
public:
|
2004-05-30 23:45:46 +02:00
|
|
|
/**
|
|
|
|
* Initialize the Tsunami CChip by setting all of the
|
|
|
|
* device register to 0.
|
|
|
|
* @param name name of this device.
|
|
|
|
* @param t pointer back to the Tsunami object that we belong to.
|
|
|
|
* @param a address we are mapped at.
|
|
|
|
* @param mmu pointer to the memory controller that sends us events.
|
2004-06-10 19:30:58 +02:00
|
|
|
* @param hier object to store parameters universal the device hierarchy
|
|
|
|
* @param bus The bus that this device is attached to
|
2004-05-30 23:45:46 +02:00
|
|
|
*/
|
2004-02-10 06:19:43 +01:00
|
|
|
TsunamiCChip(const std::string &name, Tsunami *t, Addr a,
|
2005-11-20 22:57:53 +01:00
|
|
|
MemoryController *mmu, HierParams *hier, Bus *pio_bus,
|
2004-07-13 04:58:22 +02:00
|
|
|
Tick pio_latency);
|
2004-01-15 23:29:35 +01:00
|
|
|
|
2004-05-30 23:45:46 +02:00
|
|
|
/**
|
|
|
|
* Process a read to the CChip.
|
|
|
|
* @param req Contains the address to read from.
|
|
|
|
* @param data A pointer to write the read data to.
|
|
|
|
* @return The fault condition of the access.
|
|
|
|
*/
|
2004-02-03 22:59:40 +01:00
|
|
|
virtual Fault read(MemReqPtr &req, uint8_t *data);
|
2004-05-30 23:45:46 +02:00
|
|
|
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Process a write to the CChip.
|
|
|
|
* @param req Contains the address to write to.
|
|
|
|
* @param data The data to write.
|
|
|
|
* @return The fault condition of the access.
|
|
|
|
*/
|
2004-02-03 22:59:40 +01:00
|
|
|
virtual Fault write(MemReqPtr &req, const uint8_t *data);
|
2004-01-15 23:29:35 +01:00
|
|
|
|
2004-05-30 23:45:46 +02:00
|
|
|
/**
|
|
|
|
* post an RTC interrupt to the CPU
|
|
|
|
*/
|
2004-02-20 22:51:19 +01:00
|
|
|
void postRTC();
|
2004-05-30 23:45:46 +02:00
|
|
|
|
|
|
|
/**
|
|
|
|
* post an interrupt to the CPU.
|
|
|
|
* @param interrupt the interrupt number to post (0-64)
|
|
|
|
*/
|
2004-02-16 05:56:44 +01:00
|
|
|
void postDRIR(uint32_t interrupt);
|
2004-05-30 23:45:46 +02:00
|
|
|
|
|
|
|
/**
|
|
|
|
* clear an interrupt previously posted to the CPU.
|
|
|
|
* @param interrupt the interrupt number to post (0-64)
|
|
|
|
*/
|
2004-02-16 05:56:44 +01:00
|
|
|
void clearDRIR(uint32_t interrupt);
|
2004-01-29 01:18:29 +01:00
|
|
|
|
2004-12-06 18:06:16 +01:00
|
|
|
/**
|
|
|
|
* post an ipi interrupt to the CPU.
|
|
|
|
* @param ipintr the cpu number to clear(bitvector)
|
|
|
|
*/
|
|
|
|
void clearIPI(uint64_t ipintr);
|
|
|
|
|
|
|
|
/**
|
|
|
|
* clear a timer interrupt previously posted to the CPU.
|
2005-06-05 14:08:29 +02:00
|
|
|
* @param itintr the cpu number to clear(bitvector)
|
2004-12-06 18:06:16 +01:00
|
|
|
*/
|
|
|
|
void clearITI(uint64_t itintr);
|
|
|
|
|
|
|
|
/**
|
|
|
|
* request an interrupt be posted to the CPU.
|
|
|
|
* @param ipreq the cpu number to interrupt(bitvector)
|
|
|
|
*/
|
|
|
|
void reqIPI(uint64_t ipreq);
|
|
|
|
|
|
|
|
|
2004-05-30 23:45:46 +02:00
|
|
|
/**
|
|
|
|
* Serialize this object to the given output stream.
|
|
|
|
* @param os The stream to serialize to.
|
|
|
|
*/
|
2004-01-15 23:29:35 +01:00
|
|
|
virtual void serialize(std::ostream &os);
|
2004-05-30 23:45:46 +02:00
|
|
|
|
|
|
|
/**
|
|
|
|
* Reconstruct the state of this object from a checkpoint.
|
|
|
|
* @param cp The checkpoint use.
|
|
|
|
* @param section The section name of this object
|
|
|
|
*/
|
2004-01-15 23:29:35 +01:00
|
|
|
virtual void unserialize(Checkpoint *cp, const std::string §ion);
|
2004-06-10 19:30:58 +02:00
|
|
|
|
|
|
|
/**
|
|
|
|
* Return how long this access will take.
|
|
|
|
* @param req the memory request to calcuate
|
|
|
|
* @return Tick when the request is done
|
|
|
|
*/
|
|
|
|
Tick cacheAccess(MemReqPtr &req);
|
2004-01-15 23:29:35 +01:00
|
|
|
};
|
|
|
|
|
|
|
|
#endif // __TSUNAMI_CCHIP_HH__
|