2010-06-02 19:58:05 +02:00
|
|
|
// -*- mode:c++ -*-
|
|
|
|
|
arm: Add support for ARMv8 (AArch64 & AArch32)
Note: AArch64 and AArch32 interworking is not supported. If you use an AArch64
kernel you are restricted to AArch64 user-mode binaries. This will be addressed
in a later patch.
Note: Virtualization is only supported in AArch32 mode. This will also be fixed
in a later patch.
Contributors:
Giacomo Gabrielli (TrustZone, LPAE, system-level AArch64, AArch64 NEON, validation)
Thomas Grocutt (AArch32 Virtualization, AArch64 FP, validation)
Mbou Eyole (AArch64 NEON, validation)
Ali Saidi (AArch64 Linux support, code integration, validation)
Edmund Grimley-Evans (AArch64 FP)
William Wang (AArch64 Linux support)
Rene De Jong (AArch64 Linux support, performance opt.)
Matt Horsnell (AArch64 MP, validation)
Matt Evans (device models, code integration, validation)
Chris Adeniyi-Jones (AArch64 syscall-emulation)
Prakash Ramrakhyani (validation)
Dam Sunwoo (validation)
Chander Sudanthi (validation)
Stephan Diestelhorst (validation)
Andreas Hansson (code integration, performance opt.)
Eric Van Hensbergen (performance opt.)
Gabe Black
2014-01-24 22:29:34 +01:00
|
|
|
// Copyright (c) 2010-2011 ARM Limited
|
2010-06-02 19:58:05 +02:00
|
|
|
// All rights reserved
|
|
|
|
//
|
|
|
|
// The license below extends only to copyright in the software and shall
|
|
|
|
// not be construed as granting a license to any other intellectual
|
|
|
|
// property including but not limited to intellectual property relating
|
|
|
|
// to a hardware implementation of the functionality of the software
|
|
|
|
// licensed hereunder. You may use the software subject to the license
|
|
|
|
// terms below provided that you ensure that this notice is replicated
|
|
|
|
// unmodified and in its entirety in all distributions of the software,
|
|
|
|
// modified or unmodified, in source code or in binary form.
|
|
|
|
//
|
|
|
|
// Redistribution and use in source and binary forms, with or without
|
|
|
|
// modification, are permitted provided that the following conditions are
|
|
|
|
// met: redistributions of source code must retain the above copyright
|
|
|
|
// notice, this list of conditions and the following disclaimer;
|
|
|
|
// redistributions in binary form must reproduce the above copyright
|
|
|
|
// notice, this list of conditions and the following disclaimer in the
|
|
|
|
// documentation and/or other materials provided with the distribution;
|
|
|
|
// neither the name of the copyright holders nor the names of its
|
|
|
|
// contributors may be used to endorse or promote products derived from
|
|
|
|
// this software without specific prior written permission.
|
|
|
|
//
|
|
|
|
// THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
// "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
// LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
|
|
// A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
|
|
// OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
|
|
// SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
|
|
// LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
|
|
// DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
|
|
// THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
// (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
|
|
// OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
//
|
|
|
|
// Authors: Gabe Black
|
|
|
|
|
|
|
|
let {{
|
|
|
|
|
|
|
|
header_output = decoder_output = exec_output = ""
|
|
|
|
|
2010-08-23 18:18:40 +02:00
|
|
|
class SwapInst(LoadStoreInst):
|
|
|
|
execBase = 'Swap'
|
|
|
|
decConstBase = 'Swap'
|
2010-06-02 19:58:05 +02:00
|
|
|
|
2010-08-23 18:18:40 +02:00
|
|
|
def __init__(self, name, Name, eaCode,
|
2011-02-23 22:10:49 +01:00
|
|
|
preAccCode, postAccCode, memFlags, instFlags = []):
|
2010-08-23 18:18:40 +02:00
|
|
|
super(SwapInst, self).__init__()
|
|
|
|
self.name = name
|
|
|
|
self.Name = Name
|
|
|
|
self.eaCode = eaCode
|
|
|
|
self.preAccCode = preAccCode
|
|
|
|
self.postAccCode = postAccCode
|
|
|
|
self.memFlags = memFlags
|
2011-02-23 22:10:49 +01:00
|
|
|
self.instFlags = instFlags
|
2010-08-23 18:18:40 +02:00
|
|
|
|
|
|
|
def emit(self):
|
|
|
|
global header_output, decoder_output, exec_output
|
|
|
|
codeBlobs = { "ea_code": self.eaCode,
|
|
|
|
"preacc_code": self.preAccCode,
|
|
|
|
"postacc_code": self.postAccCode }
|
|
|
|
codeBlobs["predicate_test"] = pickPredicate(codeBlobs)
|
|
|
|
(newHeader,
|
|
|
|
newDecoder,
|
|
|
|
newExec) = self.fillTemplates(self.name, self.Name, codeBlobs,
|
2011-02-23 22:10:49 +01:00
|
|
|
self.memFlags, self.instFlags,
|
2010-12-08 01:19:57 +01:00
|
|
|
base = 'Swap')
|
2010-08-23 18:18:40 +02:00
|
|
|
header_output += newHeader
|
|
|
|
decoder_output += newDecoder
|
|
|
|
exec_output += newExec
|
|
|
|
|
2011-07-15 18:53:34 +02:00
|
|
|
swpPreAccCode = '''
|
|
|
|
if (!((SCTLR)Sctlr).sw) {
|
arm: Add support for ARMv8 (AArch64 & AArch32)
Note: AArch64 and AArch32 interworking is not supported. If you use an AArch64
kernel you are restricted to AArch64 user-mode binaries. This will be addressed
in a later patch.
Note: Virtualization is only supported in AArch32 mode. This will also be fixed
in a later patch.
Contributors:
Giacomo Gabrielli (TrustZone, LPAE, system-level AArch64, AArch64 NEON, validation)
Thomas Grocutt (AArch32 Virtualization, AArch64 FP, validation)
Mbou Eyole (AArch64 NEON, validation)
Ali Saidi (AArch64 Linux support, code integration, validation)
Edmund Grimley-Evans (AArch64 FP)
William Wang (AArch64 Linux support)
Rene De Jong (AArch64 Linux support, performance opt.)
Matt Horsnell (AArch64 MP, validation)
Matt Evans (device models, code integration, validation)
Chris Adeniyi-Jones (AArch64 syscall-emulation)
Prakash Ramrakhyani (validation)
Dam Sunwoo (validation)
Chander Sudanthi (validation)
Stephan Diestelhorst (validation)
Andreas Hansson (code integration, performance opt.)
Eric Van Hensbergen (performance opt.)
Gabe Black
2014-01-24 22:29:34 +01:00
|
|
|
return new UndefinedInstruction(machInst, false, mnemonic);
|
2011-07-15 18:53:34 +02:00
|
|
|
}
|
|
|
|
'''
|
|
|
|
|
2010-08-23 18:18:40 +02:00
|
|
|
SwapInst('swp', 'Swp', 'EA = Base;',
|
2011-09-27 08:48:54 +02:00
|
|
|
swpPreAccCode + 'Mem = cSwap(Op1_uw, ((CPSR)Cpsr).e);',
|
2010-08-23 18:18:40 +02:00
|
|
|
'Dest = cSwap((uint32_t)memData, ((CPSR)Cpsr).e);',
|
|
|
|
['Request::MEM_SWAP',
|
|
|
|
'ArmISA::TLB::AlignWord',
|
2011-02-23 22:10:49 +01:00
|
|
|
'ArmISA::TLB::MustBeOne'],
|
|
|
|
['IsStoreConditional']).emit()
|
2010-08-23 18:18:40 +02:00
|
|
|
|
|
|
|
SwapInst('swpb', 'Swpb', 'EA = Base;',
|
2011-09-27 08:48:54 +02:00
|
|
|
swpPreAccCode + 'Mem_ub = cSwap(Op1_ub, ((CPSR)Cpsr).e);',
|
|
|
|
'Dest_ub = cSwap((uint8_t)memData, ((CPSR)Cpsr).e);',
|
2010-08-23 18:18:40 +02:00
|
|
|
['Request::MEM_SWAP',
|
|
|
|
'ArmISA::TLB::AlignByte',
|
2011-02-23 22:10:49 +01:00
|
|
|
'ArmISA::TLB::MustBeOne'],
|
|
|
|
['IsStoreConditional']).emit()
|
2010-06-02 19:58:05 +02:00
|
|
|
}};
|