2007-02-07 06:16:33 +01:00
|
|
|
# Copyright (c) 2006-2007 The Regents of The University of Michigan
|
2006-10-09 06:26:10 +02:00
|
|
|
# All rights reserved.
|
|
|
|
#
|
|
|
|
# Redistribution and use in source and binary forms, with or without
|
|
|
|
# modification, are permitted provided that the following conditions are
|
|
|
|
# met: redistributions of source code must retain the above copyright
|
|
|
|
# notice, this list of conditions and the following disclaimer;
|
|
|
|
# redistributions in binary form must reproduce the above copyright
|
|
|
|
# notice, this list of conditions and the following disclaimer in the
|
|
|
|
# documentation and/or other materials provided with the distribution;
|
|
|
|
# neither the name of the copyright holders nor the names of its
|
|
|
|
# contributors may be used to endorse or promote products derived from
|
|
|
|
# this software without specific prior written permission.
|
|
|
|
#
|
|
|
|
# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
|
|
# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
|
|
# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
|
|
# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
|
|
# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
|
|
# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
|
|
# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
|
|
# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
#
|
|
|
|
# Authors: Ron Dreslinski
|
|
|
|
|
|
|
|
import m5
|
|
|
|
from m5.objects import *
|
2012-10-30 12:44:08 +01:00
|
|
|
m5.util.addToPath('../configs/common')
|
|
|
|
from Caches import *
|
2006-10-09 06:26:10 +02:00
|
|
|
|
2006-10-09 23:13:50 +02:00
|
|
|
#MAX CORES IS 8 with the fals sharing method
|
|
|
|
nb_cores = 8
|
2012-10-15 14:09:57 +02:00
|
|
|
cpus = [ MemTest(clock = '2GHz') for i in xrange(nb_cores) ]
|
2006-10-09 06:26:10 +02:00
|
|
|
|
|
|
|
# system simulated
|
2012-04-06 19:46:31 +02:00
|
|
|
system = System(cpu = cpus, funcmem = SimpleMemory(in_addr_map = False),
|
2012-07-12 18:56:13 +02:00
|
|
|
funcbus = NoncoherentBus(),
|
2012-04-06 19:46:31 +02:00
|
|
|
physmem = SimpleMemory(),
|
2013-06-27 11:49:49 +02:00
|
|
|
membus = CoherentBus(width=16))
|
2013-06-27 11:49:49 +02:00
|
|
|
system.clock = '1GHz'
|
2006-10-09 06:26:10 +02:00
|
|
|
|
|
|
|
# l2cache & bus
|
2012-10-15 14:09:57 +02:00
|
|
|
system.toL2Bus = CoherentBus(clock="2GHz", width=16)
|
2012-10-30 12:44:08 +01:00
|
|
|
system.l2c = L2Cache(clock = '2GHz', size='64kB', assoc=8)
|
2012-02-13 12:43:09 +01:00
|
|
|
system.l2c.cpu_side = system.toL2Bus.master
|
2006-10-09 06:26:10 +02:00
|
|
|
|
|
|
|
# connect l2c to membus
|
2012-02-13 12:43:09 +01:00
|
|
|
system.l2c.mem_side = system.membus.slave
|
2006-10-09 06:26:10 +02:00
|
|
|
|
|
|
|
# add L1 caches
|
|
|
|
for cpu in cpus:
|
2012-10-30 12:44:08 +01:00
|
|
|
cpu.l1c = L1Cache(size = '32kB', assoc = 4)
|
2006-10-09 06:26:10 +02:00
|
|
|
cpu.l1c.cpu_side = cpu.test
|
2012-02-13 12:43:09 +01:00
|
|
|
cpu.l1c.mem_side = system.toL2Bus.slave
|
2012-07-12 18:56:13 +02:00
|
|
|
system.funcbus.slave = cpu.functional
|
2006-10-09 06:26:10 +02:00
|
|
|
|
2012-02-13 12:43:09 +01:00
|
|
|
system.system_port = system.membus.slave
|
2012-01-17 19:55:08 +01:00
|
|
|
|
2012-07-12 18:56:13 +02:00
|
|
|
# connect reference memory to funcbus
|
|
|
|
system.funcmem.port = system.funcbus.master
|
|
|
|
|
2006-10-09 06:26:10 +02:00
|
|
|
# connect memory to membus
|
2012-02-13 12:43:09 +01:00
|
|
|
system.physmem.port = system.membus.master
|
2006-10-09 06:26:10 +02:00
|
|
|
|
|
|
|
|
|
|
|
# -----------------------
|
|
|
|
# run simulation
|
|
|
|
# -----------------------
|
|
|
|
|
2012-01-28 16:24:34 +01:00
|
|
|
root = Root( full_system = False, system = system )
|
2006-10-09 06:26:10 +02:00
|
|
|
root.system.mem_mode = 'timing'
|
2006-10-20 03:26:46 +02:00
|
|
|
#root.trace.flags="Cache CachePort MemoryAccess"
|
|
|
|
#root.trace.cycle=1
|
2006-10-11 07:18:20 +02:00
|
|
|
|