2006-01-29 23:25:54 +01:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2003-2005 The Regents of The University of Michigan
|
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions are
|
|
|
|
* met: redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer;
|
|
|
|
* redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution;
|
|
|
|
* neither the name of the copyright holders nor the names of its
|
|
|
|
* contributors may be used to endorse or promote products derived from
|
|
|
|
* this software without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
2006-06-01 01:26:56 +02:00
|
|
|
*
|
2006-08-12 01:43:10 +02:00
|
|
|
* Authors: Gabe Black
|
2006-11-23 07:42:57 +01:00
|
|
|
* Ali Saidi
|
2006-01-29 23:25:54 +01:00
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __ARCH_SPARC_ISA_TRAITS_HH__
|
|
|
|
#define __ARCH_SPARC_ISA_TRAITS_HH__
|
|
|
|
|
2006-08-12 01:43:10 +02:00
|
|
|
#include "arch/sparc/types.hh"
|
2007-11-09 03:51:50 +01:00
|
|
|
#include "arch/sparc/max_inst_regs.hh"
|
2006-11-23 05:49:44 +01:00
|
|
|
#include "arch/sparc/sparc_traits.hh"
|
2006-03-07 10:33:40 +01:00
|
|
|
#include "config/full_system.hh"
|
2006-11-29 23:59:42 +01:00
|
|
|
#include "sim/host.hh"
|
2006-01-29 23:25:54 +01:00
|
|
|
|
2006-03-07 10:33:40 +01:00
|
|
|
class StaticInstPtr;
|
2006-01-29 23:25:54 +01:00
|
|
|
|
2006-03-14 21:59:19 +01:00
|
|
|
namespace BigEndianGuest {}
|
|
|
|
|
2006-03-07 10:33:40 +01:00
|
|
|
namespace SparcISA
|
2006-01-29 23:25:54 +01:00
|
|
|
{
|
2006-08-12 01:43:10 +02:00
|
|
|
class RegFile;
|
|
|
|
|
2006-11-29 23:59:42 +01:00
|
|
|
const int MachineBytes = 8;
|
|
|
|
|
2006-08-12 01:43:10 +02:00
|
|
|
//This makes sure the big endian versions of certain functions are used.
|
|
|
|
using namespace BigEndianGuest;
|
2007-11-09 03:51:50 +01:00
|
|
|
using SparcISAInst::MaxInstSrcRegs;
|
|
|
|
using SparcISAInst::MaxInstDestRegs;
|
2006-08-12 01:43:10 +02:00
|
|
|
|
2006-10-29 07:58:37 +01:00
|
|
|
// SPARC has a delay slot
|
2006-09-01 02:51:30 +02:00
|
|
|
#define ISA_HAS_DELAY_SLOT 1
|
|
|
|
|
2006-10-24 21:50:41 +02:00
|
|
|
// SPARC NOP (sethi %(hi(0), g0)
|
|
|
|
const MachInst NoopMachInst = 0x01000000;
|
2006-08-12 01:43:10 +02:00
|
|
|
|
2006-03-16 19:58:50 +01:00
|
|
|
// These enumerate all the registers for dependence tracking.
|
|
|
|
enum DependenceTags {
|
2007-04-22 19:43:45 +02:00
|
|
|
FP_Base_DepTag = 32*3+9,
|
2007-01-27 07:59:20 +01:00
|
|
|
Ctrl_Base_DepTag = FP_Base_DepTag + 64
|
2006-03-16 19:58:50 +01:00
|
|
|
};
|
|
|
|
|
2006-03-14 21:59:19 +01:00
|
|
|
// semantically meaningful register indices
|
2006-03-08 14:09:27 +01:00
|
|
|
const int ZeroReg = 0; // architecturally meaningful
|
2006-03-14 21:59:19 +01:00
|
|
|
// the rest of these depend on the ABI
|
2006-03-08 14:09:27 +01:00
|
|
|
const int StackPointerReg = 14;
|
2006-03-09 21:56:42 +01:00
|
|
|
const int ReturnAddressReg = 31; // post call, precall is 15
|
|
|
|
const int ReturnValueReg = 8; // Post return, 24 is pre-return.
|
2006-03-08 14:09:27 +01:00
|
|
|
const int FramePointerReg = 30;
|
2007-07-27 07:13:14 +02:00
|
|
|
|
|
|
|
const int ArgumentReg[] = {8, 9, 10, 11, 12, 13};
|
|
|
|
const int NumArgumentRegs = sizeof(ArgumentReg) / sizeof(const int);
|
|
|
|
|
2006-03-29 02:39:29 +02:00
|
|
|
// Some OS syscall use a second register (o1) to return a second value
|
2007-07-27 07:13:14 +02:00
|
|
|
const int SyscallPseudoReturnReg = ArgumentReg[1];
|
2006-03-09 21:56:42 +01:00
|
|
|
|
|
|
|
//8K. This value is implmentation specific; and should probably
|
|
|
|
//be somewhere else.
|
2006-03-08 14:09:27 +01:00
|
|
|
const int LogVMPageSize = 13;
|
|
|
|
const int VMPageSize = (1 << LogVMPageSize);
|
2006-01-29 23:25:54 +01:00
|
|
|
|
2007-02-19 01:57:46 +01:00
|
|
|
// real address virtual mapping
|
|
|
|
// sort of like alpha super page, but less frequently used
|
|
|
|
const Addr SegKPMEnd = ULL(0xfffffffc00000000);
|
|
|
|
const Addr SegKPMBase = ULL(0xfffffac000000000);
|
|
|
|
|
2006-03-14 21:59:19 +01:00
|
|
|
//Why does both the previous set of constants and this one exist?
|
|
|
|
const int PageShift = 13;
|
2006-11-24 20:00:45 +01:00
|
|
|
const int PageBytes = 1ULL << PageShift;
|
2006-03-09 21:56:42 +01:00
|
|
|
|
2006-03-14 21:59:19 +01:00
|
|
|
const int BranchPredAddrShiftAmt = 2;
|
2006-03-09 21:56:42 +01:00
|
|
|
|
2006-03-16 19:58:50 +01:00
|
|
|
StaticInstPtr decodeInst(ExtMachInst);
|
2006-03-07 10:33:40 +01:00
|
|
|
|
2006-11-23 07:42:57 +01:00
|
|
|
/////////// TLB Stuff ////////////
|
|
|
|
const Addr StartVAddrHole = ULL(0x0000800000000000);
|
|
|
|
const Addr EndVAddrHole = ULL(0xFFFF7FFFFFFFFFFF);
|
|
|
|
const Addr VAddrAMask = ULL(0xFFFFFFFF);
|
|
|
|
const Addr PAddrImplMask = ULL(0x000000FFFFFFFFFF);
|
|
|
|
const Addr BytesInPageMask = ULL(0x1FFF);
|
|
|
|
|
2007-08-27 05:24:18 +02:00
|
|
|
#if FULL_SYSTEM
|
|
|
|
// I don't know what it's for, so I don't
|
|
|
|
// know what SPARC's value should be
|
|
|
|
// For loading... XXX This maybe could be USegEnd?? --ali
|
|
|
|
const Addr LoadAddrMask = ULL(0xffffffffff);
|
|
|
|
|
2007-03-03 23:22:47 +01:00
|
|
|
enum InterruptTypes
|
|
|
|
{
|
|
|
|
IT_TRAP_LEVEL_ZERO,
|
|
|
|
IT_HINTP,
|
|
|
|
IT_INT_VEC,
|
|
|
|
IT_CPU_MONDO,
|
|
|
|
IT_DEV_MONDO,
|
|
|
|
IT_RES_ERROR,
|
|
|
|
IT_SOFT_INT,
|
|
|
|
NumInterruptTypes
|
|
|
|
};
|
|
|
|
|
2006-11-23 07:42:57 +01:00
|
|
|
#endif
|
2006-03-14 21:59:19 +01:00
|
|
|
}
|
|
|
|
|
2006-01-29 23:25:54 +01:00
|
|
|
#endif // __ARCH_SPARC_ISA_TRAITS_HH__
|