2006-10-06 10:23:27 +02:00
|
|
|
|
|
|
|
---------- Begin Simulation Statistics ----------
|
|
|
|
global.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
|
2006-11-06 02:42:05 +01:00
|
|
|
global.BPredUnit.BTBHits 1309 # Number of BTB hits
|
|
|
|
global.BPredUnit.BTBLookups 6835 # Number of BTB lookups
|
2006-10-14 00:59:29 +02:00
|
|
|
global.BPredUnit.RASInCorrect 164 # Number of incorrect RAS predictions.
|
2006-11-06 02:42:05 +01:00
|
|
|
global.BPredUnit.condIncorrect 1233 # Number of conditional branches incorrect
|
|
|
|
global.BPredUnit.condPredicted 4602 # Number of conditional branches predicted
|
|
|
|
global.BPredUnit.lookups 12593 # Number of BP lookups
|
|
|
|
global.BPredUnit.usedRAS 5738 # Number of times the RAS was used to get a target.
|
|
|
|
host_inst_rate 9412 # Simulator instruction rate (inst/s)
|
|
|
|
host_mem_usage 181120 # Number of bytes of host memory used
|
|
|
|
host_seconds 1.20 # Real time elapsed on the host
|
|
|
|
host_tick_rate 1873386 # Simulator tick rate (ticks/s)
|
|
|
|
memdepunit.memDep.conflictingLoads 0 # Number of conflicting loads.
|
2006-10-14 00:59:29 +02:00
|
|
|
memdepunit.memDep.conflictingLoads 22 # Number of conflicting loads.
|
|
|
|
memdepunit.memDep.conflictingStores 52 # Number of conflicting stores.
|
|
|
|
memdepunit.memDep.conflictingStores 3 # Number of conflicting stores.
|
2006-11-06 02:42:05 +01:00
|
|
|
memdepunit.memDep.insertedLoads 6549 # Number of loads inserted to the mem dependence unit.
|
|
|
|
memdepunit.memDep.insertedLoads 3592 # Number of loads inserted to the mem dependence unit.
|
2006-10-14 00:59:29 +02:00
|
|
|
memdepunit.memDep.insertedStores 5837 # Number of stores inserted to the mem dependence unit.
|
|
|
|
memdepunit.memDep.insertedStores 2389 # Number of stores inserted to the mem dependence unit.
|
2006-10-06 10:23:27 +02:00
|
|
|
sim_freq 1000000000000 # Frequency of simulated ticks
|
2006-10-07 17:32:10 +02:00
|
|
|
sim_insts 11247 # Number of instructions simulated
|
2006-10-14 00:59:29 +02:00
|
|
|
sim_seconds 0.000002 # Number of seconds simulated
|
2006-11-06 02:42:05 +01:00
|
|
|
sim_ticks 2239163 # Number of ticks simulated
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.commit.COM:branches 1724 # Number of branches committed
|
|
|
|
system.cpu.commit.COM:branches_0 862 # Number of branches committed
|
|
|
|
system.cpu.commit.COM:branches_1 862 # Number of branches committed
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.commit.COM:bw_lim_events 130 # number cycles where commit BW limit reached
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.commit.COM:bw_limited 0 # number of insts not committed due to BW limits
|
|
|
|
system.cpu.commit.COM:bw_limited_0 0 # number of insts not committed due to BW limits
|
|
|
|
system.cpu.commit.COM:bw_limited_1 0 # number of insts not committed due to BW limits
|
|
|
|
system.cpu.commit.COM:committed_per_cycle.start_dist # Number of insts commited each cycle
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.commit.COM:committed_per_cycle.samples 185440
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.commit.COM:committed_per_cycle.min_value 0
|
2006-11-06 02:42:05 +01:00
|
|
|
0 179865 9699.36%
|
|
|
|
1 3074 165.77%
|
|
|
|
2 1213 65.41%
|
|
|
|
3 492 26.53%
|
|
|
|
4 305 16.45%
|
|
|
|
5 181 9.76%
|
|
|
|
6 120 6.47%
|
|
|
|
7 60 3.24%
|
|
|
|
8 130 7.01%
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.commit.COM:committed_per_cycle.max_value 8
|
|
|
|
system.cpu.commit.COM:committed_per_cycle.end_dist
|
|
|
|
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.commit.COM:count 11281 # Number of instructions committed
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.commit.COM:count_0 5641 # Number of instructions committed
|
|
|
|
system.cpu.commit.COM:count_1 5640 # Number of instructions committed
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.commit.COM:loads 1958 # Number of loads committed
|
|
|
|
system.cpu.commit.COM:loads_0 979 # Number of loads committed
|
|
|
|
system.cpu.commit.COM:loads_1 979 # Number of loads committed
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.commit.COM:membars 0 # Number of memory barriers committed
|
|
|
|
system.cpu.commit.COM:membars_0 0 # Number of memory barriers committed
|
|
|
|
system.cpu.commit.COM:membars_1 0 # Number of memory barriers committed
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.commit.COM:refs 3582 # Number of memory references committed
|
|
|
|
system.cpu.commit.COM:refs_0 1791 # Number of memory references committed
|
|
|
|
system.cpu.commit.COM:refs_1 1791 # Number of memory references committed
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.commit.COM:swp_count 0 # Number of s/w prefetches committed
|
|
|
|
system.cpu.commit.COM:swp_count_0 0 # Number of s/w prefetches committed
|
|
|
|
system.cpu.commit.COM:swp_count_1 0 # Number of s/w prefetches committed
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.commit.branchMispredicts 978 # The number of times a branch was mispredicted
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.commit.commitCommittedInsts 11281 # The number of committed instructions
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.commit.commitNonSpecStalls 34 # The number of times commit has been forced to stall to communicate backwards
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.commit.commitSquashedInsts 31695 # The number of squashed insts skipped by commit
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.committedInsts_0 5624 # Number of Instructions Simulated
|
|
|
|
system.cpu.committedInsts_1 5623 # Number of Instructions Simulated
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.committedInsts_total 11247 # Number of Instructions Simulated
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.cpi_0 398.144203 # CPI: Cycles Per Instruction
|
|
|
|
system.cpu.cpi_1 398.215010 # CPI: Cycles Per Instruction
|
|
|
|
system.cpu.cpi_total 199.089802 # CPI: Total CPI of All Threads
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.dcache.ReadReq_accesses 3208 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.dcache.ReadReq_accesses_0 3208 # number of ReadReq accesses(hits+misses)
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.dcache.ReadReq_avg_miss_latency 10071.492212 # average ReadReq miss latency
|
|
|
|
system.cpu.dcache.ReadReq_avg_miss_latency_0 10071.492212 # average ReadReq miss latency
|
|
|
|
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 10492.815000 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.dcache.ReadReq_avg_mshr_miss_latency_0 10492.815000 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.dcache.ReadReq_hits 2887 # number of ReadReq hits
|
|
|
|
system.cpu.dcache.ReadReq_hits_0 2887 # number of ReadReq hits
|
|
|
|
system.cpu.dcache.ReadReq_miss_latency 3232949 # number of ReadReq miss cycles
|
|
|
|
system.cpu.dcache.ReadReq_miss_latency_0 3232949 # number of ReadReq miss cycles
|
|
|
|
system.cpu.dcache.ReadReq_miss_rate 0.100062 # miss rate for ReadReq accesses
|
|
|
|
system.cpu.dcache.ReadReq_miss_rate_0 0.100062 # miss rate for ReadReq accesses
|
|
|
|
system.cpu.dcache.ReadReq_misses 321 # number of ReadReq misses
|
|
|
|
system.cpu.dcache.ReadReq_misses_0 321 # number of ReadReq misses
|
|
|
|
system.cpu.dcache.ReadReq_mshr_hits 121 # number of ReadReq MSHR hits
|
|
|
|
system.cpu.dcache.ReadReq_mshr_hits_0 121 # number of ReadReq MSHR hits
|
|
|
|
system.cpu.dcache.ReadReq_mshr_miss_latency 2098563 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.dcache.ReadReq_mshr_miss_latency_0 2098563 # number of ReadReq MSHR miss cycles
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.dcache.ReadReq_mshr_miss_rate 0.062344 # mshr miss rate for ReadReq accesses
|
|
|
|
system.cpu.dcache.ReadReq_mshr_miss_rate_0 0.062344 # mshr miss rate for ReadReq accesses
|
|
|
|
system.cpu.dcache.ReadReq_mshr_misses 200 # number of ReadReq MSHR misses
|
|
|
|
system.cpu.dcache.ReadReq_mshr_misses_0 200 # number of ReadReq MSHR misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.WriteReq_accesses 1624 # number of WriteReq accesses(hits+misses)
|
|
|
|
system.cpu.dcache.WriteReq_accesses_0 1624 # number of WriteReq accesses(hits+misses)
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.dcache.WriteReq_avg_miss_latency 6532.834320 # average WriteReq miss latency
|
|
|
|
system.cpu.dcache.WriteReq_avg_miss_latency_0 6532.834320 # average WriteReq miss latency
|
|
|
|
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 7817.623288 # average WriteReq mshr miss latency
|
|
|
|
system.cpu.dcache.WriteReq_avg_mshr_miss_latency_0 7817.623288 # average WriteReq mshr miss latency
|
|
|
|
system.cpu.dcache.WriteReq_hits 1117 # number of WriteReq hits
|
|
|
|
system.cpu.dcache.WriteReq_hits_0 1117 # number of WriteReq hits
|
|
|
|
system.cpu.dcache.WriteReq_miss_latency 3312147 # number of WriteReq miss cycles
|
|
|
|
system.cpu.dcache.WriteReq_miss_latency_0 3312147 # number of WriteReq miss cycles
|
|
|
|
system.cpu.dcache.WriteReq_miss_rate 0.312192 # miss rate for WriteReq accesses
|
|
|
|
system.cpu.dcache.WriteReq_miss_rate_0 0.312192 # miss rate for WriteReq accesses
|
|
|
|
system.cpu.dcache.WriteReq_misses 507 # number of WriteReq misses
|
|
|
|
system.cpu.dcache.WriteReq_misses_0 507 # number of WriteReq misses
|
|
|
|
system.cpu.dcache.WriteReq_mshr_hits 361 # number of WriteReq MSHR hits
|
|
|
|
system.cpu.dcache.WriteReq_mshr_hits_0 361 # number of WriteReq MSHR hits
|
|
|
|
system.cpu.dcache.WriteReq_mshr_miss_latency 1141373 # number of WriteReq MSHR miss cycles
|
|
|
|
system.cpu.dcache.WriteReq_mshr_miss_latency_0 1141373 # number of WriteReq MSHR miss cycles
|
|
|
|
system.cpu.dcache.WriteReq_mshr_miss_rate 0.089901 # mshr miss rate for WriteReq accesses
|
|
|
|
system.cpu.dcache.WriteReq_mshr_miss_rate_0 0.089901 # mshr miss rate for WriteReq accesses
|
|
|
|
system.cpu.dcache.WriteReq_mshr_misses 146 # number of WriteReq MSHR misses
|
|
|
|
system.cpu.dcache.WriteReq_mshr_misses_0 146 # number of WriteReq MSHR misses
|
|
|
|
system.cpu.dcache.avg_blocked_cycles_no_mshrs 3977 # average number of cycles each access was blocked
|
|
|
|
system.cpu.dcache.avg_blocked_cycles_no_targets 3606.011765 # average number of cycles each access was blocked
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.dcache.avg_refs 11.572254 # Average number of references to valid blocks.
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.dcache.blocked_no_mshrs 1 # number of cycles access was blocked
|
|
|
|
system.cpu.dcache.blocked_no_targets 85 # number of cycles access was blocked
|
|
|
|
system.cpu.dcache.blocked_cycles_no_mshrs 3977 # number of cycles access was blocked
|
|
|
|
system.cpu.dcache.blocked_cycles_no_targets 306511 # number of cycles access was blocked
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.dcache.cache_copies 0 # number of cache copies performed
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.dcache.demand_accesses 4832 # number of demand (read+write) accesses
|
|
|
|
system.cpu.dcache.demand_accesses_0 4832 # number of demand (read+write) accesses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.demand_accesses_1 0 # number of demand (read+write) accesses
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.dcache.demand_avg_miss_latency 7904.705314 # average overall miss latency
|
|
|
|
system.cpu.dcache.demand_avg_miss_latency_0 7904.705314 # average overall miss latency
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.demand_avg_miss_latency_1 <err: div-0> # average overall miss latency
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.dcache.demand_avg_mshr_miss_latency 9363.976879 # average overall mshr miss latency
|
|
|
|
system.cpu.dcache.demand_avg_mshr_miss_latency_0 9363.976879 # average overall mshr miss latency
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.demand_avg_mshr_miss_latency_1 <err: div-0> # average overall mshr miss latency
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.dcache.demand_hits 4004 # number of demand (read+write) hits
|
|
|
|
system.cpu.dcache.demand_hits_0 4004 # number of demand (read+write) hits
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.demand_hits_1 0 # number of demand (read+write) hits
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.dcache.demand_miss_latency 6545096 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.dcache.demand_miss_latency_0 6545096 # number of demand (read+write) miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.demand_miss_latency_1 0 # number of demand (read+write) miss cycles
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.dcache.demand_miss_rate 0.171358 # miss rate for demand accesses
|
|
|
|
system.cpu.dcache.demand_miss_rate_0 0.171358 # miss rate for demand accesses
|
|
|
|
system.cpu.dcache.demand_miss_rate_1 <err: div-0> # miss rate for demand accesses
|
|
|
|
system.cpu.dcache.demand_misses 828 # number of demand (read+write) misses
|
|
|
|
system.cpu.dcache.demand_misses_0 828 # number of demand (read+write) misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.demand_misses_1 0 # number of demand (read+write) misses
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.dcache.demand_mshr_hits 482 # number of demand (read+write) MSHR hits
|
|
|
|
system.cpu.dcache.demand_mshr_hits_0 482 # number of demand (read+write) MSHR hits
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.demand_mshr_hits_1 0 # number of demand (read+write) MSHR hits
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.dcache.demand_mshr_miss_latency 3239936 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.dcache.demand_mshr_miss_latency_0 3239936 # number of demand (read+write) MSHR miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.demand_mshr_miss_latency_1 0 # number of demand (read+write) MSHR miss cycles
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.dcache.demand_mshr_miss_rate 0.071606 # mshr miss rate for demand accesses
|
|
|
|
system.cpu.dcache.demand_mshr_miss_rate_0 0.071606 # mshr miss rate for demand accesses
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.dcache.demand_mshr_miss_rate_1 <err: div-0> # mshr miss rate for demand accesses
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.dcache.demand_mshr_misses 346 # number of demand (read+write) MSHR misses
|
|
|
|
system.cpu.dcache.demand_mshr_misses_0 346 # number of demand (read+write) MSHR misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.demand_mshr_misses_1 0 # number of demand (read+write) MSHR misses
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.dcache.fast_writes 0 # number of fast writes performed
|
|
|
|
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.dcache.mshr_cap_events_0 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.dcache.mshr_cap_events_1 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.dcache.overall_accesses 4832 # number of overall (read+write) accesses
|
|
|
|
system.cpu.dcache.overall_accesses_0 4832 # number of overall (read+write) accesses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.overall_accesses_1 0 # number of overall (read+write) accesses
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.dcache.overall_avg_miss_latency 7904.705314 # average overall miss latency
|
|
|
|
system.cpu.dcache.overall_avg_miss_latency_0 7904.705314 # average overall miss latency
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.overall_avg_miss_latency_1 <err: div-0> # average overall miss latency
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.dcache.overall_avg_mshr_miss_latency 9363.976879 # average overall mshr miss latency
|
|
|
|
system.cpu.dcache.overall_avg_mshr_miss_latency_0 9363.976879 # average overall mshr miss latency
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.overall_avg_mshr_miss_latency_1 <err: div-0> # average overall mshr miss latency
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.dcache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
|
|
|
|
system.cpu.dcache.overall_avg_mshr_uncacheable_latency_0 <err: div-0> # average overall mshr uncacheable latency
|
|
|
|
system.cpu.dcache.overall_avg_mshr_uncacheable_latency_1 <err: div-0> # average overall mshr uncacheable latency
|
|
|
|
system.cpu.dcache.overall_hits 4004 # number of overall hits
|
|
|
|
system.cpu.dcache.overall_hits_0 4004 # number of overall hits
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.overall_hits_1 0 # number of overall hits
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.dcache.overall_miss_latency 6545096 # number of overall miss cycles
|
|
|
|
system.cpu.dcache.overall_miss_latency_0 6545096 # number of overall miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.overall_miss_latency_1 0 # number of overall miss cycles
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.dcache.overall_miss_rate 0.171358 # miss rate for overall accesses
|
|
|
|
system.cpu.dcache.overall_miss_rate_0 0.171358 # miss rate for overall accesses
|
|
|
|
system.cpu.dcache.overall_miss_rate_1 <err: div-0> # miss rate for overall accesses
|
|
|
|
system.cpu.dcache.overall_misses 828 # number of overall misses
|
|
|
|
system.cpu.dcache.overall_misses_0 828 # number of overall misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.overall_misses_1 0 # number of overall misses
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.dcache.overall_mshr_hits 482 # number of overall MSHR hits
|
|
|
|
system.cpu.dcache.overall_mshr_hits_0 482 # number of overall MSHR hits
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.overall_mshr_hits_1 0 # number of overall MSHR hits
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.dcache.overall_mshr_miss_latency 3239936 # number of overall MSHR miss cycles
|
|
|
|
system.cpu.dcache.overall_mshr_miss_latency_0 3239936 # number of overall MSHR miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.overall_mshr_miss_latency_1 0 # number of overall MSHR miss cycles
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.dcache.overall_mshr_miss_rate 0.071606 # mshr miss rate for overall accesses
|
|
|
|
system.cpu.dcache.overall_mshr_miss_rate_0 0.071606 # mshr miss rate for overall accesses
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.dcache.overall_mshr_miss_rate_1 <err: div-0> # mshr miss rate for overall accesses
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.dcache.overall_mshr_misses 346 # number of overall MSHR misses
|
|
|
|
system.cpu.dcache.overall_mshr_misses_0 346 # number of overall MSHR misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.overall_mshr_misses_1 0 # number of overall MSHR misses
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.dcache.overall_mshr_uncacheable_latency_0 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.dcache.overall_mshr_uncacheable_latency_1 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.dcache.overall_mshr_uncacheable_misses_0 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.dcache.overall_mshr_uncacheable_misses_1 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cache
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr 0 # number of hwpf that were already in mshr
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher 0 # number of hwpf that were already in the prefetch queue
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer left
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_identified 0 # number of hwpf identified
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_issued 0 # number of hwpf issued
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit 0 # number of hwpf removed because MSHR allocated
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time
|
|
|
|
system.cpu.dcache.replacements 0 # number of replacements
|
|
|
|
system.cpu.dcache.replacements_0 0 # number of replacements
|
|
|
|
system.cpu.dcache.replacements_1 0 # number of replacements
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.dcache.sampled_refs 346 # Sample count of references to valid blocks.
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
|
|
|
system.cpu.dcache.soft_prefetch_mshr_full_0 0 # number of mshr full events for SW prefetching instrutions
|
|
|
|
system.cpu.dcache.soft_prefetch_mshr_full_1 0 # number of mshr full events for SW prefetching instrutions
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.dcache.tagsinuse 198.721819 # Cycle average of tags in use
|
|
|
|
system.cpu.dcache.total_refs 4004 # Total number of references to valid blocks.
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
|
|
|
system.cpu.dcache.writebacks 0 # number of writebacks
|
|
|
|
system.cpu.dcache.writebacks_0 0 # number of writebacks
|
|
|
|
system.cpu.dcache.writebacks_1 0 # number of writebacks
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.decode.DECODE:BlockedCycles 96221 # Number of cycles decode is blocked
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.decode.DECODE:BranchMispred 264 # Number of times decode detected a branch misprediction
|
|
|
|
system.cpu.decode.DECODE:BranchResolved 379 # Number of times decode resolved a branch
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.decode.DECODE:DecodedInsts 73578 # Number of instructions handled by decode
|
|
|
|
system.cpu.decode.DECODE:IdleCycles 255461 # Number of cycles decode is idle
|
|
|
|
system.cpu.decode.DECODE:RunCycles 12691 # Number of cycles decode is running
|
|
|
|
system.cpu.decode.DECODE:SquashCycles 6036 # Number of cycles decode is squashing
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.decode.DECODE:SquashedInsts 680 # Number of squashed instructions handled by decode
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.decode.DECODE:UnblockCycles 337 # Number of cycles decode is unblocking
|
|
|
|
system.cpu.fetch.Branches 12593 # Number of branches that fetch encountered
|
|
|
|
system.cpu.fetch.CacheLines 13036 # Number of cache lines fetched
|
|
|
|
system.cpu.fetch.Cycles 28204 # Number of cycles fetch has run and was not squashing or blocked
|
|
|
|
system.cpu.fetch.IcacheSquashes 1652 # Number of outstanding Icache misses that were squashed
|
|
|
|
system.cpu.fetch.Insts 84597 # Number of instructions fetch has processed
|
|
|
|
system.cpu.fetch.SquashCycles 4941 # Number of cycles fetch has spent squashing
|
|
|
|
system.cpu.fetch.branchRate 0.067901 # Number of branch fetches per cycle
|
|
|
|
system.cpu.fetch.icacheStallCycles 52822 # Number of cycles fetch is stalled on an Icache miss
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.fetch.predictedBranches 7047 # Number of branches that fetch has predicted taken
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.fetch.rate 0.456147 # Number of inst fetches per cycle
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.fetch.rateDist.start_dist # Number of instructions fetched each cycle (Total)
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.fetch.rateDist.samples 185460
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.fetch.rateDist.min_value 0
|
2006-11-06 02:42:05 +01:00
|
|
|
0 170284 9181.71%
|
|
|
|
1 368 19.84%
|
|
|
|
2 571 30.79%
|
|
|
|
3 3355 180.90%
|
|
|
|
4 1795 96.79%
|
|
|
|
5 1036 55.86%
|
|
|
|
6 675 36.40%
|
|
|
|
7 2396 129.19%
|
|
|
|
8 4980 268.52%
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.fetch.rateDist.max_value 8
|
|
|
|
system.cpu.fetch.rateDist.end_dist
|
|
|
|
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.icache.ReadReq_accesses 13034 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.icache.ReadReq_accesses_0 13034 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.icache.ReadReq_avg_miss_latency 7812.430296 # average ReadReq miss latency
|
|
|
|
system.cpu.icache.ReadReq_avg_miss_latency_0 7812.430296 # average ReadReq miss latency
|
|
|
|
system.cpu.icache.ReadReq_avg_mshr_miss_latency 7184.680952 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.icache.ReadReq_avg_mshr_miss_latency_0 7184.680952 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.icache.ReadReq_hits 12123 # number of ReadReq hits
|
|
|
|
system.cpu.icache.ReadReq_hits_0 12123 # number of ReadReq hits
|
|
|
|
system.cpu.icache.ReadReq_miss_latency 7117124 # number of ReadReq miss cycles
|
|
|
|
system.cpu.icache.ReadReq_miss_latency_0 7117124 # number of ReadReq miss cycles
|
|
|
|
system.cpu.icache.ReadReq_miss_rate 0.069894 # miss rate for ReadReq accesses
|
|
|
|
system.cpu.icache.ReadReq_miss_rate_0 0.069894 # miss rate for ReadReq accesses
|
|
|
|
system.cpu.icache.ReadReq_misses 911 # number of ReadReq misses
|
|
|
|
system.cpu.icache.ReadReq_misses_0 911 # number of ReadReq misses
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.icache.ReadReq_mshr_hits 281 # number of ReadReq MSHR hits
|
|
|
|
system.cpu.icache.ReadReq_mshr_hits_0 281 # number of ReadReq MSHR hits
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.icache.ReadReq_mshr_miss_latency 4526349 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.icache.ReadReq_mshr_miss_latency_0 4526349 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.icache.ReadReq_mshr_miss_rate 0.048335 # mshr miss rate for ReadReq accesses
|
|
|
|
system.cpu.icache.ReadReq_mshr_miss_rate_0 0.048335 # mshr miss rate for ReadReq accesses
|
|
|
|
system.cpu.icache.ReadReq_mshr_misses 630 # number of ReadReq MSHR misses
|
|
|
|
system.cpu.icache.ReadReq_mshr_misses_0 630 # number of ReadReq MSHR misses
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.icache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.icache.avg_blocked_cycles_no_targets 5755.250000 # average number of cycles each access was blocked
|
|
|
|
system.cpu.icache.avg_refs 19.242857 # Average number of references to valid blocks.
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.icache.blocked_no_mshrs 0 # number of cycles access was blocked
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.icache.blocked_no_targets 16 # number of cycles access was blocked
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.icache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.icache.blocked_cycles_no_targets 92084 # number of cycles access was blocked
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.icache.cache_copies 0 # number of cache copies performed
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.icache.demand_accesses 13034 # number of demand (read+write) accesses
|
|
|
|
system.cpu.icache.demand_accesses_0 13034 # number of demand (read+write) accesses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.demand_accesses_1 0 # number of demand (read+write) accesses
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.icache.demand_avg_miss_latency 7812.430296 # average overall miss latency
|
|
|
|
system.cpu.icache.demand_avg_miss_latency_0 7812.430296 # average overall miss latency
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.demand_avg_miss_latency_1 <err: div-0> # average overall miss latency
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.icache.demand_avg_mshr_miss_latency 7184.680952 # average overall mshr miss latency
|
|
|
|
system.cpu.icache.demand_avg_mshr_miss_latency_0 7184.680952 # average overall mshr miss latency
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.demand_avg_mshr_miss_latency_1 <err: div-0> # average overall mshr miss latency
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.icache.demand_hits 12123 # number of demand (read+write) hits
|
|
|
|
system.cpu.icache.demand_hits_0 12123 # number of demand (read+write) hits
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.demand_hits_1 0 # number of demand (read+write) hits
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.icache.demand_miss_latency 7117124 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.icache.demand_miss_latency_0 7117124 # number of demand (read+write) miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.demand_miss_latency_1 0 # number of demand (read+write) miss cycles
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.icache.demand_miss_rate 0.069894 # miss rate for demand accesses
|
|
|
|
system.cpu.icache.demand_miss_rate_0 0.069894 # miss rate for demand accesses
|
|
|
|
system.cpu.icache.demand_miss_rate_1 <err: div-0> # miss rate for demand accesses
|
|
|
|
system.cpu.icache.demand_misses 911 # number of demand (read+write) misses
|
|
|
|
system.cpu.icache.demand_misses_0 911 # number of demand (read+write) misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.demand_misses_1 0 # number of demand (read+write) misses
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.icache.demand_mshr_hits 281 # number of demand (read+write) MSHR hits
|
|
|
|
system.cpu.icache.demand_mshr_hits_0 281 # number of demand (read+write) MSHR hits
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.demand_mshr_hits_1 0 # number of demand (read+write) MSHR hits
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.icache.demand_mshr_miss_latency 4526349 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.icache.demand_mshr_miss_latency_0 4526349 # number of demand (read+write) MSHR miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.demand_mshr_miss_latency_1 0 # number of demand (read+write) MSHR miss cycles
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.icache.demand_mshr_miss_rate 0.048335 # mshr miss rate for demand accesses
|
|
|
|
system.cpu.icache.demand_mshr_miss_rate_0 0.048335 # mshr miss rate for demand accesses
|
|
|
|
system.cpu.icache.demand_mshr_miss_rate_1 <err: div-0> # mshr miss rate for demand accesses
|
|
|
|
system.cpu.icache.demand_mshr_misses 630 # number of demand (read+write) MSHR misses
|
|
|
|
system.cpu.icache.demand_mshr_misses_0 630 # number of demand (read+write) MSHR misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.demand_mshr_misses_1 0 # number of demand (read+write) MSHR misses
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.icache.fast_writes 0 # number of fast writes performed
|
|
|
|
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.icache.mshr_cap_events_0 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.icache.mshr_cap_events_1 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.icache.overall_accesses 13034 # number of overall (read+write) accesses
|
|
|
|
system.cpu.icache.overall_accesses_0 13034 # number of overall (read+write) accesses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.overall_accesses_1 0 # number of overall (read+write) accesses
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.icache.overall_avg_miss_latency 7812.430296 # average overall miss latency
|
|
|
|
system.cpu.icache.overall_avg_miss_latency_0 7812.430296 # average overall miss latency
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.overall_avg_miss_latency_1 <err: div-0> # average overall miss latency
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.icache.overall_avg_mshr_miss_latency 7184.680952 # average overall mshr miss latency
|
|
|
|
system.cpu.icache.overall_avg_mshr_miss_latency_0 7184.680952 # average overall mshr miss latency
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.overall_avg_mshr_miss_latency_1 <err: div-0> # average overall mshr miss latency
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.icache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
|
|
|
|
system.cpu.icache.overall_avg_mshr_uncacheable_latency_0 <err: div-0> # average overall mshr uncacheable latency
|
|
|
|
system.cpu.icache.overall_avg_mshr_uncacheable_latency_1 <err: div-0> # average overall mshr uncacheable latency
|
|
|
|
system.cpu.icache.overall_hits 12123 # number of overall hits
|
|
|
|
system.cpu.icache.overall_hits_0 12123 # number of overall hits
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.overall_hits_1 0 # number of overall hits
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.icache.overall_miss_latency 7117124 # number of overall miss cycles
|
|
|
|
system.cpu.icache.overall_miss_latency_0 7117124 # number of overall miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.overall_miss_latency_1 0 # number of overall miss cycles
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.icache.overall_miss_rate 0.069894 # miss rate for overall accesses
|
|
|
|
system.cpu.icache.overall_miss_rate_0 0.069894 # miss rate for overall accesses
|
|
|
|
system.cpu.icache.overall_miss_rate_1 <err: div-0> # miss rate for overall accesses
|
|
|
|
system.cpu.icache.overall_misses 911 # number of overall misses
|
|
|
|
system.cpu.icache.overall_misses_0 911 # number of overall misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.overall_misses_1 0 # number of overall misses
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.icache.overall_mshr_hits 281 # number of overall MSHR hits
|
|
|
|
system.cpu.icache.overall_mshr_hits_0 281 # number of overall MSHR hits
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.overall_mshr_hits_1 0 # number of overall MSHR hits
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.icache.overall_mshr_miss_latency 4526349 # number of overall MSHR miss cycles
|
|
|
|
system.cpu.icache.overall_mshr_miss_latency_0 4526349 # number of overall MSHR miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.overall_mshr_miss_latency_1 0 # number of overall MSHR miss cycles
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.icache.overall_mshr_miss_rate 0.048335 # mshr miss rate for overall accesses
|
|
|
|
system.cpu.icache.overall_mshr_miss_rate_0 0.048335 # mshr miss rate for overall accesses
|
|
|
|
system.cpu.icache.overall_mshr_miss_rate_1 <err: div-0> # mshr miss rate for overall accesses
|
|
|
|
system.cpu.icache.overall_mshr_misses 630 # number of overall MSHR misses
|
|
|
|
system.cpu.icache.overall_mshr_misses_0 630 # number of overall MSHR misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.overall_mshr_misses_1 0 # number of overall MSHR misses
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.icache.overall_mshr_uncacheable_latency_0 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.icache.overall_mshr_uncacheable_latency_1 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.icache.overall_mshr_uncacheable_misses_0 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.icache.overall_mshr_uncacheable_misses_1 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cache
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_already_in_mshr 0 # number of hwpf that were already in mshr
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher 0 # number of hwpf that were already in the prefetch queue
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer left
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_identified 0 # number of hwpf identified
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_issued 0 # number of hwpf issued
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit 0 # number of hwpf removed because MSHR allocated
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.icache.replacements 6 # number of replacements
|
|
|
|
system.cpu.icache.replacements_0 6 # number of replacements
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.icache.replacements_1 0 # number of replacements
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.icache.sampled_refs 630 # Sample count of references to valid blocks.
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
|
|
|
system.cpu.icache.soft_prefetch_mshr_full_0 0 # number of mshr full events for SW prefetching instrutions
|
|
|
|
system.cpu.icache.soft_prefetch_mshr_full_1 0 # number of mshr full events for SW prefetching instrutions
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.icache.tagsinuse 289.830640 # Cycle average of tags in use
|
|
|
|
system.cpu.icache.total_refs 12123 # Total number of references to valid blocks.
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
|
|
|
system.cpu.icache.writebacks 0 # number of writebacks
|
|
|
|
system.cpu.icache.writebacks_0 0 # number of writebacks
|
|
|
|
system.cpu.icache.writebacks_1 0 # number of writebacks
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.idleCycles 2053704 # Total number of cycles that the CPU has spent unscheduled due to idling
|
|
|
|
system.cpu.iew.EXEC:branches 4333 # Number of branches executed
|
|
|
|
system.cpu.iew.EXEC:branches_0 2744 # Number of branches executed
|
|
|
|
system.cpu.iew.EXEC:branches_1 1589 # Number of branches executed
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.iew.EXEC:nop 76 # number of nop insts executed
|
|
|
|
system.cpu.iew.EXEC:nop_0 38 # number of nop insts executed
|
|
|
|
system.cpu.iew.EXEC:nop_1 38 # number of nop insts executed
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.iew.EXEC:rate 0.149461 # Inst execution rate
|
|
|
|
system.cpu.iew.EXEC:refs 11794 # number of memory reference insts executed
|
|
|
|
system.cpu.iew.EXEC:refs_0 7333 # number of memory reference insts executed
|
|
|
|
system.cpu.iew.EXEC:refs_1 4461 # number of memory reference insts executed
|
|
|
|
system.cpu.iew.EXEC:stores 3822 # Number of stores executed
|
|
|
|
system.cpu.iew.EXEC:stores_0 2507 # Number of stores executed
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.iew.EXEC:stores_1 1315 # Number of stores executed
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iew.EXEC:swp 0 # number of swp insts executed
|
|
|
|
system.cpu.iew.EXEC:swp_0 0 # number of swp insts executed
|
|
|
|
system.cpu.iew.EXEC:swp_1 0 # number of swp insts executed
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.iew.WB:consumers 12300 # num instructions consuming a value
|
|
|
|
system.cpu.iew.WB:consumers_0 6629 # num instructions consuming a value
|
|
|
|
system.cpu.iew.WB:consumers_1 5671 # num instructions consuming a value
|
|
|
|
system.cpu.iew.WB:count 22619 # cumulative count of insts written-back
|
|
|
|
system.cpu.iew.WB:count_0 12848 # cumulative count of insts written-back
|
|
|
|
system.cpu.iew.WB:count_1 9771 # cumulative count of insts written-back
|
|
|
|
system.cpu.iew.WB:fanout 0.818780 # average fanout of values written-back
|
|
|
|
system.cpu.iew.WB:fanout_0 0.828933 # average fanout of values written-back
|
|
|
|
system.cpu.iew.WB:fanout_1 0.806912 # average fanout of values written-back
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iew.WB:penalized 0 # number of instrctions required to write to 'other' IQ
|
|
|
|
system.cpu.iew.WB:penalized_0 0 # number of instrctions required to write to 'other' IQ
|
|
|
|
system.cpu.iew.WB:penalized_1 0 # number of instrctions required to write to 'other' IQ
|
|
|
|
system.cpu.iew.WB:penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
|
|
|
|
system.cpu.iew.WB:penalized_rate_0 0 # fraction of instructions written-back that wrote to 'other' IQ
|
|
|
|
system.cpu.iew.WB:penalized_rate_1 0 # fraction of instructions written-back that wrote to 'other' IQ
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.iew.WB:producers 10071 # num instructions producing a value
|
|
|
|
system.cpu.iew.WB:producers_0 5495 # num instructions producing a value
|
|
|
|
system.cpu.iew.WB:producers_1 4576 # num instructions producing a value
|
|
|
|
system.cpu.iew.WB:rate 0.121962 # insts written-back per cycle
|
|
|
|
system.cpu.iew.WB:rate_0 0.069276 # insts written-back per cycle
|
|
|
|
system.cpu.iew.WB:rate_1 0.052685 # insts written-back per cycle
|
|
|
|
system.cpu.iew.WB:sent 22770 # cumulative count of insts sent to commit
|
|
|
|
system.cpu.iew.WB:sent_0 12934 # cumulative count of insts sent to commit
|
|
|
|
system.cpu.iew.WB:sent_1 9836 # cumulative count of insts sent to commit
|
|
|
|
system.cpu.iew.branchMispredicts 1054 # Number of branch mispredicts detected at execute
|
|
|
|
system.cpu.iew.iewBlockCycles 56608 # Number of cycles IEW is blocking
|
|
|
|
system.cpu.iew.iewDispLoadInsts 10141 # Number of dispatched load instructions
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.iew.iewDispNonSpecInsts 43 # Number of dispatched non-speculative instructions
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.iew.iewDispSquashedInsts 5984 # Number of squashed instructions skipped by dispatch
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.iew.iewDispStoreInsts 8226 # Number of dispatched store instructions
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.iew.iewDispatchedInsts 42965 # Number of instructions dispatched to IQ
|
|
|
|
system.cpu.iew.iewExecLoadInsts 7972 # Number of load instructions executed
|
|
|
|
system.cpu.iew.iewExecLoadInsts_0 4826 # Number of load instructions executed
|
|
|
|
system.cpu.iew.iewExecLoadInsts_1 3146 # Number of load instructions executed
|
|
|
|
system.cpu.iew.iewExecSquashedInsts 1094 # Number of squashed instructions skipped in execute
|
|
|
|
system.cpu.iew.iewExecutedInsts 27719 # Number of executed instructions
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.iew.iewIQFullEvents 37 # Number of times the IQ has become full, causing a stall
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.iew.iewLSQFullEvents 5 # Number of times the LSQ has become full, causing a stall
|
|
|
|
system.cpu.iew.iewSquashCycles 6036 # Number of cycles IEW is squashing
|
|
|
|
system.cpu.iew.iewUnblockCycles 111 # Number of cycles IEW is unblocking
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.iew.lsq.thread.0.blockedLoads 1 # Number of blocked loads due to partial load-store forwarding
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.iew.lsq.thread.0.cacheBlocked 3148 # Number of times an access to memory failed due to the cache being blocked
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.iew.lsq.thread.0.forwLoads 62 # Number of loads that had data forwarded from stores
|
|
|
|
system.cpu.iew.lsq.thread.0.ignoredResponses 5 # Number of memory responses ignored because the instruction is squashed
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iew.lsq.thread.0.invAddrLoads 0 # Number of loads ignored due to an invalid address
|
|
|
|
system.cpu.iew.lsq.thread.0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.iew.lsq.thread.0.memOrderViolation 39 # Number of memory ordering violations
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.iew.lsq.thread.0.rescheduledLoads 1 # Number of loads that were rescheduled
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.iew.lsq.thread.0.squashedLoads 5570 # Number of loads squashed
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.iew.lsq.thread.0.squashedStores 5025 # Number of stores squashed
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iew.lsq.thread.1.blockedLoads 1 # Number of blocked loads due to partial load-store forwarding
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.iew.lsq.thread.1.cacheBlocked 1500 # Number of times an access to memory failed due to the cache being blocked
|
|
|
|
system.cpu.iew.lsq.thread.1.forwLoads 64 # Number of loads that had data forwarded from stores
|
|
|
|
system.cpu.iew.lsq.thread.1.ignoredResponses 10 # Number of memory responses ignored because the instruction is squashed
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iew.lsq.thread.1.invAddrLoads 0 # Number of loads ignored due to an invalid address
|
|
|
|
system.cpu.iew.lsq.thread.1.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.iew.lsq.thread.1.memOrderViolation 34 # Number of memory ordering violations
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iew.lsq.thread.1.rescheduledLoads 1 # Number of loads that were rescheduled
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.iew.lsq.thread.1.squashedLoads 2613 # Number of loads squashed
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.iew.lsq.thread.1.squashedStores 1577 # Number of stores squashed
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.iew.memOrderViolationEvents 73 # Number of memory order violations
|
|
|
|
system.cpu.iew.predictedNotTakenIncorrect 827 # Number of branches that were predicted not taken incorrectly
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.iew.predictedTakenIncorrect 227 # Number of branches that were predicted taken incorrectly
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.ipc_0 0.002512 # IPC: Instructions Per Cycle
|
|
|
|
system.cpu.ipc_1 0.002511 # IPC: Instructions Per Cycle
|
|
|
|
system.cpu.ipc_total 0.005023 # IPC: Total IPC of All Threads
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0 16815 # Type of FU issued
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iq.ISSUE:FU_type_0.start_dist
|
2006-11-06 02:42:05 +01:00
|
|
|
(null) 2 0.01% # Type of FU issued
|
|
|
|
IntAlu 9152 54.43% # Type of FU issued
|
|
|
|
IntMult 1 0.01% # Type of FU issued
|
|
|
|
IntDiv 0 0.00% # Type of FU issued
|
|
|
|
FloatAdd 2 0.01% # Type of FU issued
|
|
|
|
FloatCmp 0 0.00% # Type of FU issued
|
|
|
|
FloatCvt 0 0.00% # Type of FU issued
|
|
|
|
FloatMult 0 0.00% # Type of FU issued
|
|
|
|
FloatDiv 0 0.00% # Type of FU issued
|
|
|
|
FloatSqrt 0 0.00% # Type of FU issued
|
|
|
|
MemRead 5119 30.44% # Type of FU issued
|
|
|
|
MemWrite 2539 15.10% # Type of FU issued
|
|
|
|
IprAccess 0 0.00% # Type of FU issued
|
|
|
|
InstPrefetch 0 0.00% # Type of FU issued
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iq.ISSUE:FU_type_0.end_dist
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.iq.ISSUE:FU_type_1 11998 # Type of FU issued
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iq.ISSUE:FU_type_1.start_dist
|
2006-10-07 17:32:10 +02:00
|
|
|
(null) 2 0.02% # Type of FU issued
|
2006-11-06 02:42:05 +01:00
|
|
|
IntAlu 7386 61.56% # Type of FU issued
|
2006-10-06 10:23:27 +02:00
|
|
|
IntMult 1 0.01% # Type of FU issued
|
|
|
|
IntDiv 0 0.00% # Type of FU issued
|
2006-10-07 17:32:10 +02:00
|
|
|
FloatAdd 2 0.02% # Type of FU issued
|
2006-10-06 10:23:27 +02:00
|
|
|
FloatCmp 0 0.00% # Type of FU issued
|
|
|
|
FloatCvt 0 0.00% # Type of FU issued
|
|
|
|
FloatMult 0 0.00% # Type of FU issued
|
|
|
|
FloatDiv 0 0.00% # Type of FU issued
|
|
|
|
FloatSqrt 0 0.00% # Type of FU issued
|
2006-11-06 02:42:05 +01:00
|
|
|
MemRead 3265 27.21% # Type of FU issued
|
|
|
|
MemWrite 1342 11.19% # Type of FU issued
|
2006-10-06 10:23:27 +02:00
|
|
|
IprAccess 0 0.00% # Type of FU issued
|
|
|
|
InstPrefetch 0 0.00% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_1.end_dist
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.iq.ISSUE:FU_type 28813 # Type of FU issued
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iq.ISSUE:FU_type.start_dist
|
2006-10-14 00:59:29 +02:00
|
|
|
(null) 4 0.01% # Type of FU issued
|
2006-11-06 02:42:05 +01:00
|
|
|
IntAlu 16538 57.40% # Type of FU issued
|
2006-10-06 10:23:27 +02:00
|
|
|
IntMult 2 0.01% # Type of FU issued
|
|
|
|
IntDiv 0 0.00% # Type of FU issued
|
2006-10-14 00:59:29 +02:00
|
|
|
FloatAdd 4 0.01% # Type of FU issued
|
2006-10-06 10:23:27 +02:00
|
|
|
FloatCmp 0 0.00% # Type of FU issued
|
|
|
|
FloatCvt 0 0.00% # Type of FU issued
|
|
|
|
FloatMult 0 0.00% # Type of FU issued
|
|
|
|
FloatDiv 0 0.00% # Type of FU issued
|
|
|
|
FloatSqrt 0 0.00% # Type of FU issued
|
2006-11-06 02:42:05 +01:00
|
|
|
MemRead 8384 29.10% # Type of FU issued
|
|
|
|
MemWrite 3881 13.47% # Type of FU issued
|
2006-10-06 10:23:27 +02:00
|
|
|
IprAccess 0 0.00% # Type of FU issued
|
|
|
|
InstPrefetch 0 0.00% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type.end_dist
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.iq.ISSUE:fu_busy_cnt 150 # FU busy when requested
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.iq.ISSUE:fu_busy_cnt_0 76 # FU busy when requested
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.iq.ISSUE:fu_busy_cnt_1 74 # FU busy when requested
|
|
|
|
system.cpu.iq.ISSUE:fu_busy_rate 0.005206 # FU busy rate (busy events/executed inst)
|
|
|
|
system.cpu.iq.ISSUE:fu_busy_rate_0 0.002638 # FU busy rate (busy events/executed inst)
|
|
|
|
system.cpu.iq.ISSUE:fu_busy_rate_1 0.002568 # FU busy rate (busy events/executed inst)
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iq.ISSUE:fu_full.start_dist
|
|
|
|
(null) 0 0.00% # attempts to use FU when none available
|
2006-11-06 02:42:05 +01:00
|
|
|
IntAlu 3 2.00% # attempts to use FU when none available
|
2006-10-06 10:23:27 +02:00
|
|
|
IntMult 0 0.00% # attempts to use FU when none available
|
|
|
|
IntDiv 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatAdd 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatCmp 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatCvt 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatMult 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatDiv 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatSqrt 0 0.00% # attempts to use FU when none available
|
2006-11-06 02:42:05 +01:00
|
|
|
MemRead 84 56.00% # attempts to use FU when none available
|
|
|
|
MemWrite 63 42.00% # attempts to use FU when none available
|
2006-10-06 10:23:27 +02:00
|
|
|
IprAccess 0 0.00% # attempts to use FU when none available
|
|
|
|
InstPrefetch 0 0.00% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full.end_dist
|
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle.start_dist # Number of insts issued each cycle
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle.samples 185460
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle.min_value 0
|
2006-11-06 02:42:05 +01:00
|
|
|
0 170959 9218.11%
|
|
|
|
1 7202 388.33%
|
|
|
|
2 2947 158.90%
|
|
|
|
3 2569 138.52%
|
|
|
|
4 1155 62.28%
|
|
|
|
5 444 23.94%
|
|
|
|
6 134 7.23%
|
|
|
|
7 34 1.83%
|
|
|
|
8 16 0.86%
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle.max_value 8
|
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle.end_dist
|
|
|
|
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.iq.ISSUE:rate 0.155360 # Inst issue rate
|
|
|
|
system.cpu.iq.iqInstsAdded 42846 # Number of instructions added to the IQ (excludes non-spec)
|
|
|
|
system.cpu.iq.iqInstsIssued 28813 # Number of instructions issued
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.iq.iqNonSpecInstsAdded 43 # Number of non-speculative instructions added to the IQ
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.iq.iqSquashedInstsExamined 30225 # Number of squashed instructions iterated over during squash; mainly for profiling
|
|
|
|
system.cpu.iq.iqSquashedInstsIssued 210 # Number of squashed instructions issued
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.iq.iqSquashedNonSpecRemoved 9 # Number of squashed non-spec instructions that were removed
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.iq.iqSquashedOperandsExamined 24996 # Number of squashed operands that are examined and possibly removed from graph
|
|
|
|
system.cpu.l2cache.ReadReq_accesses 976 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.l2cache.ReadReq_accesses_0 976 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.l2cache.ReadReq_avg_miss_latency 6784.690965 # average ReadReq miss latency
|
|
|
|
system.cpu.l2cache.ReadReq_avg_miss_latency_0 6784.690965 # average ReadReq miss latency
|
|
|
|
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 3622.808008 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency_0 3622.808008 # average ReadReq mshr miss latency
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.l2cache.ReadReq_hits 2 # number of ReadReq hits
|
|
|
|
system.cpu.l2cache.ReadReq_hits_0 2 # number of ReadReq hits
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.l2cache.ReadReq_miss_latency 6608289 # number of ReadReq miss cycles
|
|
|
|
system.cpu.l2cache.ReadReq_miss_latency_0 6608289 # number of ReadReq miss cycles
|
|
|
|
system.cpu.l2cache.ReadReq_miss_rate 0.997951 # miss rate for ReadReq accesses
|
|
|
|
system.cpu.l2cache.ReadReq_miss_rate_0 0.997951 # miss rate for ReadReq accesses
|
|
|
|
system.cpu.l2cache.ReadReq_misses 974 # number of ReadReq misses
|
|
|
|
system.cpu.l2cache.ReadReq_misses_0 974 # number of ReadReq misses
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_latency 3528615 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_latency_0 3528615 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_rate 0.997951 # mshr miss rate for ReadReq accesses
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_rate_0 0.997951 # mshr miss rate for ReadReq accesses
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_misses 974 # number of ReadReq MSHR misses
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_misses_0 974 # number of ReadReq MSHR misses
|
2006-10-10 17:04:05 +02:00
|
|
|
system.cpu.l2cache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
|
|
|
|
system.cpu.l2cache.avg_blocked_cycles_no_targets <err: div-0> # average number of cycles each access was blocked
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.l2cache.avg_refs 0.002053 # Average number of references to valid blocks.
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.l2cache.blocked_no_mshrs 0 # number of cycles access was blocked
|
|
|
|
system.cpu.l2cache.blocked_no_targets 0 # number of cycles access was blocked
|
|
|
|
system.cpu.l2cache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked
|
|
|
|
system.cpu.l2cache.blocked_cycles_no_targets 0 # number of cycles access was blocked
|
|
|
|
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.l2cache.demand_accesses 976 # number of demand (read+write) accesses
|
|
|
|
system.cpu.l2cache.demand_accesses_0 976 # number of demand (read+write) accesses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.demand_accesses_1 0 # number of demand (read+write) accesses
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.l2cache.demand_avg_miss_latency 6784.690965 # average overall miss latency
|
|
|
|
system.cpu.l2cache.demand_avg_miss_latency_0 6784.690965 # average overall miss latency
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.demand_avg_miss_latency_1 <err: div-0> # average overall miss latency
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.l2cache.demand_avg_mshr_miss_latency 3622.808008 # average overall mshr miss latency
|
|
|
|
system.cpu.l2cache.demand_avg_mshr_miss_latency_0 3622.808008 # average overall mshr miss latency
|
2006-10-09 03:08:27 +02:00
|
|
|
system.cpu.l2cache.demand_avg_mshr_miss_latency_1 <err: div-0> # average overall mshr miss latency
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.l2cache.demand_hits 2 # number of demand (read+write) hits
|
|
|
|
system.cpu.l2cache.demand_hits_0 2 # number of demand (read+write) hits
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.demand_hits_1 0 # number of demand (read+write) hits
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.l2cache.demand_miss_latency 6608289 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.l2cache.demand_miss_latency_0 6608289 # number of demand (read+write) miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.demand_miss_latency_1 0 # number of demand (read+write) miss cycles
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.l2cache.demand_miss_rate 0.997951 # miss rate for demand accesses
|
|
|
|
system.cpu.l2cache.demand_miss_rate_0 0.997951 # miss rate for demand accesses
|
|
|
|
system.cpu.l2cache.demand_miss_rate_1 <err: div-0> # miss rate for demand accesses
|
|
|
|
system.cpu.l2cache.demand_misses 974 # number of demand (read+write) misses
|
|
|
|
system.cpu.l2cache.demand_misses_0 974 # number of demand (read+write) misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.demand_misses_1 0 # number of demand (read+write) misses
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
|
|
|
|
system.cpu.l2cache.demand_mshr_hits_0 0 # number of demand (read+write) MSHR hits
|
|
|
|
system.cpu.l2cache.demand_mshr_hits_1 0 # number of demand (read+write) MSHR hits
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.l2cache.demand_mshr_miss_latency 3528615 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.l2cache.demand_mshr_miss_latency_0 3528615 # number of demand (read+write) MSHR miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.demand_mshr_miss_latency_1 0 # number of demand (read+write) MSHR miss cycles
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.l2cache.demand_mshr_miss_rate 0.997951 # mshr miss rate for demand accesses
|
|
|
|
system.cpu.l2cache.demand_mshr_miss_rate_0 0.997951 # mshr miss rate for demand accesses
|
|
|
|
system.cpu.l2cache.demand_mshr_miss_rate_1 <err: div-0> # mshr miss rate for demand accesses
|
|
|
|
system.cpu.l2cache.demand_mshr_misses 974 # number of demand (read+write) MSHR misses
|
|
|
|
system.cpu.l2cache.demand_mshr_misses_0 974 # number of demand (read+write) MSHR misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.demand_mshr_misses_1 0 # number of demand (read+write) MSHR misses
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
|
|
|
|
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.l2cache.mshr_cap_events_0 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.l2cache.mshr_cap_events_1 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.l2cache.overall_accesses 976 # number of overall (read+write) accesses
|
|
|
|
system.cpu.l2cache.overall_accesses_0 976 # number of overall (read+write) accesses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.overall_accesses_1 0 # number of overall (read+write) accesses
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.l2cache.overall_avg_miss_latency 6784.690965 # average overall miss latency
|
|
|
|
system.cpu.l2cache.overall_avg_miss_latency_0 6784.690965 # average overall miss latency
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.overall_avg_miss_latency_1 <err: div-0> # average overall miss latency
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.l2cache.overall_avg_mshr_miss_latency 3622.808008 # average overall mshr miss latency
|
|
|
|
system.cpu.l2cache.overall_avg_mshr_miss_latency_0 3622.808008 # average overall mshr miss latency
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.overall_avg_mshr_miss_latency_1 <err: div-0> # average overall mshr miss latency
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
|
|
|
|
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency_0 <err: div-0> # average overall mshr uncacheable latency
|
|
|
|
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency_1 <err: div-0> # average overall mshr uncacheable latency
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.l2cache.overall_hits 2 # number of overall hits
|
|
|
|
system.cpu.l2cache.overall_hits_0 2 # number of overall hits
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.overall_hits_1 0 # number of overall hits
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.l2cache.overall_miss_latency 6608289 # number of overall miss cycles
|
|
|
|
system.cpu.l2cache.overall_miss_latency_0 6608289 # number of overall miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.overall_miss_latency_1 0 # number of overall miss cycles
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.l2cache.overall_miss_rate 0.997951 # miss rate for overall accesses
|
|
|
|
system.cpu.l2cache.overall_miss_rate_0 0.997951 # miss rate for overall accesses
|
|
|
|
system.cpu.l2cache.overall_miss_rate_1 <err: div-0> # miss rate for overall accesses
|
|
|
|
system.cpu.l2cache.overall_misses 974 # number of overall misses
|
|
|
|
system.cpu.l2cache.overall_misses_0 974 # number of overall misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.overall_misses_1 0 # number of overall misses
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
|
|
|
|
system.cpu.l2cache.overall_mshr_hits_0 0 # number of overall MSHR hits
|
|
|
|
system.cpu.l2cache.overall_mshr_hits_1 0 # number of overall MSHR hits
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.l2cache.overall_mshr_miss_latency 3528615 # number of overall MSHR miss cycles
|
|
|
|
system.cpu.l2cache.overall_mshr_miss_latency_0 3528615 # number of overall MSHR miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.overall_mshr_miss_latency_1 0 # number of overall MSHR miss cycles
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.l2cache.overall_mshr_miss_rate 0.997951 # mshr miss rate for overall accesses
|
|
|
|
system.cpu.l2cache.overall_mshr_miss_rate_0 0.997951 # mshr miss rate for overall accesses
|
|
|
|
system.cpu.l2cache.overall_mshr_miss_rate_1 <err: div-0> # mshr miss rate for overall accesses
|
|
|
|
system.cpu.l2cache.overall_mshr_misses 974 # number of overall MSHR misses
|
|
|
|
system.cpu.l2cache.overall_mshr_misses_0 974 # number of overall MSHR misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.overall_mshr_misses_1 0 # number of overall MSHR misses
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.l2cache.overall_mshr_uncacheable_latency_0 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.l2cache.overall_mshr_uncacheable_latency_1 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.l2cache.overall_mshr_uncacheable_misses_0 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.l2cache.overall_mshr_uncacheable_misses_1 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cache
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr 0 # number of hwpf that were already in mshr
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher 0 # number of hwpf that were already in the prefetch queue
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer left
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_identified 0 # number of hwpf identified
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_issued 0 # number of hwpf issued
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit 0 # number of hwpf removed because MSHR allocated
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time
|
|
|
|
system.cpu.l2cache.replacements 0 # number of replacements
|
|
|
|
system.cpu.l2cache.replacements_0 0 # number of replacements
|
|
|
|
system.cpu.l2cache.replacements_1 0 # number of replacements
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.l2cache.sampled_refs 974 # Sample count of references to valid blocks.
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
|
|
|
system.cpu.l2cache.soft_prefetch_mshr_full_0 0 # number of mshr full events for SW prefetching instrutions
|
|
|
|
system.cpu.l2cache.soft_prefetch_mshr_full_1 0 # number of mshr full events for SW prefetching instrutions
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.l2cache.tagsinuse 489.614756 # Cycle average of tags in use
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.l2cache.total_refs 2 # Total number of references to valid blocks.
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
|
|
|
system.cpu.l2cache.writebacks 0 # number of writebacks
|
|
|
|
system.cpu.l2cache.writebacks_0 0 # number of writebacks
|
|
|
|
system.cpu.l2cache.writebacks_1 0 # number of writebacks
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.numCycles 185460 # number of cpu cycles simulated
|
|
|
|
system.cpu.rename.RENAME:BlockCycles 73308 # Number of cycles rename is blocking
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.rename.RENAME:CommittedMaps 8102 # Number of HB maps that are committed
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.rename.RENAME:IQFullEvents 20 # Number of times rename has blocked due to IQ full
|
|
|
|
system.cpu.rename.RENAME:IdleCycles 256900 # Number of cycles rename is idle
|
|
|
|
system.cpu.rename.RENAME:LSQFullEvents 2907 # Number of times rename has blocked due to LSQ full
|
|
|
|
system.cpu.rename.RENAME:ROBFullEvents 29 # Number of times rename has blocked due to ROB full
|
|
|
|
system.cpu.rename.RENAME:RenameLookups 78661 # Number of register rename lookups that rename has made
|
|
|
|
system.cpu.rename.RENAME:RenamedInsts 64047 # Number of instructions processed by rename
|
|
|
|
system.cpu.rename.RENAME:RenamedOperands 44573 # Number of destination operands rename has renamed
|
|
|
|
system.cpu.rename.RENAME:RunCycles 11548 # Number of cycles rename is running
|
|
|
|
system.cpu.rename.RENAME:SquashCycles 6036 # Number of cycles rename is squashing
|
|
|
|
system.cpu.rename.RENAME:UnblockCycles 2611 # Number of cycles rename is unblocking
|
|
|
|
system.cpu.rename.RENAME:UndoneMaps 36471 # Number of HB maps that are undone due to squashing
|
|
|
|
system.cpu.rename.RENAME:serializeStallCycles 20343 # count of cycles rename stalled for serializing inst
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.rename.RENAME:serializingInsts 52 # count of serializing insts renamed
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.rename.RENAME:skidInsts 5370 # count of insts added to the skid buffer
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.rename.RENAME:tempSerializingInsts 39 # count of temporary serializing insts renamed
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.timesIdled 688 # Number of times that the entire CPU went into an idle state and unscheduled itself
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.workload0.PROG:num_syscalls 17 # Number of system calls
|
|
|
|
system.cpu.workload1.PROG:num_syscalls 17 # Number of system calls
|
|
|
|
|
|
|
|
---------- End Simulation Statistics ----------
|