2006-10-06 10:23:27 +02:00
|
|
|
|
|
|
|
---------- Begin Simulation Statistics ----------
|
|
|
|
global.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
|
2007-03-25 07:05:48 +02:00
|
|
|
global.BPredUnit.BTBHits 1320 # Number of BTB hits
|
|
|
|
global.BPredUnit.BTBLookups 6181 # Number of BTB lookups
|
2006-11-13 06:24:22 +01:00
|
|
|
global.BPredUnit.RASInCorrect 173 # Number of incorrect RAS predictions.
|
2007-03-25 07:05:48 +02:00
|
|
|
global.BPredUnit.condIncorrect 1181 # Number of conditional branches incorrect
|
|
|
|
global.BPredUnit.condPredicted 4228 # Number of conditional branches predicted
|
|
|
|
global.BPredUnit.lookups 12535 # Number of BP lookups
|
|
|
|
global.BPredUnit.usedRAS 6333 # Number of times the RAS was used to get a target.
|
|
|
|
host_inst_rate 6990 # Simulator instruction rate (inst/s)
|
|
|
|
host_mem_usage 156628 # Number of bytes of host memory used
|
|
|
|
host_seconds 1.61 # Real time elapsed on the host
|
|
|
|
host_tick_rate 1386962 # Simulator tick rate (ticks/s)
|
|
|
|
memdepunit.memDep.conflictingLoads 26 # Number of conflicting loads.
|
|
|
|
memdepunit.memDep.conflictingLoads 23 # Number of conflicting loads.
|
|
|
|
memdepunit.memDep.conflictingStores 4 # Number of conflicting stores.
|
|
|
|
memdepunit.memDep.conflictingStores 1 # Number of conflicting stores.
|
|
|
|
memdepunit.memDep.insertedLoads 3657 # Number of loads inserted to the mem dependence unit.
|
|
|
|
memdepunit.memDep.insertedLoads 5285 # Number of loads inserted to the mem dependence unit.
|
|
|
|
memdepunit.memDep.insertedStores 1780 # Number of stores inserted to the mem dependence unit.
|
|
|
|
memdepunit.memDep.insertedStores 4439 # Number of stores inserted to the mem dependence unit.
|
2006-10-06 10:23:27 +02:00
|
|
|
sim_freq 1000000000000 # Frequency of simulated ticks
|
2006-10-07 17:32:10 +02:00
|
|
|
sim_insts 11247 # Number of instructions simulated
|
2006-10-14 00:59:29 +02:00
|
|
|
sim_seconds 0.000002 # Number of seconds simulated
|
2007-03-25 07:05:48 +02:00
|
|
|
sim_ticks 2232164 # Number of ticks simulated
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.commit.COM:branches 1724 # Number of branches committed
|
|
|
|
system.cpu.commit.COM:branches_0 862 # Number of branches committed
|
|
|
|
system.cpu.commit.COM:branches_1 862 # Number of branches committed
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.commit.COM:bw_lim_events 123 # number cycles where commit BW limit reached
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.commit.COM:bw_limited 0 # number of insts not committed due to BW limits
|
|
|
|
system.cpu.commit.COM:bw_limited_0 0 # number of insts not committed due to BW limits
|
|
|
|
system.cpu.commit.COM:bw_limited_1 0 # number of insts not committed due to BW limits
|
|
|
|
system.cpu.commit.COM:committed_per_cycle.start_dist # Number of insts commited each cycle
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.commit.COM:committed_per_cycle.samples 189138
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.commit.COM:committed_per_cycle.min_value 0
|
2007-03-25 07:05:48 +02:00
|
|
|
0 183476 9700.64%
|
|
|
|
1 3161 167.13%
|
|
|
|
2 1212 64.08%
|
|
|
|
3 544 28.76%
|
|
|
|
4 279 14.75%
|
|
|
|
5 155 8.20%
|
|
|
|
6 127 6.71%
|
2006-11-13 06:24:22 +01:00
|
|
|
7 61 3.23%
|
2007-03-25 07:05:48 +02:00
|
|
|
8 123 6.50%
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.commit.COM:committed_per_cycle.max_value 8
|
|
|
|
system.cpu.commit.COM:committed_per_cycle.end_dist
|
|
|
|
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.commit.COM:count 11281 # Number of instructions committed
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.commit.COM:count_0 5641 # Number of instructions committed
|
|
|
|
system.cpu.commit.COM:count_1 5640 # Number of instructions committed
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.commit.COM:loads 1958 # Number of loads committed
|
|
|
|
system.cpu.commit.COM:loads_0 979 # Number of loads committed
|
|
|
|
system.cpu.commit.COM:loads_1 979 # Number of loads committed
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.commit.COM:membars 0 # Number of memory barriers committed
|
|
|
|
system.cpu.commit.COM:membars_0 0 # Number of memory barriers committed
|
|
|
|
system.cpu.commit.COM:membars_1 0 # Number of memory barriers committed
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.commit.COM:refs 3582 # Number of memory references committed
|
|
|
|
system.cpu.commit.COM:refs_0 1791 # Number of memory references committed
|
|
|
|
system.cpu.commit.COM:refs_1 1791 # Number of memory references committed
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.commit.COM:swp_count 0 # Number of s/w prefetches committed
|
|
|
|
system.cpu.commit.COM:swp_count_0 0 # Number of s/w prefetches committed
|
|
|
|
system.cpu.commit.COM:swp_count_1 0 # Number of s/w prefetches committed
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.commit.branchMispredicts 938 # The number of times a branch was mispredicted
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.commit.commitCommittedInsts 11281 # The number of committed instructions
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.commit.commitNonSpecStalls 34 # The number of times commit has been forced to stall to communicate backwards
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.commit.commitSquashedInsts 29588 # The number of squashed insts skipped by commit
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.committedInsts_0 5624 # Number of Instructions Simulated
|
|
|
|
system.cpu.committedInsts_1 5623 # Number of Instructions Simulated
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.committedInsts_total 11247 # Number of Instructions Simulated
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.cpi_0 396.899716 # CPI: Cycles Per Instruction
|
|
|
|
system.cpu.cpi_1 396.970301 # CPI: Cycles Per Instruction
|
|
|
|
system.cpu.cpi_total 198.467502 # CPI: Total CPI of All Threads
|
|
|
|
system.cpu.dcache.ReadReq_accesses 3176 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.dcache.ReadReq_accesses_0 3176 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.dcache.ReadReq_avg_miss_latency 9976.257143 # average ReadReq miss latency
|
|
|
|
system.cpu.dcache.ReadReq_avg_miss_latency_0 9976.257143 # average ReadReq miss latency
|
|
|
|
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 10425.356784 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.dcache.ReadReq_avg_mshr_miss_latency_0 10425.356784 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.dcache.ReadReq_hits 2861 # number of ReadReq hits
|
|
|
|
system.cpu.dcache.ReadReq_hits_0 2861 # number of ReadReq hits
|
|
|
|
system.cpu.dcache.ReadReq_miss_latency 3142521 # number of ReadReq miss cycles
|
|
|
|
system.cpu.dcache.ReadReq_miss_latency_0 3142521 # number of ReadReq miss cycles
|
|
|
|
system.cpu.dcache.ReadReq_miss_rate 0.099181 # miss rate for ReadReq accesses
|
|
|
|
system.cpu.dcache.ReadReq_miss_rate_0 0.099181 # miss rate for ReadReq accesses
|
|
|
|
system.cpu.dcache.ReadReq_misses 315 # number of ReadReq misses
|
|
|
|
system.cpu.dcache.ReadReq_misses_0 315 # number of ReadReq misses
|
|
|
|
system.cpu.dcache.ReadReq_mshr_hits 116 # number of ReadReq MSHR hits
|
|
|
|
system.cpu.dcache.ReadReq_mshr_hits_0 116 # number of ReadReq MSHR hits
|
|
|
|
system.cpu.dcache.ReadReq_mshr_miss_latency 2074646 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.dcache.ReadReq_mshr_miss_latency_0 2074646 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.dcache.ReadReq_mshr_miss_rate 0.062657 # mshr miss rate for ReadReq accesses
|
|
|
|
system.cpu.dcache.ReadReq_mshr_miss_rate_0 0.062657 # mshr miss rate for ReadReq accesses
|
2006-11-13 06:24:22 +01:00
|
|
|
system.cpu.dcache.ReadReq_mshr_misses 199 # number of ReadReq MSHR misses
|
|
|
|
system.cpu.dcache.ReadReq_mshr_misses_0 199 # number of ReadReq MSHR misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.WriteReq_accesses 1624 # number of WriteReq accesses(hits+misses)
|
|
|
|
system.cpu.dcache.WriteReq_accesses_0 1624 # number of WriteReq accesses(hits+misses)
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.dcache.WriteReq_avg_miss_latency 6512.846154 # average WriteReq miss latency
|
|
|
|
system.cpu.dcache.WriteReq_avg_miss_latency_0 6512.846154 # average WriteReq miss latency
|
|
|
|
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 7776.006849 # average WriteReq mshr miss latency
|
|
|
|
system.cpu.dcache.WriteReq_avg_mshr_miss_latency_0 7776.006849 # average WriteReq mshr miss latency
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.dcache.WriteReq_hits 1117 # number of WriteReq hits
|
|
|
|
system.cpu.dcache.WriteReq_hits_0 1117 # number of WriteReq hits
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.dcache.WriteReq_miss_latency 3302013 # number of WriteReq miss cycles
|
|
|
|
system.cpu.dcache.WriteReq_miss_latency_0 3302013 # number of WriteReq miss cycles
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.dcache.WriteReq_miss_rate 0.312192 # miss rate for WriteReq accesses
|
|
|
|
system.cpu.dcache.WriteReq_miss_rate_0 0.312192 # miss rate for WriteReq accesses
|
|
|
|
system.cpu.dcache.WriteReq_misses 507 # number of WriteReq misses
|
|
|
|
system.cpu.dcache.WriteReq_misses_0 507 # number of WriteReq misses
|
|
|
|
system.cpu.dcache.WriteReq_mshr_hits 361 # number of WriteReq MSHR hits
|
|
|
|
system.cpu.dcache.WriteReq_mshr_hits_0 361 # number of WriteReq MSHR hits
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.dcache.WriteReq_mshr_miss_latency 1135297 # number of WriteReq MSHR miss cycles
|
|
|
|
system.cpu.dcache.WriteReq_mshr_miss_latency_0 1135297 # number of WriteReq MSHR miss cycles
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.dcache.WriteReq_mshr_miss_rate 0.089901 # mshr miss rate for WriteReq accesses
|
|
|
|
system.cpu.dcache.WriteReq_mshr_miss_rate_0 0.089901 # mshr miss rate for WriteReq accesses
|
|
|
|
system.cpu.dcache.WriteReq_mshr_misses 146 # number of WriteReq MSHR misses
|
|
|
|
system.cpu.dcache.WriteReq_mshr_misses_0 146 # number of WriteReq MSHR misses
|
2006-11-13 06:24:22 +01:00
|
|
|
system.cpu.dcache.avg_blocked_cycles_no_mshrs 3973 # average number of cycles each access was blocked
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.dcache.avg_blocked_cycles_no_targets 3613.488095 # average number of cycles each access was blocked
|
|
|
|
system.cpu.dcache.avg_refs 11.563953 # Average number of references to valid blocks.
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.dcache.blocked_no_mshrs 1 # number of cycles access was blocked
|
2006-11-13 06:24:22 +01:00
|
|
|
system.cpu.dcache.blocked_no_targets 84 # number of cycles access was blocked
|
|
|
|
system.cpu.dcache.blocked_cycles_no_mshrs 3973 # number of cycles access was blocked
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.dcache.blocked_cycles_no_targets 303533 # number of cycles access was blocked
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.dcache.cache_copies 0 # number of cache copies performed
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.dcache.demand_accesses 4800 # number of demand (read+write) accesses
|
|
|
|
system.cpu.dcache.demand_accesses_0 4800 # number of demand (read+write) accesses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.demand_accesses_1 0 # number of demand (read+write) accesses
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.dcache.demand_avg_miss_latency 7840.065693 # average overall miss latency
|
|
|
|
system.cpu.dcache.demand_avg_miss_latency_0 7840.065693 # average overall miss latency
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.demand_avg_miss_latency_1 <err: div-0> # average overall miss latency
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.dcache.demand_avg_mshr_miss_latency 9304.182609 # average overall mshr miss latency
|
|
|
|
system.cpu.dcache.demand_avg_mshr_miss_latency_0 9304.182609 # average overall mshr miss latency
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.demand_avg_mshr_miss_latency_1 <err: div-0> # average overall mshr miss latency
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.dcache.demand_hits 3978 # number of demand (read+write) hits
|
|
|
|
system.cpu.dcache.demand_hits_0 3978 # number of demand (read+write) hits
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.demand_hits_1 0 # number of demand (read+write) hits
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.dcache.demand_miss_latency 6444534 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.dcache.demand_miss_latency_0 6444534 # number of demand (read+write) miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.demand_miss_latency_1 0 # number of demand (read+write) miss cycles
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.dcache.demand_miss_rate 0.171250 # miss rate for demand accesses
|
|
|
|
system.cpu.dcache.demand_miss_rate_0 0.171250 # miss rate for demand accesses
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.dcache.demand_miss_rate_1 <err: div-0> # miss rate for demand accesses
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.dcache.demand_misses 822 # number of demand (read+write) misses
|
|
|
|
system.cpu.dcache.demand_misses_0 822 # number of demand (read+write) misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.demand_misses_1 0 # number of demand (read+write) misses
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.dcache.demand_mshr_hits 477 # number of demand (read+write) MSHR hits
|
|
|
|
system.cpu.dcache.demand_mshr_hits_0 477 # number of demand (read+write) MSHR hits
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.demand_mshr_hits_1 0 # number of demand (read+write) MSHR hits
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.dcache.demand_mshr_miss_latency 3209943 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.dcache.demand_mshr_miss_latency_0 3209943 # number of demand (read+write) MSHR miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.demand_mshr_miss_latency_1 0 # number of demand (read+write) MSHR miss cycles
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.dcache.demand_mshr_miss_rate 0.071875 # mshr miss rate for demand accesses
|
|
|
|
system.cpu.dcache.demand_mshr_miss_rate_0 0.071875 # mshr miss rate for demand accesses
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.dcache.demand_mshr_miss_rate_1 <err: div-0> # mshr miss rate for demand accesses
|
2006-11-13 06:24:22 +01:00
|
|
|
system.cpu.dcache.demand_mshr_misses 345 # number of demand (read+write) MSHR misses
|
|
|
|
system.cpu.dcache.demand_mshr_misses_0 345 # number of demand (read+write) MSHR misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.demand_mshr_misses_1 0 # number of demand (read+write) MSHR misses
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.dcache.fast_writes 0 # number of fast writes performed
|
|
|
|
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.dcache.mshr_cap_events_0 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.dcache.mshr_cap_events_1 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.dcache.overall_accesses 4800 # number of overall (read+write) accesses
|
|
|
|
system.cpu.dcache.overall_accesses_0 4800 # number of overall (read+write) accesses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.overall_accesses_1 0 # number of overall (read+write) accesses
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.dcache.overall_avg_miss_latency 7840.065693 # average overall miss latency
|
|
|
|
system.cpu.dcache.overall_avg_miss_latency_0 7840.065693 # average overall miss latency
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.overall_avg_miss_latency_1 <err: div-0> # average overall miss latency
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.dcache.overall_avg_mshr_miss_latency 9304.182609 # average overall mshr miss latency
|
|
|
|
system.cpu.dcache.overall_avg_mshr_miss_latency_0 9304.182609 # average overall mshr miss latency
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.overall_avg_mshr_miss_latency_1 <err: div-0> # average overall mshr miss latency
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.dcache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
|
|
|
|
system.cpu.dcache.overall_avg_mshr_uncacheable_latency_0 <err: div-0> # average overall mshr uncacheable latency
|
|
|
|
system.cpu.dcache.overall_avg_mshr_uncacheable_latency_1 <err: div-0> # average overall mshr uncacheable latency
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.dcache.overall_hits 3978 # number of overall hits
|
|
|
|
system.cpu.dcache.overall_hits_0 3978 # number of overall hits
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.overall_hits_1 0 # number of overall hits
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.dcache.overall_miss_latency 6444534 # number of overall miss cycles
|
|
|
|
system.cpu.dcache.overall_miss_latency_0 6444534 # number of overall miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.overall_miss_latency_1 0 # number of overall miss cycles
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.dcache.overall_miss_rate 0.171250 # miss rate for overall accesses
|
|
|
|
system.cpu.dcache.overall_miss_rate_0 0.171250 # miss rate for overall accesses
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.dcache.overall_miss_rate_1 <err: div-0> # miss rate for overall accesses
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.dcache.overall_misses 822 # number of overall misses
|
|
|
|
system.cpu.dcache.overall_misses_0 822 # number of overall misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.overall_misses_1 0 # number of overall misses
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.dcache.overall_mshr_hits 477 # number of overall MSHR hits
|
|
|
|
system.cpu.dcache.overall_mshr_hits_0 477 # number of overall MSHR hits
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.overall_mshr_hits_1 0 # number of overall MSHR hits
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.dcache.overall_mshr_miss_latency 3209943 # number of overall MSHR miss cycles
|
|
|
|
system.cpu.dcache.overall_mshr_miss_latency_0 3209943 # number of overall MSHR miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.overall_mshr_miss_latency_1 0 # number of overall MSHR miss cycles
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.dcache.overall_mshr_miss_rate 0.071875 # mshr miss rate for overall accesses
|
|
|
|
system.cpu.dcache.overall_mshr_miss_rate_0 0.071875 # mshr miss rate for overall accesses
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.dcache.overall_mshr_miss_rate_1 <err: div-0> # mshr miss rate for overall accesses
|
2006-11-13 06:24:22 +01:00
|
|
|
system.cpu.dcache.overall_mshr_misses 345 # number of overall MSHR misses
|
|
|
|
system.cpu.dcache.overall_mshr_misses_0 345 # number of overall MSHR misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.dcache.overall_mshr_misses_1 0 # number of overall MSHR misses
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.dcache.overall_mshr_uncacheable_latency_0 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.dcache.overall_mshr_uncacheable_latency_1 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.dcache.overall_mshr_uncacheable_misses_0 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.dcache.overall_mshr_uncacheable_misses_1 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cache
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr 0 # number of hwpf that were already in mshr
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher 0 # number of hwpf that were already in the prefetch queue
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer left
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_identified 0 # number of hwpf identified
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_issued 0 # number of hwpf issued
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit 0 # number of hwpf removed because MSHR allocated
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page
|
|
|
|
system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time
|
|
|
|
system.cpu.dcache.replacements 0 # number of replacements
|
|
|
|
system.cpu.dcache.replacements_0 0 # number of replacements
|
|
|
|
system.cpu.dcache.replacements_1 0 # number of replacements
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.dcache.sampled_refs 344 # Sample count of references to valid blocks.
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
|
|
|
system.cpu.dcache.soft_prefetch_mshr_full_0 0 # number of mshr full events for SW prefetching instrutions
|
|
|
|
system.cpu.dcache.soft_prefetch_mshr_full_1 0 # number of mshr full events for SW prefetching instrutions
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.dcache.tagsinuse 198.340517 # Cycle average of tags in use
|
|
|
|
system.cpu.dcache.total_refs 3978 # Total number of references to valid blocks.
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
|
|
|
system.cpu.dcache.writebacks 0 # number of writebacks
|
|
|
|
system.cpu.dcache.writebacks_0 0 # number of writebacks
|
|
|
|
system.cpu.dcache.writebacks_1 0 # number of writebacks
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.decode.DECODE:BlockedCycles 95932 # Number of cycles decode is blocked
|
|
|
|
system.cpu.decode.DECODE:BranchMispred 257 # Number of times decode detected a branch misprediction
|
|
|
|
system.cpu.decode.DECODE:BranchResolved 378 # Number of times decode resolved a branch
|
|
|
|
system.cpu.decode.DECODE:DecodedInsts 68233 # Number of instructions handled by decode
|
|
|
|
system.cpu.decode.DECODE:IdleCycles 264032 # Number of cycles decode is idle
|
|
|
|
system.cpu.decode.DECODE:RunCycles 12255 # Number of cycles decode is running
|
|
|
|
system.cpu.decode.DECODE:SquashCycles 5733 # Number of cycles decode is squashing
|
|
|
|
system.cpu.decode.DECODE:SquashedInsts 618 # Number of squashed instructions handled by decode
|
|
|
|
system.cpu.decode.DECODE:UnblockCycles 167 # Number of cycles decode is unblocking
|
|
|
|
system.cpu.fetch.Branches 12535 # Number of branches that fetch encountered
|
|
|
|
system.cpu.fetch.CacheLines 13184 # Number of cache lines fetched
|
|
|
|
system.cpu.fetch.Cycles 28123 # Number of cycles fetch has run and was not squashing or blocked
|
|
|
|
system.cpu.fetch.IcacheSquashes 886 # Number of outstanding Icache misses that were squashed
|
|
|
|
system.cpu.fetch.Insts 80687 # Number of instructions fetch has processed
|
|
|
|
system.cpu.fetch.SquashCycles 4911 # Number of cycles fetch has spent squashing
|
|
|
|
system.cpu.fetch.branchRate 0.066271 # Number of branch fetches per cycle
|
|
|
|
system.cpu.fetch.icacheStallCycles 53960 # Number of cycles fetch is stalled on an Icache miss
|
|
|
|
system.cpu.fetch.predictedBranches 7653 # Number of branches that fetch has predicted taken
|
|
|
|
system.cpu.fetch.rate 0.426584 # Number of inst fetches per cycle
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.fetch.rateDist.start_dist # Number of instructions fetched each cycle (Total)
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.fetch.rateDist.samples 189147
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.fetch.rateDist.min_value 0
|
2007-03-25 07:05:48 +02:00
|
|
|
0 174193 9209.40%
|
|
|
|
1 369 19.51%
|
|
|
|
2 281 14.86%
|
|
|
|
3 3638 192.34%
|
|
|
|
4 2283 120.70%
|
|
|
|
5 1005 53.13%
|
|
|
|
6 984 52.02%
|
|
|
|
7 2371 125.35%
|
|
|
|
8 4023 212.69%
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.fetch.rateDist.max_value 8
|
|
|
|
system.cpu.fetch.rateDist.end_dist
|
|
|
|
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.icache.ReadReq_accesses 13182 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.icache.ReadReq_accesses_0 13182 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.icache.ReadReq_avg_miss_latency 7732.322368 # average ReadReq miss latency
|
|
|
|
system.cpu.icache.ReadReq_avg_miss_latency_0 7732.322368 # average ReadReq miss latency
|
|
|
|
system.cpu.icache.ReadReq_avg_mshr_miss_latency 7128.205742 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.icache.ReadReq_avg_mshr_miss_latency_0 7128.205742 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.icache.ReadReq_hits 12270 # number of ReadReq hits
|
|
|
|
system.cpu.icache.ReadReq_hits_0 12270 # number of ReadReq hits
|
|
|
|
system.cpu.icache.ReadReq_miss_latency 7051878 # number of ReadReq miss cycles
|
|
|
|
system.cpu.icache.ReadReq_miss_latency_0 7051878 # number of ReadReq miss cycles
|
|
|
|
system.cpu.icache.ReadReq_miss_rate 0.069185 # miss rate for ReadReq accesses
|
|
|
|
system.cpu.icache.ReadReq_miss_rate_0 0.069185 # miss rate for ReadReq accesses
|
2006-11-13 06:24:22 +01:00
|
|
|
system.cpu.icache.ReadReq_misses 912 # number of ReadReq misses
|
|
|
|
system.cpu.icache.ReadReq_misses_0 912 # number of ReadReq misses
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.icache.ReadReq_mshr_hits 285 # number of ReadReq MSHR hits
|
|
|
|
system.cpu.icache.ReadReq_mshr_hits_0 285 # number of ReadReq MSHR hits
|
|
|
|
system.cpu.icache.ReadReq_mshr_miss_latency 4469385 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.icache.ReadReq_mshr_miss_latency_0 4469385 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.icache.ReadReq_mshr_miss_rate 0.047565 # mshr miss rate for ReadReq accesses
|
|
|
|
system.cpu.icache.ReadReq_mshr_miss_rate_0 0.047565 # mshr miss rate for ReadReq accesses
|
|
|
|
system.cpu.icache.ReadReq_mshr_misses 627 # number of ReadReq MSHR misses
|
|
|
|
system.cpu.icache.ReadReq_mshr_misses_0 627 # number of ReadReq MSHR misses
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.icache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.icache.avg_blocked_cycles_no_targets 5603.944444 # average number of cycles each access was blocked
|
|
|
|
system.cpu.icache.avg_refs 19.569378 # Average number of references to valid blocks.
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.icache.blocked_no_mshrs 0 # number of cycles access was blocked
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.icache.blocked_no_targets 18 # number of cycles access was blocked
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.icache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.icache.blocked_cycles_no_targets 100871 # number of cycles access was blocked
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.icache.cache_copies 0 # number of cache copies performed
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.icache.demand_accesses 13182 # number of demand (read+write) accesses
|
|
|
|
system.cpu.icache.demand_accesses_0 13182 # number of demand (read+write) accesses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.demand_accesses_1 0 # number of demand (read+write) accesses
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.icache.demand_avg_miss_latency 7732.322368 # average overall miss latency
|
|
|
|
system.cpu.icache.demand_avg_miss_latency_0 7732.322368 # average overall miss latency
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.demand_avg_miss_latency_1 <err: div-0> # average overall miss latency
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.icache.demand_avg_mshr_miss_latency 7128.205742 # average overall mshr miss latency
|
|
|
|
system.cpu.icache.demand_avg_mshr_miss_latency_0 7128.205742 # average overall mshr miss latency
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.demand_avg_mshr_miss_latency_1 <err: div-0> # average overall mshr miss latency
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.icache.demand_hits 12270 # number of demand (read+write) hits
|
|
|
|
system.cpu.icache.demand_hits_0 12270 # number of demand (read+write) hits
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.demand_hits_1 0 # number of demand (read+write) hits
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.icache.demand_miss_latency 7051878 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.icache.demand_miss_latency_0 7051878 # number of demand (read+write) miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.demand_miss_latency_1 0 # number of demand (read+write) miss cycles
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.icache.demand_miss_rate 0.069185 # miss rate for demand accesses
|
|
|
|
system.cpu.icache.demand_miss_rate_0 0.069185 # miss rate for demand accesses
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.icache.demand_miss_rate_1 <err: div-0> # miss rate for demand accesses
|
2006-11-13 06:24:22 +01:00
|
|
|
system.cpu.icache.demand_misses 912 # number of demand (read+write) misses
|
|
|
|
system.cpu.icache.demand_misses_0 912 # number of demand (read+write) misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.demand_misses_1 0 # number of demand (read+write) misses
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.icache.demand_mshr_hits 285 # number of demand (read+write) MSHR hits
|
|
|
|
system.cpu.icache.demand_mshr_hits_0 285 # number of demand (read+write) MSHR hits
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.demand_mshr_hits_1 0 # number of demand (read+write) MSHR hits
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.icache.demand_mshr_miss_latency 4469385 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.icache.demand_mshr_miss_latency_0 4469385 # number of demand (read+write) MSHR miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.demand_mshr_miss_latency_1 0 # number of demand (read+write) MSHR miss cycles
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.icache.demand_mshr_miss_rate 0.047565 # mshr miss rate for demand accesses
|
|
|
|
system.cpu.icache.demand_mshr_miss_rate_0 0.047565 # mshr miss rate for demand accesses
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.icache.demand_mshr_miss_rate_1 <err: div-0> # mshr miss rate for demand accesses
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.icache.demand_mshr_misses 627 # number of demand (read+write) MSHR misses
|
|
|
|
system.cpu.icache.demand_mshr_misses_0 627 # number of demand (read+write) MSHR misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.demand_mshr_misses_1 0 # number of demand (read+write) MSHR misses
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.icache.fast_writes 0 # number of fast writes performed
|
|
|
|
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.icache.mshr_cap_events_0 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.icache.mshr_cap_events_1 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.icache.overall_accesses 13182 # number of overall (read+write) accesses
|
|
|
|
system.cpu.icache.overall_accesses_0 13182 # number of overall (read+write) accesses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.overall_accesses_1 0 # number of overall (read+write) accesses
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.icache.overall_avg_miss_latency 7732.322368 # average overall miss latency
|
|
|
|
system.cpu.icache.overall_avg_miss_latency_0 7732.322368 # average overall miss latency
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.overall_avg_miss_latency_1 <err: div-0> # average overall miss latency
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.icache.overall_avg_mshr_miss_latency 7128.205742 # average overall mshr miss latency
|
|
|
|
system.cpu.icache.overall_avg_mshr_miss_latency_0 7128.205742 # average overall mshr miss latency
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.overall_avg_mshr_miss_latency_1 <err: div-0> # average overall mshr miss latency
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.icache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
|
|
|
|
system.cpu.icache.overall_avg_mshr_uncacheable_latency_0 <err: div-0> # average overall mshr uncacheable latency
|
|
|
|
system.cpu.icache.overall_avg_mshr_uncacheable_latency_1 <err: div-0> # average overall mshr uncacheable latency
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.icache.overall_hits 12270 # number of overall hits
|
|
|
|
system.cpu.icache.overall_hits_0 12270 # number of overall hits
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.overall_hits_1 0 # number of overall hits
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.icache.overall_miss_latency 7051878 # number of overall miss cycles
|
|
|
|
system.cpu.icache.overall_miss_latency_0 7051878 # number of overall miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.overall_miss_latency_1 0 # number of overall miss cycles
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.icache.overall_miss_rate 0.069185 # miss rate for overall accesses
|
|
|
|
system.cpu.icache.overall_miss_rate_0 0.069185 # miss rate for overall accesses
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.icache.overall_miss_rate_1 <err: div-0> # miss rate for overall accesses
|
2006-11-13 06:24:22 +01:00
|
|
|
system.cpu.icache.overall_misses 912 # number of overall misses
|
|
|
|
system.cpu.icache.overall_misses_0 912 # number of overall misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.overall_misses_1 0 # number of overall misses
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.icache.overall_mshr_hits 285 # number of overall MSHR hits
|
|
|
|
system.cpu.icache.overall_mshr_hits_0 285 # number of overall MSHR hits
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.overall_mshr_hits_1 0 # number of overall MSHR hits
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.icache.overall_mshr_miss_latency 4469385 # number of overall MSHR miss cycles
|
|
|
|
system.cpu.icache.overall_mshr_miss_latency_0 4469385 # number of overall MSHR miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.overall_mshr_miss_latency_1 0 # number of overall MSHR miss cycles
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.icache.overall_mshr_miss_rate 0.047565 # mshr miss rate for overall accesses
|
|
|
|
system.cpu.icache.overall_mshr_miss_rate_0 0.047565 # mshr miss rate for overall accesses
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.icache.overall_mshr_miss_rate_1 <err: div-0> # mshr miss rate for overall accesses
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.icache.overall_mshr_misses 627 # number of overall MSHR misses
|
|
|
|
system.cpu.icache.overall_mshr_misses_0 627 # number of overall MSHR misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.icache.overall_mshr_misses_1 0 # number of overall MSHR misses
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.icache.overall_mshr_uncacheable_latency_0 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.icache.overall_mshr_uncacheable_latency_1 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.icache.overall_mshr_uncacheable_misses_0 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.icache.overall_mshr_uncacheable_misses_1 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cache
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_already_in_mshr 0 # number of hwpf that were already in mshr
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher 0 # number of hwpf that were already in the prefetch queue
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer left
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_identified 0 # number of hwpf identified
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_issued 0 # number of hwpf issued
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit 0 # number of hwpf removed because MSHR allocated
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page
|
|
|
|
system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time
|
2006-10-14 00:59:29 +02:00
|
|
|
system.cpu.icache.replacements 6 # number of replacements
|
|
|
|
system.cpu.icache.replacements_0 6 # number of replacements
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.icache.replacements_1 0 # number of replacements
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.icache.sampled_refs 627 # Sample count of references to valid blocks.
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
|
|
|
system.cpu.icache.soft_prefetch_mshr_full_0 0 # number of mshr full events for SW prefetching instrutions
|
|
|
|
system.cpu.icache.soft_prefetch_mshr_full_1 0 # number of mshr full events for SW prefetching instrutions
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.icache.tagsinuse 288.361956 # Cycle average of tags in use
|
|
|
|
system.cpu.icache.total_refs 12270 # Total number of references to valid blocks.
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
|
|
|
system.cpu.icache.writebacks 0 # number of writebacks
|
|
|
|
system.cpu.icache.writebacks_0 0 # number of writebacks
|
|
|
|
system.cpu.icache.writebacks_1 0 # number of writebacks
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.idleCycles 2043018 # Total number of cycles that the CPU has spent unscheduled due to idling
|
|
|
|
system.cpu.iew.EXEC:branches 4024 # Number of branches executed
|
|
|
|
system.cpu.iew.EXEC:branches_0 1569 # Number of branches executed
|
|
|
|
system.cpu.iew.EXEC:branches_1 2455 # Number of branches executed
|
2006-11-13 06:24:22 +01:00
|
|
|
system.cpu.iew.EXEC:nop 84 # number of nop insts executed
|
|
|
|
system.cpu.iew.EXEC:nop_0 42 # number of nop insts executed
|
|
|
|
system.cpu.iew.EXEC:nop_1 42 # number of nop insts executed
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.iew.EXEC:rate 0.144523 # Inst execution rate
|
|
|
|
system.cpu.iew.EXEC:refs 11361 # number of memory reference insts executed
|
|
|
|
system.cpu.iew.EXEC:refs_0 4575 # number of memory reference insts executed
|
|
|
|
system.cpu.iew.EXEC:refs_1 6786 # number of memory reference insts executed
|
|
|
|
system.cpu.iew.EXEC:stores 3833 # Number of stores executed
|
|
|
|
system.cpu.iew.EXEC:stores_0 1337 # Number of stores executed
|
|
|
|
system.cpu.iew.EXEC:stores_1 2496 # Number of stores executed
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iew.EXEC:swp 0 # number of swp insts executed
|
|
|
|
system.cpu.iew.EXEC:swp_0 0 # number of swp insts executed
|
|
|
|
system.cpu.iew.EXEC:swp_1 0 # number of swp insts executed
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.iew.WB:consumers 12385 # num instructions consuming a value
|
|
|
|
system.cpu.iew.WB:consumers_0 5750 # num instructions consuming a value
|
|
|
|
system.cpu.iew.WB:consumers_1 6635 # num instructions consuming a value
|
|
|
|
system.cpu.iew.WB:count 22604 # cumulative count of insts written-back
|
|
|
|
system.cpu.iew.WB:count_0 10240 # cumulative count of insts written-back
|
|
|
|
system.cpu.iew.WB:count_1 12364 # cumulative count of insts written-back
|
|
|
|
system.cpu.iew.WB:fanout 0.811385 # average fanout of values written-back
|
|
|
|
system.cpu.iew.WB:fanout_0 0.800522 # average fanout of values written-back
|
|
|
|
system.cpu.iew.WB:fanout_1 0.820799 # average fanout of values written-back
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iew.WB:penalized 0 # number of instrctions required to write to 'other' IQ
|
|
|
|
system.cpu.iew.WB:penalized_0 0 # number of instrctions required to write to 'other' IQ
|
|
|
|
system.cpu.iew.WB:penalized_1 0 # number of instrctions required to write to 'other' IQ
|
|
|
|
system.cpu.iew.WB:penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
|
|
|
|
system.cpu.iew.WB:penalized_rate_0 0 # fraction of instructions written-back that wrote to 'other' IQ
|
|
|
|
system.cpu.iew.WB:penalized_rate_1 0 # fraction of instructions written-back that wrote to 'other' IQ
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.iew.WB:producers 10049 # num instructions producing a value
|
|
|
|
system.cpu.iew.WB:producers_0 4603 # num instructions producing a value
|
|
|
|
system.cpu.iew.WB:producers_1 5446 # num instructions producing a value
|
|
|
|
system.cpu.iew.WB:rate 0.119505 # insts written-back per cycle
|
|
|
|
system.cpu.iew.WB:rate_0 0.054138 # insts written-back per cycle
|
|
|
|
system.cpu.iew.WB:rate_1 0.065367 # insts written-back per cycle
|
|
|
|
system.cpu.iew.WB:sent 22763 # cumulative count of insts sent to commit
|
|
|
|
system.cpu.iew.WB:sent_0 10322 # cumulative count of insts sent to commit
|
|
|
|
system.cpu.iew.WB:sent_1 12441 # cumulative count of insts sent to commit
|
|
|
|
system.cpu.iew.branchMispredicts 1027 # Number of branch mispredicts detected at execute
|
|
|
|
system.cpu.iew.iewBlockCycles 60103 # Number of cycles IEW is blocking
|
|
|
|
system.cpu.iew.iewDispLoadInsts 8942 # Number of dispatched load instructions
|
|
|
|
system.cpu.iew.iewDispNonSpecInsts 41 # Number of dispatched non-speculative instructions
|
|
|
|
system.cpu.iew.iewDispSquashedInsts 5344 # Number of squashed instructions skipped by dispatch
|
|
|
|
system.cpu.iew.iewDispStoreInsts 6219 # Number of dispatched store instructions
|
|
|
|
system.cpu.iew.iewDispatchedInsts 40858 # Number of instructions dispatched to IQ
|
|
|
|
system.cpu.iew.iewExecLoadInsts 7528 # Number of load instructions executed
|
|
|
|
system.cpu.iew.iewExecLoadInsts_0 3238 # Number of load instructions executed
|
|
|
|
system.cpu.iew.iewExecLoadInsts_1 4290 # Number of load instructions executed
|
|
|
|
system.cpu.iew.iewExecSquashedInsts 872 # Number of squashed instructions skipped in execute
|
|
|
|
system.cpu.iew.iewExecutedInsts 27336 # Number of executed instructions
|
|
|
|
system.cpu.iew.iewIQFullEvents 45 # Number of times the IQ has become full, causing a stall
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.iew.iewLSQFullEvents 4 # Number of times the LSQ has become full, causing a stall
|
|
|
|
system.cpu.iew.iewSquashCycles 5733 # Number of cycles IEW is squashing
|
|
|
|
system.cpu.iew.iewUnblockCycles 122 # Number of cycles IEW is unblocking
|
|
|
|
system.cpu.iew.lsq.thread.0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
|
|
|
|
system.cpu.iew.lsq.thread.0.cacheBlocked 1584 # Number of times an access to memory failed due to the cache being blocked
|
|
|
|
system.cpu.iew.lsq.thread.0.forwLoads 65 # Number of loads that had data forwarded from stores
|
|
|
|
system.cpu.iew.lsq.thread.0.ignoredResponses 10 # Number of memory responses ignored because the instruction is squashed
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iew.lsq.thread.0.invAddrLoads 0 # Number of loads ignored due to an invalid address
|
|
|
|
system.cpu.iew.lsq.thread.0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.iew.lsq.thread.0.memOrderViolation 56 # Number of memory ordering violations
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.iew.lsq.thread.0.rescheduledLoads 1 # Number of loads that were rescheduled
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.iew.lsq.thread.0.squashedLoads 2678 # Number of loads squashed
|
|
|
|
system.cpu.iew.lsq.thread.0.squashedStores 968 # Number of stores squashed
|
|
|
|
system.cpu.iew.lsq.thread.1.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
|
|
|
|
system.cpu.iew.lsq.thread.1.cacheBlocked 2643 # Number of times an access to memory failed due to the cache being blocked
|
|
|
|
system.cpu.iew.lsq.thread.1.forwLoads 67 # Number of loads that had data forwarded from stores
|
|
|
|
system.cpu.iew.lsq.thread.1.ignoredResponses 7 # Number of memory responses ignored because the instruction is squashed
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iew.lsq.thread.1.invAddrLoads 0 # Number of loads ignored due to an invalid address
|
|
|
|
system.cpu.iew.lsq.thread.1.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.iew.lsq.thread.1.memOrderViolation 54 # Number of memory ordering violations
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iew.lsq.thread.1.rescheduledLoads 1 # Number of loads that were rescheduled
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.iew.lsq.thread.1.squashedLoads 4306 # Number of loads squashed
|
|
|
|
system.cpu.iew.lsq.thread.1.squashedStores 3627 # Number of stores squashed
|
|
|
|
system.cpu.iew.memOrderViolationEvents 110 # Number of memory order violations
|
|
|
|
system.cpu.iew.predictedNotTakenIncorrect 796 # Number of branches that were predicted not taken incorrectly
|
|
|
|
system.cpu.iew.predictedTakenIncorrect 231 # Number of branches that were predicted taken incorrectly
|
|
|
|
system.cpu.ipc_0 0.002520 # IPC: Instructions Per Cycle
|
|
|
|
system.cpu.ipc_1 0.002519 # IPC: Instructions Per Cycle
|
|
|
|
system.cpu.ipc_total 0.005039 # IPC: Total IPC of All Threads
|
|
|
|
system.cpu.iq.ISSUE:FU_type_0 12578 # Type of FU issued
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iq.ISSUE:FU_type_0.start_dist
|
2007-03-25 07:05:48 +02:00
|
|
|
(null) 2 0.02% # Type of FU issued
|
|
|
|
IntAlu 7865 62.53% # Type of FU issued
|
2006-11-06 02:42:05 +01:00
|
|
|
IntMult 1 0.01% # Type of FU issued
|
|
|
|
IntDiv 0 0.00% # Type of FU issued
|
2007-03-25 07:05:48 +02:00
|
|
|
FloatAdd 2 0.02% # Type of FU issued
|
2006-11-06 02:42:05 +01:00
|
|
|
FloatCmp 0 0.00% # Type of FU issued
|
|
|
|
FloatCvt 0 0.00% # Type of FU issued
|
|
|
|
FloatMult 0 0.00% # Type of FU issued
|
|
|
|
FloatDiv 0 0.00% # Type of FU issued
|
|
|
|
FloatSqrt 0 0.00% # Type of FU issued
|
2007-03-25 07:05:48 +02:00
|
|
|
MemRead 3344 26.59% # Type of FU issued
|
|
|
|
MemWrite 1364 10.84% # Type of FU issued
|
2006-11-06 02:42:05 +01:00
|
|
|
IprAccess 0 0.00% # Type of FU issued
|
|
|
|
InstPrefetch 0 0.00% # Type of FU issued
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iq.ISSUE:FU_type_0.end_dist
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.iq.ISSUE:FU_type_1 15630 # Type of FU issued
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iq.ISSUE:FU_type_1.start_dist
|
2007-03-25 07:05:48 +02:00
|
|
|
(null) 2 0.01% # Type of FU issued
|
|
|
|
IntAlu 8707 55.71% # Type of FU issued
|
2006-10-06 10:23:27 +02:00
|
|
|
IntMult 1 0.01% # Type of FU issued
|
|
|
|
IntDiv 0 0.00% # Type of FU issued
|
2007-03-25 07:05:48 +02:00
|
|
|
FloatAdd 2 0.01% # Type of FU issued
|
2006-10-06 10:23:27 +02:00
|
|
|
FloatCmp 0 0.00% # Type of FU issued
|
|
|
|
FloatCvt 0 0.00% # Type of FU issued
|
|
|
|
FloatMult 0 0.00% # Type of FU issued
|
|
|
|
FloatDiv 0 0.00% # Type of FU issued
|
|
|
|
FloatSqrt 0 0.00% # Type of FU issued
|
2007-03-25 07:05:48 +02:00
|
|
|
MemRead 4394 28.11% # Type of FU issued
|
|
|
|
MemWrite 2524 16.15% # Type of FU issued
|
2006-10-06 10:23:27 +02:00
|
|
|
IprAccess 0 0.00% # Type of FU issued
|
|
|
|
InstPrefetch 0 0.00% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type_1.end_dist
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.iq.ISSUE:FU_type 28208 # Type of FU issued
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iq.ISSUE:FU_type.start_dist
|
2006-10-14 00:59:29 +02:00
|
|
|
(null) 4 0.01% # Type of FU issued
|
2007-03-25 07:05:48 +02:00
|
|
|
IntAlu 16572 58.75% # Type of FU issued
|
2006-10-06 10:23:27 +02:00
|
|
|
IntMult 2 0.01% # Type of FU issued
|
|
|
|
IntDiv 0 0.00% # Type of FU issued
|
2006-10-14 00:59:29 +02:00
|
|
|
FloatAdd 4 0.01% # Type of FU issued
|
2006-10-06 10:23:27 +02:00
|
|
|
FloatCmp 0 0.00% # Type of FU issued
|
|
|
|
FloatCvt 0 0.00% # Type of FU issued
|
|
|
|
FloatMult 0 0.00% # Type of FU issued
|
|
|
|
FloatDiv 0 0.00% # Type of FU issued
|
|
|
|
FloatSqrt 0 0.00% # Type of FU issued
|
2007-03-25 07:05:48 +02:00
|
|
|
MemRead 7738 27.43% # Type of FU issued
|
|
|
|
MemWrite 3888 13.78% # Type of FU issued
|
2006-10-06 10:23:27 +02:00
|
|
|
IprAccess 0 0.00% # Type of FU issued
|
|
|
|
InstPrefetch 0 0.00% # Type of FU issued
|
|
|
|
system.cpu.iq.ISSUE:FU_type.end_dist
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.iq.ISSUE:fu_busy_cnt 149 # FU busy when requested
|
|
|
|
system.cpu.iq.ISSUE:fu_busy_cnt_0 72 # FU busy when requested
|
|
|
|
system.cpu.iq.ISSUE:fu_busy_cnt_1 77 # FU busy when requested
|
|
|
|
system.cpu.iq.ISSUE:fu_busy_rate 0.005282 # FU busy rate (busy events/executed inst)
|
|
|
|
system.cpu.iq.ISSUE:fu_busy_rate_0 0.002552 # FU busy rate (busy events/executed inst)
|
|
|
|
system.cpu.iq.ISSUE:fu_busy_rate_1 0.002730 # FU busy rate (busy events/executed inst)
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iq.ISSUE:fu_full.start_dist
|
|
|
|
(null) 0 0.00% # attempts to use FU when none available
|
2007-03-25 07:05:48 +02:00
|
|
|
IntAlu 1 0.67% # attempts to use FU when none available
|
2006-10-06 10:23:27 +02:00
|
|
|
IntMult 0 0.00% # attempts to use FU when none available
|
|
|
|
IntDiv 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatAdd 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatCmp 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatCvt 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatMult 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatDiv 0 0.00% # attempts to use FU when none available
|
|
|
|
FloatSqrt 0 0.00% # attempts to use FU when none available
|
2007-03-25 07:05:48 +02:00
|
|
|
MemRead 83 55.70% # attempts to use FU when none available
|
|
|
|
MemWrite 65 43.62% # attempts to use FU when none available
|
2006-10-06 10:23:27 +02:00
|
|
|
IprAccess 0 0.00% # attempts to use FU when none available
|
|
|
|
InstPrefetch 0 0.00% # attempts to use FU when none available
|
|
|
|
system.cpu.iq.ISSUE:fu_full.end_dist
|
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle.start_dist # Number of insts issued each cycle
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle.samples 189147
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle.min_value 0
|
2007-03-25 07:05:48 +02:00
|
|
|
0 174626 9232.29%
|
|
|
|
1 7072 373.89%
|
|
|
|
2 3403 179.91%
|
|
|
|
3 2709 143.22%
|
|
|
|
4 713 37.70%
|
|
|
|
5 443 23.42%
|
|
|
|
6 143 7.56%
|
|
|
|
7 26 1.37%
|
|
|
|
8 12 0.63%
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle.max_value 8
|
|
|
|
system.cpu.iq.ISSUE:issued_per_cycle.end_dist
|
|
|
|
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.iq.ISSUE:rate 0.149133 # Inst issue rate
|
|
|
|
system.cpu.iq.iqInstsAdded 40733 # Number of instructions added to the IQ (excludes non-spec)
|
|
|
|
system.cpu.iq.iqInstsIssued 28208 # Number of instructions issued
|
|
|
|
system.cpu.iq.iqNonSpecInstsAdded 41 # Number of non-speculative instructions added to the IQ
|
|
|
|
system.cpu.iq.iqSquashedInstsExamined 28495 # Number of squashed instructions iterated over during squash; mainly for profiling
|
|
|
|
system.cpu.iq.iqSquashedInstsIssued 192 # Number of squashed instructions issued
|
|
|
|
system.cpu.iq.iqSquashedNonSpecRemoved 7 # Number of squashed non-spec instructions that were removed
|
|
|
|
system.cpu.iq.iqSquashedOperandsExamined 21369 # Number of squashed operands that are examined and possibly removed from graph
|
|
|
|
system.cpu.l2cache.ReadReq_accesses 970 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.l2cache.ReadReq_accesses_0 970 # number of ReadReq accesses(hits+misses)
|
|
|
|
system.cpu.l2cache.ReadReq_avg_miss_latency 6748.795876 # average ReadReq miss latency
|
|
|
|
system.cpu.l2cache.ReadReq_avg_miss_latency_0 6748.795876 # average ReadReq miss latency
|
|
|
|
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 3604.818557 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency_0 3604.818557 # average ReadReq mshr miss latency
|
|
|
|
system.cpu.l2cache.ReadReq_miss_latency 6546332 # number of ReadReq miss cycles
|
|
|
|
system.cpu.l2cache.ReadReq_miss_latency_0 6546332 # number of ReadReq miss cycles
|
2006-11-23 02:20:38 +01:00
|
|
|
system.cpu.l2cache.ReadReq_miss_rate 1 # miss rate for ReadReq accesses
|
|
|
|
system.cpu.l2cache.ReadReq_miss_rate_0 1 # miss rate for ReadReq accesses
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.l2cache.ReadReq_misses 970 # number of ReadReq misses
|
|
|
|
system.cpu.l2cache.ReadReq_misses_0 970 # number of ReadReq misses
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_latency 3496674 # number of ReadReq MSHR miss cycles
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_latency_0 3496674 # number of ReadReq MSHR miss cycles
|
2006-11-23 02:20:38 +01:00
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_rate 1 # mshr miss rate for ReadReq accesses
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_miss_rate_0 1 # mshr miss rate for ReadReq accesses
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.l2cache.ReadReq_mshr_misses 970 # number of ReadReq MSHR misses
|
|
|
|
system.cpu.l2cache.ReadReq_mshr_misses_0 970 # number of ReadReq MSHR misses
|
2006-10-10 17:04:05 +02:00
|
|
|
system.cpu.l2cache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
|
|
|
|
system.cpu.l2cache.avg_blocked_cycles_no_targets <err: div-0> # average number of cycles each access was blocked
|
2006-11-23 02:20:38 +01:00
|
|
|
system.cpu.l2cache.avg_refs 0 # Average number of references to valid blocks.
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.l2cache.blocked_no_mshrs 0 # number of cycles access was blocked
|
|
|
|
system.cpu.l2cache.blocked_no_targets 0 # number of cycles access was blocked
|
|
|
|
system.cpu.l2cache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked
|
|
|
|
system.cpu.l2cache.blocked_cycles_no_targets 0 # number of cycles access was blocked
|
|
|
|
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.l2cache.demand_accesses 970 # number of demand (read+write) accesses
|
|
|
|
system.cpu.l2cache.demand_accesses_0 970 # number of demand (read+write) accesses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.demand_accesses_1 0 # number of demand (read+write) accesses
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.l2cache.demand_avg_miss_latency 6748.795876 # average overall miss latency
|
|
|
|
system.cpu.l2cache.demand_avg_miss_latency_0 6748.795876 # average overall miss latency
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.demand_avg_miss_latency_1 <err: div-0> # average overall miss latency
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.l2cache.demand_avg_mshr_miss_latency 3604.818557 # average overall mshr miss latency
|
|
|
|
system.cpu.l2cache.demand_avg_mshr_miss_latency_0 3604.818557 # average overall mshr miss latency
|
2006-10-09 03:08:27 +02:00
|
|
|
system.cpu.l2cache.demand_avg_mshr_miss_latency_1 <err: div-0> # average overall mshr miss latency
|
2006-11-23 02:20:38 +01:00
|
|
|
system.cpu.l2cache.demand_hits 0 # number of demand (read+write) hits
|
|
|
|
system.cpu.l2cache.demand_hits_0 0 # number of demand (read+write) hits
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.demand_hits_1 0 # number of demand (read+write) hits
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.l2cache.demand_miss_latency 6546332 # number of demand (read+write) miss cycles
|
|
|
|
system.cpu.l2cache.demand_miss_latency_0 6546332 # number of demand (read+write) miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.demand_miss_latency_1 0 # number of demand (read+write) miss cycles
|
2006-11-23 02:20:38 +01:00
|
|
|
system.cpu.l2cache.demand_miss_rate 1 # miss rate for demand accesses
|
|
|
|
system.cpu.l2cache.demand_miss_rate_0 1 # miss rate for demand accesses
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.l2cache.demand_miss_rate_1 <err: div-0> # miss rate for demand accesses
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.l2cache.demand_misses 970 # number of demand (read+write) misses
|
|
|
|
system.cpu.l2cache.demand_misses_0 970 # number of demand (read+write) misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.demand_misses_1 0 # number of demand (read+write) misses
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
|
|
|
|
system.cpu.l2cache.demand_mshr_hits_0 0 # number of demand (read+write) MSHR hits
|
|
|
|
system.cpu.l2cache.demand_mshr_hits_1 0 # number of demand (read+write) MSHR hits
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.l2cache.demand_mshr_miss_latency 3496674 # number of demand (read+write) MSHR miss cycles
|
|
|
|
system.cpu.l2cache.demand_mshr_miss_latency_0 3496674 # number of demand (read+write) MSHR miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.demand_mshr_miss_latency_1 0 # number of demand (read+write) MSHR miss cycles
|
2006-11-23 02:20:38 +01:00
|
|
|
system.cpu.l2cache.demand_mshr_miss_rate 1 # mshr miss rate for demand accesses
|
|
|
|
system.cpu.l2cache.demand_mshr_miss_rate_0 1 # mshr miss rate for demand accesses
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.l2cache.demand_mshr_miss_rate_1 <err: div-0> # mshr miss rate for demand accesses
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.l2cache.demand_mshr_misses 970 # number of demand (read+write) MSHR misses
|
|
|
|
system.cpu.l2cache.demand_mshr_misses_0 970 # number of demand (read+write) MSHR misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.demand_mshr_misses_1 0 # number of demand (read+write) MSHR misses
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
|
|
|
|
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.l2cache.mshr_cap_events_0 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.l2cache.mshr_cap_events_1 0 # number of times MSHR cap was activated
|
|
|
|
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.l2cache.overall_accesses 970 # number of overall (read+write) accesses
|
|
|
|
system.cpu.l2cache.overall_accesses_0 970 # number of overall (read+write) accesses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.overall_accesses_1 0 # number of overall (read+write) accesses
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.l2cache.overall_avg_miss_latency 6748.795876 # average overall miss latency
|
|
|
|
system.cpu.l2cache.overall_avg_miss_latency_0 6748.795876 # average overall miss latency
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.overall_avg_miss_latency_1 <err: div-0> # average overall miss latency
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.l2cache.overall_avg_mshr_miss_latency 3604.818557 # average overall mshr miss latency
|
|
|
|
system.cpu.l2cache.overall_avg_mshr_miss_latency_0 3604.818557 # average overall mshr miss latency
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.overall_avg_mshr_miss_latency_1 <err: div-0> # average overall mshr miss latency
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
|
|
|
|
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency_0 <err: div-0> # average overall mshr uncacheable latency
|
|
|
|
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency_1 <err: div-0> # average overall mshr uncacheable latency
|
2006-11-23 02:20:38 +01:00
|
|
|
system.cpu.l2cache.overall_hits 0 # number of overall hits
|
|
|
|
system.cpu.l2cache.overall_hits_0 0 # number of overall hits
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.overall_hits_1 0 # number of overall hits
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.l2cache.overall_miss_latency 6546332 # number of overall miss cycles
|
|
|
|
system.cpu.l2cache.overall_miss_latency_0 6546332 # number of overall miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.overall_miss_latency_1 0 # number of overall miss cycles
|
2006-11-23 02:20:38 +01:00
|
|
|
system.cpu.l2cache.overall_miss_rate 1 # miss rate for overall accesses
|
|
|
|
system.cpu.l2cache.overall_miss_rate_0 1 # miss rate for overall accesses
|
|
|
|
system.cpu.l2cache.overall_miss_rate_1 <err: div-0> # miss rate for overall accesses
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.l2cache.overall_misses 970 # number of overall misses
|
|
|
|
system.cpu.l2cache.overall_misses_0 970 # number of overall misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.overall_misses_1 0 # number of overall misses
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
|
|
|
|
system.cpu.l2cache.overall_mshr_hits_0 0 # number of overall MSHR hits
|
|
|
|
system.cpu.l2cache.overall_mshr_hits_1 0 # number of overall MSHR hits
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.l2cache.overall_mshr_miss_latency 3496674 # number of overall MSHR miss cycles
|
|
|
|
system.cpu.l2cache.overall_mshr_miss_latency_0 3496674 # number of overall MSHR miss cycles
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.overall_mshr_miss_latency_1 0 # number of overall MSHR miss cycles
|
2006-11-23 02:20:38 +01:00
|
|
|
system.cpu.l2cache.overall_mshr_miss_rate 1 # mshr miss rate for overall accesses
|
|
|
|
system.cpu.l2cache.overall_mshr_miss_rate_0 1 # mshr miss rate for overall accesses
|
2006-11-06 02:42:05 +01:00
|
|
|
system.cpu.l2cache.overall_mshr_miss_rate_1 <err: div-0> # mshr miss rate for overall accesses
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.l2cache.overall_mshr_misses 970 # number of overall MSHR misses
|
|
|
|
system.cpu.l2cache.overall_mshr_misses_0 970 # number of overall MSHR misses
|
2006-10-07 18:58:37 +02:00
|
|
|
system.cpu.l2cache.overall_mshr_misses_1 0 # number of overall MSHR misses
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.l2cache.overall_mshr_uncacheable_latency_0 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.l2cache.overall_mshr_uncacheable_latency_1 0 # number of overall MSHR uncacheable cycles
|
|
|
|
system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.l2cache.overall_mshr_uncacheable_misses_0 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.l2cache.overall_mshr_uncacheable_misses_1 0 # number of overall MSHR uncacheable misses
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cache
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr 0 # number of hwpf that were already in mshr
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher 0 # number of hwpf that were already in the prefetch queue
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer left
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_identified 0 # number of hwpf identified
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_issued 0 # number of hwpf issued
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit 0 # number of hwpf removed because MSHR allocated
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page
|
|
|
|
system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time
|
|
|
|
system.cpu.l2cache.replacements 0 # number of replacements
|
|
|
|
system.cpu.l2cache.replacements_0 0 # number of replacements
|
|
|
|
system.cpu.l2cache.replacements_1 0 # number of replacements
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.l2cache.sampled_refs 969 # Sample count of references to valid blocks.
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
|
|
|
system.cpu.l2cache.soft_prefetch_mshr_full_0 0 # number of mshr full events for SW prefetching instrutions
|
|
|
|
system.cpu.l2cache.soft_prefetch_mshr_full_1 0 # number of mshr full events for SW prefetching instrutions
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.l2cache.tagsinuse 487.752870 # Cycle average of tags in use
|
2006-11-23 02:20:38 +01:00
|
|
|
system.cpu.l2cache.total_refs 0 # Total number of references to valid blocks.
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
|
|
|
system.cpu.l2cache.writebacks 0 # number of writebacks
|
|
|
|
system.cpu.l2cache.writebacks_0 0 # number of writebacks
|
|
|
|
system.cpu.l2cache.writebacks_1 0 # number of writebacks
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.numCycles 189147 # number of cpu cycles simulated
|
|
|
|
system.cpu.rename.RENAME:BlockCycles 73147 # Number of cycles rename is blocking
|
2006-10-07 17:32:10 +02:00
|
|
|
system.cpu.rename.RENAME:CommittedMaps 8102 # Number of HB maps that are committed
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.rename.RENAME:IQFullEvents 24 # Number of times rename has blocked due to IQ full
|
|
|
|
system.cpu.rename.RENAME:IdleCycles 265134 # Number of cycles rename is idle
|
|
|
|
system.cpu.rename.RENAME:LSQFullEvents 2520 # Number of times rename has blocked due to LSQ full
|
2006-11-13 06:24:22 +01:00
|
|
|
system.cpu.rename.RENAME:ROBFullEvents 31 # Number of times rename has blocked due to ROB full
|
2007-03-25 07:05:48 +02:00
|
|
|
system.cpu.rename.RENAME:RenameLookups 74254 # Number of register rename lookups that rename has made
|
|
|
|
system.cpu.rename.RENAME:RenamedInsts 61970 # Number of instructions processed by rename
|
|
|
|
system.cpu.rename.RENAME:RenamedOperands 45003 # Number of destination operands rename has renamed
|
|
|
|
system.cpu.rename.RENAME:RunCycles 11202 # Number of cycles rename is running
|
|
|
|
system.cpu.rename.RENAME:SquashCycles 5733 # Number of cycles rename is squashing
|
|
|
|
system.cpu.rename.RENAME:UnblockCycles 2584 # Number of cycles rename is unblocking
|
|
|
|
system.cpu.rename.RENAME:UndoneMaps 36901 # Number of HB maps that are undone due to squashing
|
|
|
|
system.cpu.rename.RENAME:serializeStallCycles 20319 # count of cycles rename stalled for serializing inst
|
|
|
|
system.cpu.rename.RENAME:serializingInsts 49 # count of serializing insts renamed
|
|
|
|
system.cpu.rename.RENAME:skidInsts 5114 # count of insts added to the skid buffer
|
|
|
|
system.cpu.rename.RENAME:tempSerializingInsts 37 # count of temporary serializing insts renamed
|
|
|
|
system.cpu.timesIdled 691 # Number of times that the entire CPU went into an idle state and unscheduled itself
|
2006-10-06 10:23:27 +02:00
|
|
|
system.cpu.workload0.PROG:num_syscalls 17 # Number of system calls
|
|
|
|
system.cpu.workload1.PROG:num_syscalls 17 # Number of system calls
|
|
|
|
|
|
|
|
---------- End Simulation Statistics ----------
|