gem5/src/arch/x86
2008-10-12 17:48:44 -07:00
..
bios X86: Add an Intel MP table to the simulation. 2008-10-11 15:14:37 -07:00
insts gcc: Add extra parens to quell warnings. 2008-09-27 21:03:49 -07:00
isa X86: Make X86's microcode ROM actually do something. 2008-10-12 17:48:44 -07:00
linux style: Remove non-leading tabs everywhere they shouldn't be. Developers should configure their editors to not insert tabs 2008-09-10 14:26:15 -04:00
apicregs.hh Turn Interrupts objects into SimObjects. Also, move local APIC state into x86's Interrupts object. 2008-10-12 09:09:56 -07:00
arguments.hh Add build hooks for x86. 2007-03-03 16:01:48 +00:00
cpuid.cc X86: Implement CPUID with a magical function instead of microcode. 2008-10-12 15:31:28 -07:00
cpuid.hh X86: Implement CPUID with a magical function instead of microcode. 2008-10-12 15:31:28 -07:00
emulenv.cc misc: remove #include <cassert> from misc.hh since not everyone needs it. 2008-10-10 10:15:00 -07:00
emulenv.hh X86: Start implementing segmentation support. 2007-08-04 20:12:54 -07:00
faults.cc X86: Separate out the page table walker into it's own cc and hh. 2007-11-12 18:06:57 -08:00
faults.hh X86: Make the local APIC process interrupts and send them to the CPU. 2008-10-12 13:45:21 -07:00
floatregfile.cc X86: Add tracing to the floating point register file. 2007-09-04 23:40:47 -07:00
floatregfile.hh X86: Put in the foundation for x87 stack based fp registers. 2007-09-19 18:26:42 -07:00
floatregs.hh X86: Fix x87 floating point stack register indexing. 2007-10-02 22:57:33 -07:00
interrupts.cc X86: Make the local APIC process interrupts and send them to the CPU. 2008-10-12 13:45:21 -07:00
interrupts.hh X86: Make the local APIC process interrupts and send them to the CPU. 2008-10-12 13:45:21 -07:00
intmessage.hh X86: Make the local APIC process interrupts and send them to the CPU. 2008-10-12 13:45:21 -07:00
intregfile.cc Add some dprintfs 2007-06-12 16:22:35 +00:00
intregfile.hh X86: Rework the multiplication microops so that they work like they would in the patent. 2007-09-06 16:27:28 -07:00
intregs.hh X86: Rework the multiplication microops so that they work like they would in the patent. 2007-09-06 16:27:28 -07:00
isa_traits.hh ISA parser: Make the isa parser generate MaxInstSrcRegs and MaxInstDestRegs. 2007-11-08 18:51:50 -08:00
kernel_stats.hh X86: Get X86_FS to compile. 2007-09-24 17:39:56 -07:00
locked_mem.hh Stub implementation for x86 2007-03-05 16:08:18 +00:00
microcode_rom.hh X86: Make X86's microcode ROM actually do something. 2008-10-12 17:48:44 -07:00
miscregfile.cc X86: Make the local APIC accessible through the memory system directly, and make the timer work. 2008-10-12 11:08:00 -07:00
miscregfile.hh Turn Interrupts objects into SimObjects. Also, move local APIC state into x86's Interrupts object. 2008-10-12 09:09:56 -07:00
miscregs.hh X86: Make the local APIC accessible through the memory system directly, and make the timer work. 2008-10-12 11:08:00 -07:00
mmaped_ipr.hh X86: Make the local APIC accessible through the memory system directly, and make the timer work. 2008-10-12 11:08:00 -07:00
pagetable.cc TLB: Fix serialization issues with the tlb entries and make the page table store the process, not the system. 2007-10-25 19:04:44 -07:00
pagetable.hh X86: Work on the page table walker, TLB, and related faults. 2007-11-12 14:38:31 -08:00
pagetable_walker.cc X86: Make the page not present panic more descriptive. 2007-12-02 01:46:14 -08:00
pagetable_walker.hh X86: Separate out the page table walker into it's own cc and hh. 2007-11-12 18:06:57 -08:00
predecoder.cc gcc: Add extra parens to quell warnings. 2008-09-27 21:03:49 -07:00
predecoder.hh misc: remove #include <cassert> from misc.hh since not everyone needs it. 2008-10-10 10:15:00 -07:00
predecoder_tables.cc X86: Make hint nops consume their modrm byte. 2008-08-03 14:43:24 -07:00
process.cc arch: TheISA shouldn't really ever be used in the arch directory. 2008-09-27 21:03:46 -07:00
process.hh Make the process objects use the Params structs in their constructors, and use a limit to check if access are on the stack. 2007-10-16 18:04:01 -07:00
regfile.cc Turn Interrupts objects into SimObjects. Also, move local APIC state into x86's Interrupts object. 2008-10-12 09:09:56 -07:00
regfile.hh eventq: convert all usage of events to use the new API. 2008-10-09 04:58:24 -07:00
remote_gdb.cc arch: TheISA shouldn't really ever be used in the arch directory. 2008-09-27 21:03:46 -07:00
remote_gdb.hh Add in NumGDBRegs so the constructor to the base class can get all it's arguments. 2007-03-05 17:58:15 +00:00
SConscript X86: Implement CPUID with a magical function instead of microcode. 2008-10-12 15:31:28 -07:00
SConsopts Rework the way SCons recurses into subdirectories, making it 2007-03-10 23:00:54 -08:00
segmentregs.hh X86: Reorganize segmentation and implement segment selector movs. 2007-12-01 23:03:39 -08:00
stacktrace.cc Remove delVirtPort() and make getVirtPort() only return cached version. 2008-07-01 10:25:07 -04:00
stacktrace.hh Filled in a stub header file for a stacktrace object. I'm still not sure what this is for, and it probably doesn't work on anything but Alpha. 2007-03-05 14:52:28 +00:00
syscallreturn.hh X86: Make x86 syscall return just stuff the return value in eax. 2007-08-29 20:29:18 -07:00
system.cc X86: Create SimObjects in python and C++ to represent the ACPI system description tables. 2008-10-10 23:43:33 -07:00
system.hh X86: Create SimObjects in python and C++ to represent the ACPI system description tables. 2008-10-10 23:43:33 -07:00
tlb.cc X86: Make the local APIC accessible through the memory system directly, and make the timer work. 2008-10-12 11:08:00 -07:00
tlb.hh X86: Put in initial implementation of the local APIC. 2008-02-26 23:39:53 -05:00
types.hh Add CoreSpecific type to all archs 2007-11-15 14:17:21 -05:00
utility.cc X86: Make the local APIC accessible through the memory system directly, and make the timer work. 2008-10-12 11:08:00 -07:00
utility.hh X86: Make initCPU and startupCPU do something basic. 2007-10-07 18:10:42 -07:00
vtophys.cc X86: Get X86_FS to compile. 2007-09-24 17:39:56 -07:00
vtophys.hh X86: Start implementing the x86 tlb which will handle segmentation permission and limit checks and paging. 2007-10-02 23:00:37 -07:00
x86_traits.hh X86: Fix the ordering of special physical address ranges. 2008-10-12 14:01:06 -07:00
X86LocalApic.py X86: Make APICs communicate through the memory system. 2008-10-12 13:28:54 -07:00
X86System.py X86: Create SimObjects in python and C++ to represent the ACPI system description tables. 2008-10-10 23:43:33 -07:00
X86TLB.py TLB: Make all tlbs derive from a common base class in both python and C++. 2008-10-10 23:47:42 -07:00