117 lines
2 KiB
INI
117 lines
2 KiB
INI
[root]
|
|
type=Root
|
|
children=system
|
|
full_system=false
|
|
time_sync_enable=false
|
|
time_sync_period=100000000000
|
|
time_sync_spin_threshold=100000000
|
|
|
|
[system]
|
|
type=System
|
|
children=cpu membus physmem
|
|
boot_osflags=a
|
|
init_param=0
|
|
kernel=
|
|
load_addr_mask=1099511627775
|
|
mem_mode=atomic
|
|
memories=system.physmem
|
|
num_work_ids=16
|
|
readfile=
|
|
symbolfile=
|
|
work_begin_ckpt_count=0
|
|
work_begin_cpu_id_exit=-1
|
|
work_begin_exit_count=0
|
|
work_cpus_ckpt_count=0
|
|
work_end_ckpt_count=0
|
|
work_end_exit_count=0
|
|
work_item_id=-1
|
|
system_port=system.membus.slave[0]
|
|
|
|
[system.cpu]
|
|
type=AtomicSimpleCPU
|
|
children=dtb interrupts itb tracer workload
|
|
checker=Null
|
|
clock=500
|
|
cpu_id=0
|
|
defer_registration=false
|
|
do_checkpoint_insts=true
|
|
do_quiesce=true
|
|
do_statistics_insts=true
|
|
dtb=system.cpu.dtb
|
|
fastmem=false
|
|
function_trace=false
|
|
function_trace_start=0
|
|
interrupts=system.cpu.interrupts
|
|
itb=system.cpu.itb
|
|
max_insts_all_threads=0
|
|
max_insts_any_thread=0
|
|
max_loads_all_threads=0
|
|
max_loads_any_thread=0
|
|
numThreads=1
|
|
phase=0
|
|
profile=0
|
|
progress_interval=0
|
|
simulate_data_stalls=false
|
|
simulate_inst_stalls=false
|
|
system=system
|
|
tracer=system.cpu.tracer
|
|
width=1
|
|
workload=system.cpu.workload
|
|
dcache_port=system.membus.slave[2]
|
|
icache_port=system.membus.slave[1]
|
|
|
|
[system.cpu.dtb]
|
|
type=AlphaTLB
|
|
size=64
|
|
|
|
[system.cpu.interrupts]
|
|
type=AlphaInterrupts
|
|
|
|
[system.cpu.itb]
|
|
type=AlphaTLB
|
|
size=48
|
|
|
|
[system.cpu.tracer]
|
|
type=ExeTracer
|
|
|
|
[system.cpu.workload]
|
|
type=LiveProcess
|
|
cmd=hello
|
|
cwd=
|
|
egid=100
|
|
env=
|
|
errout=cerr
|
|
euid=100
|
|
executable=/dist/m5/regression/test-progs/hello/bin/alpha/tru64/hello
|
|
gid=100
|
|
input=cin
|
|
max_stack_size=67108864
|
|
output=cout
|
|
pid=100
|
|
ppid=99
|
|
simpoint=0
|
|
system=system
|
|
uid=100
|
|
|
|
[system.membus]
|
|
type=CoherentBus
|
|
block_size=64
|
|
clock=1000
|
|
header_cycles=1
|
|
use_default_range=false
|
|
width=64
|
|
master=system.physmem.port[0]
|
|
slave=system.system_port system.cpu.icache_port system.cpu.dcache_port
|
|
|
|
[system.physmem]
|
|
type=SimpleMemory
|
|
conf_table_reported=false
|
|
file=
|
|
in_addr_map=true
|
|
latency=30000
|
|
latency_var=0
|
|
null=false
|
|
range=0:134217727
|
|
zero=false
|
|
port=system.membus.master[0]
|
|
|