13a15c55a4
Coherence protocol change basically got rid of UpgradeReqs in L2 caches, other minor related cache stat changes.
30 lines
1.3 KiB
Text
Executable file
30 lines
1.3 KiB
Text
Executable file
M5 Simulator System
|
|
|
|
Copyright (c) 2001-2008
|
|
The Regents of The University of Michigan
|
|
All Rights Reserved
|
|
|
|
|
|
M5 compiled Sep 20 2010 15:04:49
|
|
M5 revision 0c4a7d867247 7686 default qtip print-identical tip
|
|
M5 started Sep 20 2010 15:26:56
|
|
M5 executing on phenom
|
|
command line: build/X86_SE/m5.opt -d build/X86_SE/tests/opt/long/70.twolf/x86/linux/simple-timing -re tests/run.py build/X86_SE/tests/opt/long/70.twolf/x86/linux/simple-timing
|
|
Global frequency set at 1000000000000 ticks per second
|
|
info: Entering event queue @ 0. Starting simulation...
|
|
|
|
TimberWolfSC version:v4.3a date:Mon Jan 25 18:50:36 EST 1988
|
|
Standard Cell Placement and Global Routing Program
|
|
Authors: Carl Sechen, Bill Swartz
|
|
Yale University
|
|
info: Increasing stack size by one page.
|
|
info: Increasing stack size by one page.
|
|
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
|
|
16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
|
|
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45
|
|
46 47 48 49 50 51 52 53 54 55 56 57 58 59 60
|
|
61 62 63 64 65 66 67 68 69 70 71 72 73 74 75
|
|
76 77 78 79 80 81 82 83 84 85 86 87 88 89 90
|
|
91 92 93 94 95 96 97 98 99 100 101 102 103 104 105
|
|
106 107 108 109 110 111 112 113 114 115 116 117 118 119 120
|
|
122 123 124 Exiting @ tick 250960631000 because target called exit()
|