13a15c55a4
Coherence protocol change basically got rid of UpgradeReqs in L2 caches, other minor related cache stat changes.
31 lines
1 KiB
Text
Executable file
31 lines
1 KiB
Text
Executable file
M5 Simulator System
|
|
|
|
Copyright (c) 2001-2008
|
|
The Regents of The University of Michigan
|
|
All Rights Reserved
|
|
|
|
|
|
M5 compiled Sep 20 2010 15:04:49
|
|
M5 revision 0c4a7d867247 7686 default qtip print-identical tip
|
|
M5 started Sep 20 2010 15:29:54
|
|
M5 executing on phenom
|
|
command line: build/X86_SE/m5.opt -d build/X86_SE/tests/opt/long/10.mcf/x86/linux/simple-timing -re tests/run.py build/X86_SE/tests/opt/long/10.mcf/x86/linux/simple-timing
|
|
Global frequency set at 1000000000000 ticks per second
|
|
info: Entering event queue @ 0. Starting simulation...
|
|
|
|
MCF SPEC version 1.6.I
|
|
by Andreas Loebel
|
|
Copyright (c) 1998,1999 ZIB Berlin
|
|
All Rights Reserved.
|
|
|
|
nodes : 500
|
|
active arcs : 1905
|
|
simplex iterations : 1502
|
|
flow value : 4990014995
|
|
new implicit arcs : 23867
|
|
active arcs : 25772
|
|
simplex iterations : 2663
|
|
flow value : 3080014995
|
|
checksum : 68389
|
|
optimal
|
|
Exiting @ tick 370010840000 because target called exit()
|