BPRED: Update regressions for tournament predictor fix.
This commit is contained in:
parent
fc746c2268
commit
e63c73b45d
55 changed files with 6666 additions and 6662 deletions
|
@ -358,7 +358,7 @@ egid=100
|
|||
env=
|
||||
errout=cerr
|
||||
euid=100
|
||||
executable=/proj/aatl_perfmod_arch/m5_binaries/cpu2000/binaries/alpha/tru64/gzip
|
||||
executable=/dist/m5/cpu2000/binaries/alpha/tru64/gzip
|
||||
gid=100
|
||||
input=cin
|
||||
max_stack_size=67108864
|
||||
|
|
|
@ -5,10 +5,10 @@ The Regents of The University of Michigan
|
|||
All Rights Reserved
|
||||
|
||||
|
||||
M5 compiled Feb 24 2010 23:12:40
|
||||
M5 revision 1a33ca29ec29 6980 default share-aware-test-update.patch tip qtip
|
||||
M5 started Feb 25 2010 03:02:05
|
||||
M5 executing on SC2B0619
|
||||
M5 compiled May 12 2010 01:43:39
|
||||
M5 revision 3f044cf767ee 7080 default qtip bp_regress.patch tip
|
||||
M5 started May 12 2010 01:52:49
|
||||
M5 executing on zizzer
|
||||
command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/00.gzip/alpha/tru64/o3-timing -re tests/run.py build/ALPHA_SE/tests/fast/long/00.gzip/alpha/tru64/o3-timing
|
||||
Global frequency set at 1000000000000 ticks per second
|
||||
info: Entering event queue @ 0. Starting simulation...
|
||||
|
|
|
@ -1,340 +1,340 @@
|
|||
|
||||
---------- Begin Simulation Statistics ----------
|
||||
host_inst_rate 207071 # Simulator instruction rate (inst/s)
|
||||
host_mem_usage 192708 # Number of bytes of host memory used
|
||||
host_seconds 2731.20 # Real time elapsed on the host
|
||||
host_tick_rate 61173967 # Simulator tick rate (ticks/s)
|
||||
host_inst_rate 206060 # Simulator instruction rate (inst/s)
|
||||
host_mem_usage 206972 # Number of bytes of host memory used
|
||||
host_seconds 2744.60 # Real time elapsed on the host
|
||||
host_tick_rate 61062862 # Simulator tick rate (ticks/s)
|
||||
sim_freq 1000000000000 # Frequency of simulated ticks
|
||||
sim_insts 565552443 # Number of instructions simulated
|
||||
sim_seconds 0.167078 # Number of seconds simulated
|
||||
sim_ticks 167078146500 # Number of ticks simulated
|
||||
sim_seconds 0.167593 # Number of seconds simulated
|
||||
sim_ticks 167593085500 # Number of ticks simulated
|
||||
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
|
||||
system.cpu.BPredUnit.BTBHits 65718859 # Number of BTB hits
|
||||
system.cpu.BPredUnit.BTBLookups 73181368 # Number of BTB lookups
|
||||
system.cpu.BPredUnit.RASInCorrect 198 # Number of incorrect RAS predictions.
|
||||
system.cpu.BPredUnit.condIncorrect 4206850 # Number of conditional branches incorrect
|
||||
system.cpu.BPredUnit.condPredicted 70112287 # Number of conditional branches predicted
|
||||
system.cpu.BPredUnit.lookups 76039018 # Number of BP lookups
|
||||
system.cpu.BPredUnit.usedRAS 1692219 # Number of times the RAS was used to get a target.
|
||||
system.cpu.BPredUnit.BTBHits 63922842 # Number of BTB hits
|
||||
system.cpu.BPredUnit.BTBLookups 71487962 # Number of BTB lookups
|
||||
system.cpu.BPredUnit.RASInCorrect 180 # Number of incorrect RAS predictions.
|
||||
system.cpu.BPredUnit.condIncorrect 4121924 # Number of conditional branches incorrect
|
||||
system.cpu.BPredUnit.condPredicted 70504427 # Number of conditional branches predicted
|
||||
system.cpu.BPredUnit.lookups 76440051 # Number of BP lookups
|
||||
system.cpu.BPredUnit.usedRAS 1674270 # Number of times the RAS was used to get a target.
|
||||
system.cpu.commit.COM:branches 62547159 # Number of branches committed
|
||||
system.cpu.commit.COM:bw_lim_events 17700250 # number cycles where commit BW limit reached
|
||||
system.cpu.commit.COM:bw_lim_events 18448626 # number cycles where commit BW limit reached
|
||||
system.cpu.commit.COM:bw_limited 0 # number of insts not committed due to BW limits
|
||||
system.cpu.commit.COM:committed_per_cycle::samples 322711250 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::mean 1.865001 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::stdev 2.301723 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::samples 323575021 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::mean 1.860023 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::stdev 2.297815 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::0-1 108088758 33.49% 33.49% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::1-2 100475751 31.13% 64.63% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::2-3 37367184 11.58% 76.21% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::3-4 9733028 3.02% 79.22% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::4-5 10676883 3.31% 82.53% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::5-6 22147835 6.86% 89.40% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::6-7 13251874 4.11% 93.50% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::7-8 3269687 1.01% 94.52% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::8 17700250 5.48% 100.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::0-1 107931872 33.36% 33.36% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::1-2 101513205 31.37% 64.73% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::2-3 37265964 11.52% 76.25% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::3-4 10166735 3.14% 79.39% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::4-5 11290718 3.49% 82.88% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::5-6 21721468 6.71% 89.59% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::6-7 12702626 3.93% 93.52% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::7-8 2533807 0.78% 94.30% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::8 18448626 5.70% 100.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::min_value 0 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::max_value 8 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::total 322711250 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::total 323575021 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:count 601856963 # Number of instructions committed
|
||||
system.cpu.commit.COM:loads 115049510 # Number of loads committed
|
||||
system.cpu.commit.COM:membars 0 # Number of memory barriers committed
|
||||
system.cpu.commit.COM:refs 154862033 # Number of memory references committed
|
||||
system.cpu.commit.COM:swp_count 0 # Number of s/w prefetches committed
|
||||
system.cpu.commit.branchMispredicts 4206223 # The number of times a branch was mispredicted
|
||||
system.cpu.commit.branchMispredicts 4121096 # The number of times a branch was mispredicted
|
||||
system.cpu.commit.commitCommittedInsts 601856963 # The number of committed instructions
|
||||
system.cpu.commit.commitNonSpecStalls 17 # The number of times commit has been forced to stall to communicate backwards
|
||||
system.cpu.commit.commitSquashedInsts 61418165 # The number of squashed insts skipped by commit
|
||||
system.cpu.commit.commitSquashedInsts 61591802 # The number of squashed insts skipped by commit
|
||||
system.cpu.committedInsts 565552443 # Number of Instructions Simulated
|
||||
system.cpu.committedInsts_total 565552443 # Number of Instructions Simulated
|
||||
system.cpu.cpi 0.590849 # CPI: Cycles Per Instruction
|
||||
system.cpu.cpi_total 0.590849 # CPI: Total CPI of All Threads
|
||||
system.cpu.dcache.LoadLockedReq_accesses 1 # number of LoadLockedReq accesses(hits+misses)
|
||||
system.cpu.dcache.LoadLockedReq_hits 1 # number of LoadLockedReq hits
|
||||
system.cpu.dcache.ReadReq_accesses 113146786 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.dcache.ReadReq_avg_miss_latency 19647.173839 # average ReadReq miss latency
|
||||
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 7806.243845 # average ReadReq mshr miss latency
|
||||
system.cpu.dcache.ReadReq_hits 112293703 # number of ReadReq hits
|
||||
system.cpu.dcache.ReadReq_miss_latency 16760670000 # number of ReadReq miss cycles
|
||||
system.cpu.dcache.ReadReq_miss_rate 0.007540 # miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_misses 853083 # number of ReadReq misses
|
||||
system.cpu.dcache.ReadReq_mshr_hits 636806 # number of ReadReq MSHR hits
|
||||
system.cpu.dcache.ReadReq_mshr_miss_latency 1688311000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.dcache.ReadReq_mshr_miss_rate 0.001911 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_mshr_misses 216277 # number of ReadReq MSHR misses
|
||||
system.cpu.cpi 0.592670 # CPI: Cycles Per Instruction
|
||||
system.cpu.cpi_total 0.592670 # CPI: Total CPI of All Threads
|
||||
system.cpu.dcache.LoadLockedReq_accesses 4 # number of LoadLockedReq accesses(hits+misses)
|
||||
system.cpu.dcache.LoadLockedReq_hits 4 # number of LoadLockedReq hits
|
||||
system.cpu.dcache.ReadReq_accesses 113443216 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.dcache.ReadReq_avg_miss_latency 19248.740390 # average ReadReq miss latency
|
||||
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 7746.370369 # average ReadReq mshr miss latency
|
||||
system.cpu.dcache.ReadReq_hits 112634831 # number of ReadReq hits
|
||||
system.cpu.dcache.ReadReq_miss_latency 15560393000 # number of ReadReq miss cycles
|
||||
system.cpu.dcache.ReadReq_miss_rate 0.007126 # miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_misses 808385 # number of ReadReq misses
|
||||
system.cpu.dcache.ReadReq_mshr_hits 590181 # number of ReadReq MSHR hits
|
||||
system.cpu.dcache.ReadReq_mshr_miss_latency 1690289000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.dcache.ReadReq_mshr_miss_rate 0.001923 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_mshr_misses 218204 # number of ReadReq MSHR misses
|
||||
system.cpu.dcache.WriteReq_accesses 39451321 # number of WriteReq accesses(hits+misses)
|
||||
system.cpu.dcache.WriteReq_avg_miss_latency 32801.298408 # average WriteReq miss latency
|
||||
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 35637.649046 # average WriteReq mshr miss latency
|
||||
system.cpu.dcache.WriteReq_hits 37121636 # number of WriteReq hits
|
||||
system.cpu.dcache.WriteReq_miss_latency 76416692881 # number of WriteReq miss cycles
|
||||
system.cpu.dcache.WriteReq_miss_rate 0.059052 # miss rate for WriteReq accesses
|
||||
system.cpu.dcache.WriteReq_misses 2329685 # number of WriteReq misses
|
||||
system.cpu.dcache.WriteReq_mshr_hits 1992407 # number of WriteReq MSHR hits
|
||||
system.cpu.dcache.WriteReq_mshr_miss_latency 12019794995 # number of WriteReq MSHR miss cycles
|
||||
system.cpu.dcache.WriteReq_mshr_miss_rate 0.008549 # mshr miss rate for WriteReq accesses
|
||||
system.cpu.dcache.WriteReq_mshr_misses 337278 # number of WriteReq MSHR misses
|
||||
system.cpu.dcache.avg_blocked_cycles::no_mshrs 6922.723577 # average number of cycles each access was blocked
|
||||
system.cpu.dcache.avg_blocked_cycles::no_targets 21318.181818 # average number of cycles each access was blocked
|
||||
system.cpu.dcache.avg_refs 317.179202 # Average number of references to valid blocks.
|
||||
system.cpu.dcache.WriteReq_avg_miss_latency 32797.392555 # average WriteReq miss latency
|
||||
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 35638.802347 # average WriteReq mshr miss latency
|
||||
system.cpu.dcache.WriteReq_hits 37116231 # number of WriteReq hits
|
||||
system.cpu.dcache.WriteReq_miss_latency 76584863381 # number of WriteReq miss cycles
|
||||
system.cpu.dcache.WriteReq_miss_rate 0.059189 # miss rate for WriteReq accesses
|
||||
system.cpu.dcache.WriteReq_misses 2335090 # number of WriteReq misses
|
||||
system.cpu.dcache.WriteReq_mshr_hits 1996724 # number of WriteReq MSHR hits
|
||||
system.cpu.dcache.WriteReq_mshr_miss_latency 12058958995 # number of WriteReq MSHR miss cycles
|
||||
system.cpu.dcache.WriteReq_mshr_miss_rate 0.008577 # mshr miss rate for WriteReq accesses
|
||||
system.cpu.dcache.WriteReq_mshr_misses 338366 # number of WriteReq MSHR misses
|
||||
system.cpu.dcache.avg_blocked_cycles::no_mshrs 6528.414634 # average number of cycles each access was blocked
|
||||
system.cpu.dcache.avg_blocked_cycles::no_targets 21363.636364 # average number of cycles each access was blocked
|
||||
system.cpu.dcache.avg_refs 316.462124 # Average number of references to valid blocks.
|
||||
system.cpu.dcache.blocked::no_mshrs 123 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked::no_targets 11 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked_cycles::no_mshrs 851495 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked_cycles::no_targets 234500 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked_cycles::no_mshrs 802995 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked_cycles::no_targets 235000 # number of cycles access was blocked
|
||||
system.cpu.dcache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.dcache.demand_accesses 152598107 # number of demand (read+write) accesses
|
||||
system.cpu.dcache.demand_avg_miss_latency 29275.574871 # average overall miss latency
|
||||
system.cpu.dcache.demand_avg_mshr_miss_latency 24763.765109 # average overall mshr miss latency
|
||||
system.cpu.dcache.demand_hits 149415339 # number of demand (read+write) hits
|
||||
system.cpu.dcache.demand_miss_latency 93177362881 # number of demand (read+write) miss cycles
|
||||
system.cpu.dcache.demand_miss_rate 0.020857 # miss rate for demand accesses
|
||||
system.cpu.dcache.demand_misses 3182768 # number of demand (read+write) misses
|
||||
system.cpu.dcache.demand_mshr_hits 2629213 # number of demand (read+write) MSHR hits
|
||||
system.cpu.dcache.demand_mshr_miss_latency 13708105995 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.dcache.demand_mshr_miss_rate 0.003628 # mshr miss rate for demand accesses
|
||||
system.cpu.dcache.demand_mshr_misses 553555 # number of demand (read+write) MSHR misses
|
||||
system.cpu.dcache.demand_accesses 152894537 # number of demand (read+write) accesses
|
||||
system.cpu.dcache.demand_avg_miss_latency 29313.182507 # average overall miss latency
|
||||
system.cpu.dcache.demand_avg_mshr_miss_latency 24703.537731 # average overall mshr miss latency
|
||||
system.cpu.dcache.demand_hits 149751062 # number of demand (read+write) hits
|
||||
system.cpu.dcache.demand_miss_latency 92145256381 # number of demand (read+write) miss cycles
|
||||
system.cpu.dcache.demand_miss_rate 0.020560 # miss rate for demand accesses
|
||||
system.cpu.dcache.demand_misses 3143475 # number of demand (read+write) misses
|
||||
system.cpu.dcache.demand_mshr_hits 2586905 # number of demand (read+write) MSHR hits
|
||||
system.cpu.dcache.demand_mshr_miss_latency 13749247995 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.dcache.demand_mshr_miss_rate 0.003640 # mshr miss rate for demand accesses
|
||||
system.cpu.dcache.demand_mshr_misses 556570 # number of demand (read+write) MSHR misses
|
||||
system.cpu.dcache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.dcache.occ_%::0 0.999561 # Average percentage of cache occupancy
|
||||
system.cpu.dcache.occ_blocks::0 4094.203417 # Average occupied blocks per context
|
||||
system.cpu.dcache.overall_accesses 152598107 # number of overall (read+write) accesses
|
||||
system.cpu.dcache.overall_avg_miss_latency 29275.574871 # average overall miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_miss_latency 24763.765109 # average overall mshr miss latency
|
||||
system.cpu.dcache.occ_%::0 0.999563 # Average percentage of cache occupancy
|
||||
system.cpu.dcache.occ_blocks::0 4094.208277 # Average occupied blocks per context
|
||||
system.cpu.dcache.overall_accesses 152894537 # number of overall (read+write) accesses
|
||||
system.cpu.dcache.overall_avg_miss_latency 29313.182507 # average overall miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_miss_latency 24703.537731 # average overall mshr miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.dcache.overall_hits 149415339 # number of overall hits
|
||||
system.cpu.dcache.overall_miss_latency 93177362881 # number of overall miss cycles
|
||||
system.cpu.dcache.overall_miss_rate 0.020857 # miss rate for overall accesses
|
||||
system.cpu.dcache.overall_misses 3182768 # number of overall misses
|
||||
system.cpu.dcache.overall_mshr_hits 2629213 # number of overall MSHR hits
|
||||
system.cpu.dcache.overall_mshr_miss_latency 13708105995 # number of overall MSHR miss cycles
|
||||
system.cpu.dcache.overall_mshr_miss_rate 0.003628 # mshr miss rate for overall accesses
|
||||
system.cpu.dcache.overall_mshr_misses 553555 # number of overall MSHR misses
|
||||
system.cpu.dcache.overall_hits 149751062 # number of overall hits
|
||||
system.cpu.dcache.overall_miss_latency 92145256381 # number of overall miss cycles
|
||||
system.cpu.dcache.overall_miss_rate 0.020560 # miss rate for overall accesses
|
||||
system.cpu.dcache.overall_misses 3143475 # number of overall misses
|
||||
system.cpu.dcache.overall_mshr_hits 2586905 # number of overall MSHR hits
|
||||
system.cpu.dcache.overall_mshr_miss_latency 13749247995 # number of overall MSHR miss cycles
|
||||
system.cpu.dcache.overall_mshr_miss_rate 0.003640 # mshr miss rate for overall accesses
|
||||
system.cpu.dcache.overall_mshr_misses 556570 # number of overall MSHR misses
|
||||
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
||||
system.cpu.dcache.replacements 468828 # number of replacements
|
||||
system.cpu.dcache.sampled_refs 472924 # Sample count of references to valid blocks.
|
||||
system.cpu.dcache.replacements 470982 # number of replacements
|
||||
system.cpu.dcache.sampled_refs 475078 # Sample count of references to valid blocks.
|
||||
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.dcache.tagsinuse 4094.203417 # Cycle average of tags in use
|
||||
system.cpu.dcache.total_refs 150001657 # Total number of references to valid blocks.
|
||||
system.cpu.dcache.warmup_cycle 126581000 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.dcache.writebacks 334123 # number of writebacks
|
||||
system.cpu.decode.DECODE:BlockedCycles 49202518 # Number of cycles decode is blocked
|
||||
system.cpu.decode.DECODE:BranchMispred 654 # Number of times decode detected a branch misprediction
|
||||
system.cpu.decode.DECODE:BranchResolved 4158991 # Number of times decode resolved a branch
|
||||
system.cpu.decode.DECODE:DecodedInsts 689696194 # Number of instructions handled by decode
|
||||
system.cpu.decode.DECODE:IdleCycles 144199483 # Number of cycles decode is idle
|
||||
system.cpu.decode.DECODE:RunCycles 123896058 # Number of cycles decode is running
|
||||
system.cpu.decode.DECODE:SquashCycles 9869862 # Number of cycles decode is squashing
|
||||
system.cpu.decode.DECODE:SquashedInsts 2004 # Number of squashed instructions handled by decode
|
||||
system.cpu.decode.DECODE:UnblockCycles 5413191 # Number of cycles decode is unblocking
|
||||
system.cpu.dtb.data_accesses 163077390 # DTB accesses
|
||||
system.cpu.dcache.tagsinuse 4094.208277 # Cycle average of tags in use
|
||||
system.cpu.dcache.total_refs 150344193 # Total number of references to valid blocks.
|
||||
system.cpu.dcache.warmup_cycle 126612000 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.dcache.writebacks 335213 # number of writebacks
|
||||
system.cpu.decode.DECODE:BlockedCycles 51119249 # Number of cycles decode is blocked
|
||||
system.cpu.decode.DECODE:BranchMispred 861 # Number of times decode detected a branch misprediction
|
||||
system.cpu.decode.DECODE:BranchResolved 4177292 # Number of times decode resolved a branch
|
||||
system.cpu.decode.DECODE:DecodedInsts 689843810 # Number of instructions handled by decode
|
||||
system.cpu.decode.DECODE:IdleCycles 144051375 # Number of cycles decode is idle
|
||||
system.cpu.decode.DECODE:RunCycles 122990983 # Number of cycles decode is running
|
||||
system.cpu.decode.DECODE:SquashCycles 9853353 # Number of cycles decode is squashing
|
||||
system.cpu.decode.DECODE:SquashedInsts 3386 # Number of squashed instructions handled by decode
|
||||
system.cpu.decode.DECODE:UnblockCycles 5413414 # Number of cycles decode is unblocking
|
||||
system.cpu.dtb.data_accesses 163070578 # DTB accesses
|
||||
system.cpu.dtb.data_acv 0 # DTB access violations
|
||||
system.cpu.dtb.data_hits 163013880 # DTB hits
|
||||
system.cpu.dtb.data_misses 63510 # DTB misses
|
||||
system.cpu.dtb.data_hits 163012019 # DTB hits
|
||||
system.cpu.dtb.data_misses 58559 # DTB misses
|
||||
system.cpu.dtb.fetch_accesses 0 # ITB accesses
|
||||
system.cpu.dtb.fetch_acv 0 # ITB acv
|
||||
system.cpu.dtb.fetch_hits 0 # ITB hits
|
||||
system.cpu.dtb.fetch_misses 0 # ITB misses
|
||||
system.cpu.dtb.read_accesses 122284109 # DTB read accesses
|
||||
system.cpu.dtb.read_accesses 122259759 # DTB read accesses
|
||||
system.cpu.dtb.read_acv 0 # DTB read access violations
|
||||
system.cpu.dtb.read_hits 122260496 # DTB read hits
|
||||
system.cpu.dtb.read_misses 23613 # DTB read misses
|
||||
system.cpu.dtb.write_accesses 40793281 # DTB write accesses
|
||||
system.cpu.dtb.read_hits 122237048 # DTB read hits
|
||||
system.cpu.dtb.read_misses 22711 # DTB read misses
|
||||
system.cpu.dtb.write_accesses 40810819 # DTB write accesses
|
||||
system.cpu.dtb.write_acv 0 # DTB write access violations
|
||||
system.cpu.dtb.write_hits 40753384 # DTB write hits
|
||||
system.cpu.dtb.write_misses 39897 # DTB write misses
|
||||
system.cpu.fetch.Branches 76039018 # Number of branches that fetch encountered
|
||||
system.cpu.fetch.CacheLines 66014406 # Number of cache lines fetched
|
||||
system.cpu.fetch.Cycles 197129335 # Number of cycles fetch has run and was not squashing or blocked
|
||||
system.cpu.fetch.IcacheSquashes 1352914 # Number of outstanding Icache misses that were squashed
|
||||
system.cpu.fetch.Insts 698864013 # Number of instructions fetch has processed
|
||||
system.cpu.fetch.SquashCycles 4233115 # Number of cycles fetch has spent squashing
|
||||
system.cpu.fetch.branchRate 0.227555 # Number of branch fetches per cycle
|
||||
system.cpu.fetch.icacheStallCycles 66014406 # Number of cycles fetch is stalled on an Icache miss
|
||||
system.cpu.fetch.predictedBranches 67411078 # Number of branches that fetch has predicted taken
|
||||
system.cpu.fetch.rate 2.091429 # Number of inst fetches per cycle
|
||||
system.cpu.fetch.rateDist::samples 332581112 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::mean 2.101334 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::stdev 3.065263 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.dtb.write_hits 40774971 # DTB write hits
|
||||
system.cpu.dtb.write_misses 35848 # DTB write misses
|
||||
system.cpu.fetch.Branches 76440051 # Number of branches that fetch encountered
|
||||
system.cpu.fetch.CacheLines 65631744 # Number of cache lines fetched
|
||||
system.cpu.fetch.Cycles 195845469 # Number of cycles fetch has run and was not squashing or blocked
|
||||
system.cpu.fetch.IcacheSquashes 1315609 # Number of outstanding Icache misses that were squashed
|
||||
system.cpu.fetch.Insts 699070033 # Number of instructions fetch has processed
|
||||
system.cpu.fetch.SquashCycles 4181068 # Number of cycles fetch has spent squashing
|
||||
system.cpu.fetch.branchRate 0.228053 # Number of branch fetches per cycle
|
||||
system.cpu.fetch.icacheStallCycles 65631744 # Number of cycles fetch is stalled on an Icache miss
|
||||
system.cpu.fetch.predictedBranches 65597112 # Number of branches that fetch has predicted taken
|
||||
system.cpu.fetch.rate 2.085617 # Number of inst fetches per cycle
|
||||
system.cpu.fetch.rateDist::samples 333428374 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::mean 2.096612 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::stdev 3.077342 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::0-1 201466223 60.58% 60.58% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::1-2 10360747 3.12% 63.69% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::2-3 15882081 4.78% 68.47% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::3-4 14599006 4.39% 72.86% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::4-5 12362950 3.72% 76.57% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::5-6 14822134 4.46% 81.03% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::6-7 6008311 1.81% 82.84% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::7-8 3307530 0.99% 83.83% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::8 53772130 16.17% 100.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::0-1 203214688 60.95% 60.95% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::1-2 10311898 3.09% 64.04% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::2-3 15894466 4.77% 68.81% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::3-4 13958250 4.19% 72.99% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::4-5 12033268 3.61% 76.60% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::5-6 13973782 4.19% 80.79% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::6-7 5916300 1.77% 82.57% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::7-8 3411105 1.02% 83.59% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::8 54714617 16.41% 100.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::total 332581112 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.icache.ReadReq_accesses 66014406 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.icache.ReadReq_avg_miss_latency 36214.713430 # average ReadReq miss latency
|
||||
system.cpu.icache.ReadReq_avg_mshr_miss_latency 35498.337029 # average ReadReq mshr miss latency
|
||||
system.cpu.icache.ReadReq_hits 66013237 # number of ReadReq hits
|
||||
system.cpu.icache.ReadReq_miss_latency 42335000 # number of ReadReq miss cycles
|
||||
system.cpu.fetch.rateDist::total 333428374 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.icache.ReadReq_accesses 65631744 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.icache.ReadReq_avg_miss_latency 36217.817562 # average ReadReq miss latency
|
||||
system.cpu.icache.ReadReq_avg_mshr_miss_latency 35518.743109 # average ReadReq mshr miss latency
|
||||
system.cpu.icache.ReadReq_hits 65630571 # number of ReadReq hits
|
||||
system.cpu.icache.ReadReq_miss_latency 42483500 # number of ReadReq miss cycles
|
||||
system.cpu.icache.ReadReq_miss_rate 0.000018 # miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_misses 1169 # number of ReadReq misses
|
||||
system.cpu.icache.ReadReq_mshr_hits 267 # number of ReadReq MSHR hits
|
||||
system.cpu.icache.ReadReq_mshr_miss_latency 32019500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.icache.ReadReq_misses 1173 # number of ReadReq misses
|
||||
system.cpu.icache.ReadReq_mshr_hits 266 # number of ReadReq MSHR hits
|
||||
system.cpu.icache.ReadReq_mshr_miss_latency 32215500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.icache.ReadReq_mshr_miss_rate 0.000014 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_mshr_misses 902 # number of ReadReq MSHR misses
|
||||
system.cpu.icache.ReadReq_mshr_misses 907 # number of ReadReq MSHR misses
|
||||
system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
||||
system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
|
||||
system.cpu.icache.avg_refs 73185.406874 # Average number of references to valid blocks.
|
||||
system.cpu.icache.avg_refs 72360.056229 # Average number of references to valid blocks.
|
||||
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.icache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.icache.demand_accesses 66014406 # number of demand (read+write) accesses
|
||||
system.cpu.icache.demand_avg_miss_latency 36214.713430 # average overall miss latency
|
||||
system.cpu.icache.demand_avg_mshr_miss_latency 35498.337029 # average overall mshr miss latency
|
||||
system.cpu.icache.demand_hits 66013237 # number of demand (read+write) hits
|
||||
system.cpu.icache.demand_miss_latency 42335000 # number of demand (read+write) miss cycles
|
||||
system.cpu.icache.demand_accesses 65631744 # number of demand (read+write) accesses
|
||||
system.cpu.icache.demand_avg_miss_latency 36217.817562 # average overall miss latency
|
||||
system.cpu.icache.demand_avg_mshr_miss_latency 35518.743109 # average overall mshr miss latency
|
||||
system.cpu.icache.demand_hits 65630571 # number of demand (read+write) hits
|
||||
system.cpu.icache.demand_miss_latency 42483500 # number of demand (read+write) miss cycles
|
||||
system.cpu.icache.demand_miss_rate 0.000018 # miss rate for demand accesses
|
||||
system.cpu.icache.demand_misses 1169 # number of demand (read+write) misses
|
||||
system.cpu.icache.demand_mshr_hits 267 # number of demand (read+write) MSHR hits
|
||||
system.cpu.icache.demand_mshr_miss_latency 32019500 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.icache.demand_misses 1173 # number of demand (read+write) misses
|
||||
system.cpu.icache.demand_mshr_hits 266 # number of demand (read+write) MSHR hits
|
||||
system.cpu.icache.demand_mshr_miss_latency 32215500 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.icache.demand_mshr_miss_rate 0.000014 # mshr miss rate for demand accesses
|
||||
system.cpu.icache.demand_mshr_misses 902 # number of demand (read+write) MSHR misses
|
||||
system.cpu.icache.demand_mshr_misses 907 # number of demand (read+write) MSHR misses
|
||||
system.cpu.icache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.icache.occ_%::0 0.375881 # Average percentage of cache occupancy
|
||||
system.cpu.icache.occ_blocks::0 769.803945 # Average occupied blocks per context
|
||||
system.cpu.icache.overall_accesses 66014406 # number of overall (read+write) accesses
|
||||
system.cpu.icache.overall_avg_miss_latency 36214.713430 # average overall miss latency
|
||||
system.cpu.icache.overall_avg_mshr_miss_latency 35498.337029 # average overall mshr miss latency
|
||||
system.cpu.icache.occ_%::0 0.378038 # Average percentage of cache occupancy
|
||||
system.cpu.icache.occ_blocks::0 774.221896 # Average occupied blocks per context
|
||||
system.cpu.icache.overall_accesses 65631744 # number of overall (read+write) accesses
|
||||
system.cpu.icache.overall_avg_miss_latency 36217.817562 # average overall miss latency
|
||||
system.cpu.icache.overall_avg_mshr_miss_latency 35518.743109 # average overall mshr miss latency
|
||||
system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.icache.overall_hits 66013237 # number of overall hits
|
||||
system.cpu.icache.overall_miss_latency 42335000 # number of overall miss cycles
|
||||
system.cpu.icache.overall_hits 65630571 # number of overall hits
|
||||
system.cpu.icache.overall_miss_latency 42483500 # number of overall miss cycles
|
||||
system.cpu.icache.overall_miss_rate 0.000018 # miss rate for overall accesses
|
||||
system.cpu.icache.overall_misses 1169 # number of overall misses
|
||||
system.cpu.icache.overall_mshr_hits 267 # number of overall MSHR hits
|
||||
system.cpu.icache.overall_mshr_miss_latency 32019500 # number of overall MSHR miss cycles
|
||||
system.cpu.icache.overall_misses 1173 # number of overall misses
|
||||
system.cpu.icache.overall_mshr_hits 266 # number of overall MSHR hits
|
||||
system.cpu.icache.overall_mshr_miss_latency 32215500 # number of overall MSHR miss cycles
|
||||
system.cpu.icache.overall_mshr_miss_rate 0.000014 # mshr miss rate for overall accesses
|
||||
system.cpu.icache.overall_mshr_misses 902 # number of overall MSHR misses
|
||||
system.cpu.icache.overall_mshr_misses 907 # number of overall MSHR misses
|
||||
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
||||
system.cpu.icache.replacements 34 # number of replacements
|
||||
system.cpu.icache.sampled_refs 902 # Sample count of references to valid blocks.
|
||||
system.cpu.icache.replacements 35 # number of replacements
|
||||
system.cpu.icache.sampled_refs 907 # Sample count of references to valid blocks.
|
||||
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.icache.tagsinuse 769.803945 # Cycle average of tags in use
|
||||
system.cpu.icache.total_refs 66013237 # Total number of references to valid blocks.
|
||||
system.cpu.icache.tagsinuse 774.221896 # Cycle average of tags in use
|
||||
system.cpu.icache.total_refs 65630571 # Total number of references to valid blocks.
|
||||
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.icache.writebacks 0 # number of writebacks
|
||||
system.cpu.idleCycles 1575182 # Total number of cycles that the CPU has spent unscheduled due to idling
|
||||
system.cpu.iew.EXEC:branches 67316859 # Number of branches executed
|
||||
system.cpu.iew.EXEC:nop 42997381 # number of nop insts executed
|
||||
system.cpu.iew.EXEC:rate 1.793347 # Inst execution rate
|
||||
system.cpu.iew.EXEC:refs 164017993 # number of memory reference insts executed
|
||||
system.cpu.iew.EXEC:stores 41189464 # Number of stores executed
|
||||
system.cpu.idleCycles 1757798 # Total number of cycles that the CPU has spent unscheduled due to idling
|
||||
system.cpu.iew.EXEC:branches 67441684 # Number of branches executed
|
||||
system.cpu.iew.EXEC:nop 43298534 # number of nop insts executed
|
||||
system.cpu.iew.EXEC:rate 1.787674 # Inst execution rate
|
||||
system.cpu.iew.EXEC:refs 164010690 # number of memory reference insts executed
|
||||
system.cpu.iew.EXEC:stores 41206389 # Number of stores executed
|
||||
system.cpu.iew.EXEC:swp 0 # number of swp insts executed
|
||||
system.cpu.iew.WB:consumers 487237002 # num instructions consuming a value
|
||||
system.cpu.iew.WB:count 596051147 # cumulative count of insts written-back
|
||||
system.cpu.iew.WB:fanout 0.811465 # average fanout of values written-back
|
||||
system.cpu.iew.WB:consumers 488922033 # num instructions consuming a value
|
||||
system.cpu.iew.WB:count 596002683 # cumulative count of insts written-back
|
||||
system.cpu.iew.WB:fanout 0.810520 # average fanout of values written-back
|
||||
system.cpu.iew.WB:penalized 0 # number of instrctions required to write to 'other' IQ
|
||||
system.cpu.iew.WB:penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
|
||||
system.cpu.iew.WB:producers 395375802 # num instructions producing a value
|
||||
system.cpu.iew.WB:rate 1.783750 # insts written-back per cycle
|
||||
system.cpu.iew.WB:sent 597227180 # cumulative count of insts sent to commit
|
||||
system.cpu.iew.branchMispredicts 4671561 # Number of branch mispredicts detected at execute
|
||||
system.cpu.iew.iewBlockCycles 2251979 # Number of cycles IEW is blocking
|
||||
system.cpu.iew.iewDispLoadInsts 126977202 # Number of dispatched load instructions
|
||||
system.cpu.iew.iewDispNonSpecInsts 23 # Number of dispatched non-speculative instructions
|
||||
system.cpu.iew.iewDispSquashedInsts 3270425 # Number of squashed instructions skipped by dispatch
|
||||
system.cpu.iew.iewDispStoreInsts 43223597 # Number of dispatched store instructions
|
||||
system.cpu.iew.iewDispatchedInsts 663379957 # Number of instructions dispatched to IQ
|
||||
system.cpu.iew.iewExecLoadInsts 122828529 # Number of load instructions executed
|
||||
system.cpu.iew.iewExecSquashedInsts 6459968 # Number of squashed instructions skipped in execute
|
||||
system.cpu.iew.iewExecutedInsts 599258144 # Number of executed instructions
|
||||
system.cpu.iew.iewIQFullEvents 2443 # Number of times the IQ has become full, causing a stall
|
||||
system.cpu.iew.WB:producers 396281024 # num instructions producing a value
|
||||
system.cpu.iew.WB:rate 1.778124 # insts written-back per cycle
|
||||
system.cpu.iew.WB:sent 597106328 # cumulative count of insts sent to commit
|
||||
system.cpu.iew.branchMispredicts 4603784 # Number of branch mispredicts detected at execute
|
||||
system.cpu.iew.iewBlockCycles 2069078 # Number of cycles IEW is blocking
|
||||
system.cpu.iew.iewDispLoadInsts 126900612 # Number of dispatched load instructions
|
||||
system.cpu.iew.iewDispNonSpecInsts 29 # Number of dispatched non-speculative instructions
|
||||
system.cpu.iew.iewDispSquashedInsts 3145838 # Number of squashed instructions skipped by dispatch
|
||||
system.cpu.iew.iewDispStoreInsts 43054897 # Number of dispatched store instructions
|
||||
system.cpu.iew.iewDispatchedInsts 663551547 # Number of instructions dispatched to IQ
|
||||
system.cpu.iew.iewExecLoadInsts 122804301 # Number of load instructions executed
|
||||
system.cpu.iew.iewExecSquashedInsts 6319339 # Number of squashed instructions skipped in execute
|
||||
system.cpu.iew.iewExecutedInsts 599203767 # Number of executed instructions
|
||||
system.cpu.iew.iewIQFullEvents 4454 # Number of times the IQ has become full, causing a stall
|
||||
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
|
||||
system.cpu.iew.iewLSQFullEvents 34441 # Number of times the LSQ has become full, causing a stall
|
||||
system.cpu.iew.iewSquashCycles 9869862 # Number of cycles IEW is squashing
|
||||
system.cpu.iew.iewUnblockCycles 84552 # Number of cycles IEW is unblocking
|
||||
system.cpu.iew.iewLSQFullEvents 32589 # Number of times the LSQ has become full, causing a stall
|
||||
system.cpu.iew.iewSquashCycles 9853353 # Number of cycles IEW is squashing
|
||||
system.cpu.iew.iewUnblockCycles 86305 # Number of cycles IEW is unblocking
|
||||
system.cpu.iew.lsq.thread.0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
|
||||
system.cpu.iew.lsq.thread.0.cacheBlocked 207 # Number of times an access to memory failed due to the cache being blocked
|
||||
system.cpu.iew.lsq.thread.0.forwLoads 9107751 # Number of loads that had data forwarded from stores
|
||||
system.cpu.iew.lsq.thread.0.ignoredResponses 14447 # Number of memory responses ignored because the instruction is squashed
|
||||
system.cpu.iew.lsq.thread.0.cacheBlocked 194 # Number of times an access to memory failed due to the cache being blocked
|
||||
system.cpu.iew.lsq.thread.0.forwLoads 8787843 # Number of loads that had data forwarded from stores
|
||||
system.cpu.iew.lsq.thread.0.ignoredResponses 12289 # Number of memory responses ignored because the instruction is squashed
|
||||
system.cpu.iew.lsq.thread.0.invAddrLoads 0 # Number of loads ignored due to an invalid address
|
||||
system.cpu.iew.lsq.thread.0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
|
||||
system.cpu.iew.lsq.thread.0.memOrderViolation 29567 # Number of memory ordering violations
|
||||
system.cpu.iew.lsq.thread.0.rescheduledLoads 5881 # Number of loads that were rescheduled
|
||||
system.cpu.iew.lsq.thread.0.squashedLoads 11927692 # Number of loads squashed
|
||||
system.cpu.iew.lsq.thread.0.squashedStores 3411074 # Number of stores squashed
|
||||
system.cpu.iew.memOrderViolationEvents 29567 # Number of memory order violations
|
||||
system.cpu.iew.predictedNotTakenIncorrect 540315 # Number of branches that were predicted not taken incorrectly
|
||||
system.cpu.iew.predictedTakenIncorrect 4131246 # Number of branches that were predicted taken incorrectly
|
||||
system.cpu.ipc 1.692479 # IPC: Instructions Per Cycle
|
||||
system.cpu.ipc_total 1.692479 # IPC: Total IPC of All Threads
|
||||
system.cpu.iew.lsq.thread.0.memOrderViolation 89737 # Number of memory ordering violations
|
||||
system.cpu.iew.lsq.thread.0.rescheduledLoads 5921 # Number of loads that were rescheduled
|
||||
system.cpu.iew.lsq.thread.0.squashedLoads 11851102 # Number of loads squashed
|
||||
system.cpu.iew.lsq.thread.0.squashedStores 3242374 # Number of stores squashed
|
||||
system.cpu.iew.memOrderViolationEvents 89737 # Number of memory order violations
|
||||
system.cpu.iew.predictedNotTakenIncorrect 943709 # Number of branches that were predicted not taken incorrectly
|
||||
system.cpu.iew.predictedTakenIncorrect 3660075 # Number of branches that were predicted taken incorrectly
|
||||
system.cpu.ipc 1.687279 # IPC: Instructions Per Cycle
|
||||
system.cpu.ipc_total 1.687279 # IPC: Total IPC of All Threads
|
||||
system.cpu.iq.ISSUE:FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntAlu 438834840 72.45% 72.45% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntMult 6546 0.00% 72.45% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntDiv 0 0.00% 72.45% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatAdd 29 0.00% 72.45% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCmp 5 0.00% 72.45% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCvt 5 0.00% 72.45% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatMult 4 0.00% 72.45% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatDiv 0 0.00% 72.45% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatSqrt 0 0.00% 72.45% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemRead 124855453 20.61% 93.06% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemWrite 42021230 6.94% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntAlu 438810493 72.47% 72.47% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntMult 6669 0.00% 72.47% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntDiv 0 0.00% 72.47% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatAdd 29 0.00% 72.47% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCmp 5 0.00% 72.47% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCvt 5 0.00% 72.47% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatMult 4 0.00% 72.47% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatDiv 0 0.00% 72.47% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatSqrt 0 0.00% 72.47% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemRead 124770612 20.61% 93.07% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemWrite 41935289 6.93% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::total 605718112 # Type of FU issued
|
||||
system.cpu.iq.ISSUE:fu_busy_cnt 7232323 # FU busy when requested
|
||||
system.cpu.iq.ISSUE:fu_busy_rate 0.011940 # FU busy rate (busy events/executed inst)
|
||||
system.cpu.iq.ISSUE:FU_type_0::total 605523106 # Type of FU issued
|
||||
system.cpu.iq.ISSUE:fu_busy_cnt 7132172 # FU busy when requested
|
||||
system.cpu.iq.ISSUE:fu_busy_rate 0.011779 # FU busy rate (busy events/executed inst)
|
||||
system.cpu.iq.ISSUE:fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntAlu 5390831 74.54% 74.54% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntMult 67 0.00% 74.54% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntDiv 0 0.00% 74.54% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatAdd 0 0.00% 74.54% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCmp 0 0.00% 74.54% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCvt 0 0.00% 74.54% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatMult 0 0.00% 74.54% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatDiv 0 0.00% 74.54% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatSqrt 0 0.00% 74.54% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemRead 1490139 20.60% 95.14% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemWrite 351286 4.86% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntAlu 5335622 74.81% 74.81% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntMult 49 0.00% 74.81% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntDiv 0 0.00% 74.81% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatAdd 0 0.00% 74.81% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCmp 0 0.00% 74.81% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCvt 0 0.00% 74.81% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatMult 0 0.00% 74.81% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatDiv 0 0.00% 74.81% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatSqrt 0 0.00% 74.81% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemRead 1469402 20.60% 95.41% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemWrite 327099 4.59% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::samples 332581112 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::mean 1.821264 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::stdev 1.674645 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::samples 333428374 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::mean 1.816052 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::stdev 1.661323 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::0-1 92203773 27.72% 27.72% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::1-2 67051353 20.16% 47.88% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::2-3 80133780 24.09% 71.98% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::3-4 36043478 10.84% 82.82% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::4-5 30084945 9.05% 91.86% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::5-6 14579095 4.38% 96.25% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::6-7 10850493 3.26% 99.51% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::7-8 1143008 0.34% 99.85% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::8 491187 0.15% 100.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::0-1 91844434 27.55% 27.55% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::1-2 66796624 20.03% 47.58% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::2-3 82026036 24.60% 72.18% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::3-4 37142853 11.14% 83.32% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::4-5 29318508 8.79% 92.11% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::5-6 13804488 4.14% 96.25% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::6-7 11015283 3.30% 99.56% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::7-8 983503 0.29% 99.85% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::8 496645 0.15% 100.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::min_value 0 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::max_value 8 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::total 332581112 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:rate 1.812679 # Inst issue rate
|
||||
system.cpu.iq.iqInstsAdded 620382553 # Number of instructions added to the IQ (excludes non-spec)
|
||||
system.cpu.iq.iqInstsIssued 605718112 # Number of instructions issued
|
||||
system.cpu.iq.iqNonSpecInstsAdded 23 # Number of non-speculative instructions added to the IQ
|
||||
system.cpu.iq.iqSquashedInstsExamined 53519286 # Number of squashed instructions iterated over during squash; mainly for profiling
|
||||
system.cpu.iq.iqSquashedInstsIssued 12833 # Number of squashed instructions issued
|
||||
system.cpu.iq.iqSquashedNonSpecRemoved 6 # Number of squashed non-spec instructions that were removed
|
||||
system.cpu.iq.iqSquashedOperandsExamined 29313548 # Number of squashed operands that are examined and possibly removed from graph
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::total 333428374 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:rate 1.806528 # Inst issue rate
|
||||
system.cpu.iq.iqInstsAdded 620252984 # Number of instructions added to the IQ (excludes non-spec)
|
||||
system.cpu.iq.iqInstsIssued 605523106 # Number of instructions issued
|
||||
system.cpu.iq.iqNonSpecInstsAdded 29 # Number of non-speculative instructions added to the IQ
|
||||
system.cpu.iq.iqSquashedInstsExamined 53278148 # Number of squashed instructions iterated over during squash; mainly for profiling
|
||||
system.cpu.iq.iqSquashedInstsIssued 39411 # Number of squashed instructions issued
|
||||
system.cpu.iq.iqSquashedNonSpecRemoved 12 # Number of squashed non-spec instructions that were removed
|
||||
system.cpu.iq.iqSquashedOperandsExamined 29138505 # Number of squashed operands that are examined and possibly removed from graph
|
||||
system.cpu.itb.data_accesses 0 # DTB accesses
|
||||
system.cpu.itb.data_acv 0 # DTB access violations
|
||||
system.cpu.itb.data_hits 0 # DTB hits
|
||||
system.cpu.itb.data_misses 0 # DTB misses
|
||||
system.cpu.itb.fetch_accesses 66014446 # ITB accesses
|
||||
system.cpu.itb.fetch_accesses 65631783 # ITB accesses
|
||||
system.cpu.itb.fetch_acv 0 # ITB acv
|
||||
system.cpu.itb.fetch_hits 66014406 # ITB hits
|
||||
system.cpu.itb.fetch_misses 40 # ITB misses
|
||||
system.cpu.itb.fetch_hits 65631744 # ITB hits
|
||||
system.cpu.itb.fetch_misses 39 # ITB misses
|
||||
system.cpu.itb.read_accesses 0 # DTB read accesses
|
||||
system.cpu.itb.read_acv 0 # DTB read access violations
|
||||
system.cpu.itb.read_hits 0 # DTB read hits
|
||||
|
@ -343,106 +343,106 @@ system.cpu.itb.write_accesses 0 # DT
|
|||
system.cpu.itb.write_acv 0 # DTB write access violations
|
||||
system.cpu.itb.write_hits 0 # DTB write hits
|
||||
system.cpu.itb.write_misses 0 # DTB write misses
|
||||
system.cpu.l2cache.ReadExReq_accesses 256647 # number of ReadExReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadExReq_avg_miss_latency 34260.342026 # average ReadExReq miss latency
|
||||
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31141.538767 # average ReadExReq mshr miss latency
|
||||
system.cpu.l2cache.ReadExReq_miss_latency 8792814000 # number of ReadExReq miss cycles
|
||||
system.cpu.l2cache.ReadExReq_accesses 256875 # number of ReadExReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadExReq_avg_miss_latency 34263.188321 # average ReadExReq miss latency
|
||||
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31137.765450 # average ReadExReq mshr miss latency
|
||||
system.cpu.l2cache.ReadExReq_miss_latency 8801356500 # number of ReadExReq miss cycles
|
||||
system.cpu.l2cache.ReadExReq_miss_rate 1 # miss rate for ReadExReq accesses
|
||||
system.cpu.l2cache.ReadExReq_misses 256647 # number of ReadExReq misses
|
||||
system.cpu.l2cache.ReadExReq_mshr_miss_latency 7992382500 # number of ReadExReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadExReq_misses 256875 # number of ReadExReq misses
|
||||
system.cpu.l2cache.ReadExReq_mshr_miss_latency 7998513500 # number of ReadExReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadExReq_mshr_miss_rate 1 # mshr miss rate for ReadExReq accesses
|
||||
system.cpu.l2cache.ReadExReq_mshr_misses 256647 # number of ReadExReq MSHR misses
|
||||
system.cpu.l2cache.ReadReq_accesses 217179 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadReq_avg_miss_latency 34303.986479 # average ReadReq miss latency
|
||||
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31015.630238 # average ReadReq mshr miss latency
|
||||
system.cpu.l2cache.ReadReq_hits 181383 # number of ReadReq hits
|
||||
system.cpu.l2cache.ReadReq_miss_latency 1227945500 # number of ReadReq miss cycles
|
||||
system.cpu.l2cache.ReadReq_miss_rate 0.164823 # miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_misses 35796 # number of ReadReq misses
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_latency 1110235500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_rate 0.164823 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_mshr_misses 35796 # number of ReadReq MSHR misses
|
||||
system.cpu.l2cache.UpgradeReq_accesses 80643 # number of UpgradeReq accesses(hits+misses)
|
||||
system.cpu.l2cache.UpgradeReq_avg_miss_latency 34136.391255 # average UpgradeReq miss latency
|
||||
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 31030.684622 # average UpgradeReq mshr miss latency
|
||||
system.cpu.l2cache.UpgradeReq_miss_latency 2752861000 # number of UpgradeReq miss cycles
|
||||
system.cpu.l2cache.ReadExReq_mshr_misses 256875 # number of ReadExReq MSHR misses
|
||||
system.cpu.l2cache.ReadReq_accesses 219110 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadReq_avg_miss_latency 34284.038279 # average ReadReq miss latency
|
||||
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31037.107304 # average ReadReq mshr miss latency
|
||||
system.cpu.l2cache.ReadReq_hits 183268 # number of ReadReq hits
|
||||
system.cpu.l2cache.ReadReq_miss_latency 1228808500 # number of ReadReq miss cycles
|
||||
system.cpu.l2cache.ReadReq_miss_rate 0.163580 # miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_misses 35842 # number of ReadReq misses
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_latency 1112432000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_rate 0.163580 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_mshr_misses 35842 # number of ReadReq MSHR misses
|
||||
system.cpu.l2cache.UpgradeReq_accesses 81505 # number of UpgradeReq accesses(hits+misses)
|
||||
system.cpu.l2cache.UpgradeReq_avg_miss_latency 34131.924422 # average UpgradeReq miss latency
|
||||
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 31025.814367 # average UpgradeReq mshr miss latency
|
||||
system.cpu.l2cache.UpgradeReq_miss_latency 2781922500 # number of UpgradeReq miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_miss_rate 1 # miss rate for UpgradeReq accesses
|
||||
system.cpu.l2cache.UpgradeReq_misses 80643 # number of UpgradeReq misses
|
||||
system.cpu.l2cache.UpgradeReq_mshr_miss_latency 2502407500 # number of UpgradeReq MSHR miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_misses 81505 # number of UpgradeReq misses
|
||||
system.cpu.l2cache.UpgradeReq_mshr_miss_latency 2528759000 # number of UpgradeReq MSHR miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_mshr_miss_rate 1 # mshr miss rate for UpgradeReq accesses
|
||||
system.cpu.l2cache.UpgradeReq_mshr_misses 80643 # number of UpgradeReq MSHR misses
|
||||
system.cpu.l2cache.Writeback_accesses 334123 # number of Writeback accesses(hits+misses)
|
||||
system.cpu.l2cache.Writeback_hits 334123 # number of Writeback hits
|
||||
system.cpu.l2cache.avg_blocked_cycles::no_mshrs 5083.333333 # average number of cycles each access was blocked
|
||||
system.cpu.l2cache.UpgradeReq_mshr_misses 81505 # number of UpgradeReq MSHR misses
|
||||
system.cpu.l2cache.Writeback_accesses 335213 # number of Writeback accesses(hits+misses)
|
||||
system.cpu.l2cache.Writeback_hits 335213 # number of Writeback hits
|
||||
system.cpu.l2cache.avg_blocked_cycles::no_mshrs 5455.882353 # average number of cycles each access was blocked
|
||||
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
|
||||
system.cpu.l2cache.avg_refs 3.723010 # Average number of references to valid blocks.
|
||||
system.cpu.l2cache.blocked::no_mshrs 78 # number of cycles access was blocked
|
||||
system.cpu.l2cache.avg_refs 3.750936 # Average number of references to valid blocks.
|
||||
system.cpu.l2cache.blocked::no_mshrs 68 # number of cycles access was blocked
|
||||
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.l2cache.blocked_cycles::no_mshrs 396500 # number of cycles access was blocked
|
||||
system.cpu.l2cache.blocked_cycles::no_mshrs 371000 # number of cycles access was blocked
|
||||
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.l2cache.demand_accesses 473826 # number of demand (read+write) accesses
|
||||
system.cpu.l2cache.demand_avg_miss_latency 34265.684253 # average overall miss latency
|
||||
system.cpu.l2cache.demand_avg_mshr_miss_latency 31126.127143 # average overall mshr miss latency
|
||||
system.cpu.l2cache.demand_hits 181383 # number of demand (read+write) hits
|
||||
system.cpu.l2cache.demand_miss_latency 10020759500 # number of demand (read+write) miss cycles
|
||||
system.cpu.l2cache.demand_miss_rate 0.617195 # miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_misses 292443 # number of demand (read+write) misses
|
||||
system.cpu.l2cache.demand_accesses 475985 # number of demand (read+write) accesses
|
||||
system.cpu.l2cache.demand_avg_miss_latency 34265.741313 # average overall miss latency
|
||||
system.cpu.l2cache.demand_avg_mshr_miss_latency 31125.440272 # average overall mshr miss latency
|
||||
system.cpu.l2cache.demand_hits 183268 # number of demand (read+write) hits
|
||||
system.cpu.l2cache.demand_miss_latency 10030165000 # number of demand (read+write) miss cycles
|
||||
system.cpu.l2cache.demand_miss_rate 0.614971 # miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_misses 292717 # number of demand (read+write) misses
|
||||
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
|
||||
system.cpu.l2cache.demand_mshr_miss_latency 9102618000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.l2cache.demand_mshr_miss_rate 0.617195 # mshr miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_mshr_misses 292443 # number of demand (read+write) MSHR misses
|
||||
system.cpu.l2cache.demand_mshr_miss_latency 9110945500 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.l2cache.demand_mshr_miss_rate 0.614971 # mshr miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_mshr_misses 292717 # number of demand (read+write) MSHR misses
|
||||
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.l2cache.occ_%::0 0.051040 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_%::1 0.447409 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_blocks::0 1672.465668 # Average occupied blocks per context
|
||||
system.cpu.l2cache.occ_blocks::1 14660.696789 # Average occupied blocks per context
|
||||
system.cpu.l2cache.overall_accesses 473826 # number of overall (read+write) accesses
|
||||
system.cpu.l2cache.overall_avg_miss_latency 34265.684253 # average overall miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_miss_latency 31126.127143 # average overall mshr miss latency
|
||||
system.cpu.l2cache.occ_%::0 0.051123 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_%::1 0.447698 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_blocks::0 1675.210024 # Average occupied blocks per context
|
||||
system.cpu.l2cache.occ_blocks::1 14670.153699 # Average occupied blocks per context
|
||||
system.cpu.l2cache.overall_accesses 475985 # number of overall (read+write) accesses
|
||||
system.cpu.l2cache.overall_avg_miss_latency 34265.741313 # average overall miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_miss_latency 31125.440272 # average overall mshr miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.l2cache.overall_hits 181383 # number of overall hits
|
||||
system.cpu.l2cache.overall_miss_latency 10020759500 # number of overall miss cycles
|
||||
system.cpu.l2cache.overall_miss_rate 0.617195 # miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_misses 292443 # number of overall misses
|
||||
system.cpu.l2cache.overall_hits 183268 # number of overall hits
|
||||
system.cpu.l2cache.overall_miss_latency 10030165000 # number of overall miss cycles
|
||||
system.cpu.l2cache.overall_miss_rate 0.614971 # miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_misses 292717 # number of overall misses
|
||||
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
|
||||
system.cpu.l2cache.overall_mshr_miss_latency 9102618000 # number of overall MSHR miss cycles
|
||||
system.cpu.l2cache.overall_mshr_miss_rate 0.617195 # mshr miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_mshr_misses 292443 # number of overall MSHR misses
|
||||
system.cpu.l2cache.overall_mshr_miss_latency 9110945500 # number of overall MSHR miss cycles
|
||||
system.cpu.l2cache.overall_mshr_miss_rate 0.614971 # mshr miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_mshr_misses 292717 # number of overall MSHR misses
|
||||
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
||||
system.cpu.l2cache.replacements 85262 # number of replacements
|
||||
system.cpu.l2cache.sampled_refs 100888 # Sample count of references to valid blocks.
|
||||
system.cpu.l2cache.replacements 85307 # number of replacements
|
||||
system.cpu.l2cache.sampled_refs 100934 # Sample count of references to valid blocks.
|
||||
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.l2cache.tagsinuse 16333.162457 # Cycle average of tags in use
|
||||
system.cpu.l2cache.total_refs 375607 # Total number of references to valid blocks.
|
||||
system.cpu.l2cache.tagsinuse 16345.363723 # Cycle average of tags in use
|
||||
system.cpu.l2cache.total_refs 378597 # Total number of references to valid blocks.
|
||||
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.l2cache.writebacks 63236 # number of writebacks
|
||||
system.cpu.memDep0.conflictingLoads 19292303 # Number of conflicting loads.
|
||||
system.cpu.memDep0.conflictingStores 14732751 # Number of conflicting stores.
|
||||
system.cpu.memDep0.insertedLoads 126977202 # Number of loads inserted to the mem dependence unit.
|
||||
system.cpu.memDep0.insertedStores 43223597 # Number of stores inserted to the mem dependence unit.
|
||||
system.cpu.numCycles 334156294 # number of cpu cycles simulated
|
||||
system.cpu.rename.RENAME:BlockCycles 15214853 # Number of cycles rename is blocking
|
||||
system.cpu.l2cache.writebacks 63240 # number of writebacks
|
||||
system.cpu.memDep0.conflictingLoads 18950859 # Number of conflicting loads.
|
||||
system.cpu.memDep0.conflictingStores 15231969 # Number of conflicting stores.
|
||||
system.cpu.memDep0.insertedLoads 126900612 # Number of loads inserted to the mem dependence unit.
|
||||
system.cpu.memDep0.insertedStores 43054897 # Number of stores inserted to the mem dependence unit.
|
||||
system.cpu.numCycles 335186172 # number of cpu cycles simulated
|
||||
system.cpu.rename.RENAME:BlockCycles 14808263 # Number of cycles rename is blocking
|
||||
system.cpu.rename.RENAME:CommittedMaps 463854889 # Number of HB maps that are committed
|
||||
system.cpu.rename.RENAME:IQFullEvents 31587363 # Number of times rename has blocked due to IQ full
|
||||
system.cpu.rename.RENAME:IdleCycles 151899436 # Number of cycles rename is idle
|
||||
system.cpu.rename.RENAME:LSQFullEvents 2286618 # Number of times rename has blocked due to LSQ full
|
||||
system.cpu.rename.RENAME:ROBFullEvents 131 # Number of times rename has blocked due to ROB full
|
||||
system.cpu.rename.RENAME:RenameLookups 896816353 # Number of register rename lookups that rename has made
|
||||
system.cpu.rename.RENAME:RenamedInsts 680424744 # Number of instructions processed by rename
|
||||
system.cpu.rename.RENAME:RenamedOperands 519473797 # Number of destination operands rename has renamed
|
||||
system.cpu.rename.RENAME:RunCycles 116400987 # Number of cycles rename is running
|
||||
system.cpu.rename.RENAME:SquashCycles 9869862 # Number of cycles rename is squashing
|
||||
system.cpu.rename.RENAME:UnblockCycles 39195268 # Number of cycles rename is unblocking
|
||||
system.cpu.rename.RENAME:UndoneMaps 55618908 # Number of HB maps that are undone due to squashing
|
||||
system.cpu.rename.RENAME:serializeStallCycles 706 # count of cycles rename stalled for serializing inst
|
||||
system.cpu.rename.RENAME:serializingInsts 28 # count of serializing insts renamed
|
||||
system.cpu.rename.RENAME:skidInsts 77660298 # count of insts added to the skid buffer
|
||||
system.cpu.rename.RENAME:tempSerializingInsts 26 # count of temporary serializing insts renamed
|
||||
system.cpu.timesIdled 36534 # Number of times that the entire CPU went into an idle state and unscheduled itself
|
||||
system.cpu.rename.RENAME:IQFullEvents 34154270 # Number of times rename has blocked due to IQ full
|
||||
system.cpu.rename.RENAME:IdleCycles 151775927 # Number of cycles rename is idle
|
||||
system.cpu.rename.RENAME:LSQFullEvents 2034435 # Number of times rename has blocked due to LSQ full
|
||||
system.cpu.rename.RENAME:ROBFullEvents 82 # Number of times rename has blocked due to ROB full
|
||||
system.cpu.rename.RENAME:RenameLookups 895748431 # Number of register rename lookups that rename has made
|
||||
system.cpu.rename.RENAME:RenamedInsts 680023810 # Number of instructions processed by rename
|
||||
system.cpu.rename.RENAME:RenamedOperands 518612424 # Number of destination operands rename has renamed
|
||||
system.cpu.rename.RENAME:RunCycles 115460168 # Number of cycles rename is running
|
||||
system.cpu.rename.RENAME:SquashCycles 9853353 # Number of cycles rename is squashing
|
||||
system.cpu.rename.RENAME:UnblockCycles 41529646 # Number of cycles rename is unblocking
|
||||
system.cpu.rename.RENAME:UndoneMaps 54757535 # Number of HB maps that are undone due to squashing
|
||||
system.cpu.rename.RENAME:serializeStallCycles 1017 # count of cycles rename stalled for serializing inst
|
||||
system.cpu.rename.RENAME:serializingInsts 33 # count of serializing insts renamed
|
||||
system.cpu.rename.RENAME:skidInsts 80752072 # count of insts added to the skid buffer
|
||||
system.cpu.rename.RENAME:tempSerializingInsts 33 # count of temporary serializing insts renamed
|
||||
system.cpu.timesIdled 42487 # Number of times that the entire CPU went into an idle state and unscheduled itself
|
||||
system.cpu.workload.PROG:num_syscalls 17 # Number of system calls
|
||||
|
||||
---------- End Simulation Statistics ----------
|
||||
|
|
|
@ -358,7 +358,7 @@ egid=100
|
|||
env=
|
||||
errout=cerr
|
||||
euid=100
|
||||
executable=/proj/aatl_perfmod_arch/m5_binaries/cpu2000/binaries/sparc/linux/gzip
|
||||
executable=/dist/m5/cpu2000/binaries/sparc/linux/gzip
|
||||
gid=100
|
||||
input=cin
|
||||
max_stack_size=67108864
|
||||
|
|
|
@ -5,10 +5,10 @@ The Regents of The University of Michigan
|
|||
All Rights Reserved
|
||||
|
||||
|
||||
M5 compiled Feb 25 2010 03:11:27
|
||||
M5 revision 1a33ca29ec29 6980 default share-aware-test-update.patch tip qtip
|
||||
M5 started Feb 25 2010 03:11:32
|
||||
M5 executing on SC2B0619
|
||||
M5 compiled May 12 2010 02:45:56
|
||||
M5 revision 3f044cf767ee 7080 default qtip bp_regress.patch tip
|
||||
M5 started May 12 2010 02:48:22
|
||||
M5 executing on zizzer
|
||||
command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/long/00.gzip/sparc/linux/o3-timing -re tests/run.py build/SPARC_SE/tests/fast/long/00.gzip/sparc/linux/o3-timing
|
||||
Global frequency set at 1000000000000 ticks per second
|
||||
info: Entering event queue @ 0. Starting simulation...
|
||||
|
@ -43,4 +43,4 @@ Uncompressing Data
|
|||
Uncompressed data 1048576 bytes in length
|
||||
Uncompressed data compared correctly
|
||||
Tested 1MB buffer: OK!
|
||||
Exiting @ tick 1102659088000 because target called exit()
|
||||
Exiting @ tick 1088715493000 because target called exit()
|
||||
|
|
|
@ -1,422 +1,422 @@
|
|||
|
||||
---------- Begin Simulation Statistics ----------
|
||||
host_inst_rate 117151 # Simulator instruction rate (inst/s)
|
||||
host_mem_usage 194316 # Number of bytes of host memory used
|
||||
host_seconds 11998.32 # Real time elapsed on the host
|
||||
host_tick_rate 91901100 # Simulator tick rate (ticks/s)
|
||||
host_inst_rate 141900 # Simulator instruction rate (inst/s)
|
||||
host_mem_usage 208776 # Number of bytes of host memory used
|
||||
host_seconds 9905.67 # Real time elapsed on the host
|
||||
host_tick_rate 109908342 # Simulator tick rate (ticks/s)
|
||||
sim_freq 1000000000000 # Frequency of simulated ticks
|
||||
sim_insts 1405618365 # Number of instructions simulated
|
||||
sim_seconds 1.102659 # Number of seconds simulated
|
||||
sim_ticks 1102659088000 # Number of ticks simulated
|
||||
sim_insts 1405618369 # Number of instructions simulated
|
||||
sim_seconds 1.088715 # Number of seconds simulated
|
||||
sim_ticks 1088715493000 # Number of ticks simulated
|
||||
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
|
||||
system.cpu.BPredUnit.BTBHits 182414509 # Number of BTB hits
|
||||
system.cpu.BPredUnit.BTBLookups 203429498 # Number of BTB lookups
|
||||
system.cpu.BPredUnit.BTBHits 173332559 # Number of BTB hits
|
||||
system.cpu.BPredUnit.BTBLookups 194142411 # Number of BTB lookups
|
||||
system.cpu.BPredUnit.RASInCorrect 0 # Number of incorrect RAS predictions.
|
||||
system.cpu.BPredUnit.condIncorrect 83681535 # Number of conditional branches incorrect
|
||||
system.cpu.BPredUnit.condPredicted 254458061 # Number of conditional branches predicted
|
||||
system.cpu.BPredUnit.lookups 254458061 # Number of BP lookups
|
||||
system.cpu.BPredUnit.condIncorrect 81910123 # Number of conditional branches incorrect
|
||||
system.cpu.BPredUnit.condPredicted 251618660 # Number of conditional branches predicted
|
||||
system.cpu.BPredUnit.lookups 251618660 # Number of BP lookups
|
||||
system.cpu.BPredUnit.usedRAS 0 # Number of times the RAS was used to get a target.
|
||||
system.cpu.commit.COM:branches 86248929 # Number of branches committed
|
||||
system.cpu.commit.COM:bw_lim_events 8096109 # number cycles where commit BW limit reached
|
||||
system.cpu.commit.COM:bw_lim_events 8014877 # number cycles where commit BW limit reached
|
||||
system.cpu.commit.COM:bw_limited 0 # number of insts not committed due to BW limits
|
||||
system.cpu.commit.COM:committed_per_cycle::samples 1964055004 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::mean 0.758399 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::stdev 1.188214 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::samples 1942378796 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::mean 0.766863 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::stdev 1.200662 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::0-1 1088074201 55.40% 55.40% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::1-2 575643784 29.31% 84.71% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::2-3 120435541 6.13% 90.84% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::3-4 120975798 6.16% 97.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::4-5 27955067 1.42% 98.42% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::5-6 8084166 0.41% 98.83% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::6-7 10447088 0.53% 99.37% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::7-8 4343250 0.22% 99.59% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::8 8096109 0.41% 100.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::0-1 1072972593 55.24% 55.24% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::1-2 568760584 29.28% 84.52% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::2-3 118179777 6.08% 90.61% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::3-4 122167717 6.29% 96.90% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::4-5 27965504 1.44% 98.34% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::5-6 8603273 0.44% 98.78% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::6-7 11084471 0.57% 99.35% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::7-8 4630000 0.24% 99.59% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::8 8014877 0.41% 100.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::min_value 0 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::max_value 8 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::total 1964055004 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:count 1489537508 # Number of instructions committed
|
||||
system.cpu.commit.COM:loads 402517243 # Number of loads committed
|
||||
system.cpu.commit.COM:committed_per_cycle::total 1942378796 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:count 1489537512 # Number of instructions committed
|
||||
system.cpu.commit.COM:loads 402517247 # Number of loads committed
|
||||
system.cpu.commit.COM:membars 51356 # Number of memory barriers committed
|
||||
system.cpu.commit.COM:refs 569375199 # Number of memory references committed
|
||||
system.cpu.commit.COM:refs 569375203 # Number of memory references committed
|
||||
system.cpu.commit.COM:swp_count 0 # Number of s/w prefetches committed
|
||||
system.cpu.commit.branchMispredicts 83681535 # The number of times a branch was mispredicted
|
||||
system.cpu.commit.commitCommittedInsts 1489537508 # The number of committed instructions
|
||||
system.cpu.commit.branchMispredicts 81910123 # The number of times a branch was mispredicted
|
||||
system.cpu.commit.commitCommittedInsts 1489537512 # The number of committed instructions
|
||||
system.cpu.commit.commitNonSpecStalls 2243671 # The number of times commit has been forced to stall to communicate backwards
|
||||
system.cpu.commit.commitSquashedInsts 1390237652 # The number of squashed insts skipped by commit
|
||||
system.cpu.committedInsts 1405618365 # Number of Instructions Simulated
|
||||
system.cpu.committedInsts_total 1405618365 # Number of Instructions Simulated
|
||||
system.cpu.cpi 1.568931 # CPI: Cycles Per Instruction
|
||||
system.cpu.cpi_total 1.568931 # CPI: Total CPI of All Threads
|
||||
system.cpu.dcache.ReadReq_accesses 426261934 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.dcache.ReadReq_avg_miss_latency 14297.662769 # average ReadReq miss latency
|
||||
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 6789.135084 # average ReadReq mshr miss latency
|
||||
system.cpu.dcache.ReadReq_hits 425346235 # number of ReadReq hits
|
||||
system.cpu.dcache.ReadReq_miss_latency 13092355500 # number of ReadReq miss cycles
|
||||
system.cpu.dcache.ReadReq_miss_rate 0.002148 # miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_misses 915699 # number of ReadReq misses
|
||||
system.cpu.dcache.ReadReq_mshr_hits 667386 # number of ReadReq MSHR hits
|
||||
system.cpu.dcache.ReadReq_mshr_miss_latency 1685830500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.dcache.ReadReq_mshr_miss_rate 0.000583 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_mshr_misses 248313 # number of ReadReq MSHR misses
|
||||
system.cpu.commit.commitSquashedInsts 1349352602 # The number of squashed insts skipped by commit
|
||||
system.cpu.committedInsts 1405618369 # Number of Instructions Simulated
|
||||
system.cpu.committedInsts_total 1405618369 # Number of Instructions Simulated
|
||||
system.cpu.cpi 1.549091 # CPI: Cycles Per Instruction
|
||||
system.cpu.cpi_total 1.549091 # CPI: Total CPI of All Threads
|
||||
system.cpu.dcache.ReadReq_accesses 421562233 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.dcache.ReadReq_avg_miss_latency 14361.598866 # average ReadReq miss latency
|
||||
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 6977.217093 # average ReadReq mshr miss latency
|
||||
system.cpu.dcache.ReadReq_hits 420657692 # number of ReadReq hits
|
||||
system.cpu.dcache.ReadReq_miss_latency 12990655000 # number of ReadReq miss cycles
|
||||
system.cpu.dcache.ReadReq_miss_rate 0.002146 # miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_misses 904541 # number of ReadReq misses
|
||||
system.cpu.dcache.ReadReq_mshr_hits 666380 # number of ReadReq MSHR hits
|
||||
system.cpu.dcache.ReadReq_mshr_miss_latency 1661701000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.dcache.ReadReq_mshr_miss_rate 0.000565 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_mshr_misses 238161 # number of ReadReq MSHR misses
|
||||
system.cpu.dcache.SwapReq_accesses 1326 # number of SwapReq accesses(hits+misses)
|
||||
system.cpu.dcache.SwapReq_avg_miss_latency 38037.500000 # average SwapReq miss latency
|
||||
system.cpu.dcache.SwapReq_avg_mshr_miss_latency 35037.500000 # average SwapReq mshr miss latency
|
||||
system.cpu.dcache.SwapReq_avg_miss_latency 38025 # average SwapReq miss latency
|
||||
system.cpu.dcache.SwapReq_avg_mshr_miss_latency 35025 # average SwapReq mshr miss latency
|
||||
system.cpu.dcache.SwapReq_hits 1286 # number of SwapReq hits
|
||||
system.cpu.dcache.SwapReq_miss_latency 1521500 # number of SwapReq miss cycles
|
||||
system.cpu.dcache.SwapReq_miss_latency 1521000 # number of SwapReq miss cycles
|
||||
system.cpu.dcache.SwapReq_miss_rate 0.030166 # miss rate for SwapReq accesses
|
||||
system.cpu.dcache.SwapReq_misses 40 # number of SwapReq misses
|
||||
system.cpu.dcache.SwapReq_mshr_miss_latency 1401500 # number of SwapReq MSHR miss cycles
|
||||
system.cpu.dcache.SwapReq_mshr_miss_latency 1401000 # number of SwapReq MSHR miss cycles
|
||||
system.cpu.dcache.SwapReq_mshr_miss_rate 0.030166 # mshr miss rate for SwapReq accesses
|
||||
system.cpu.dcache.SwapReq_mshr_misses 40 # number of SwapReq MSHR misses
|
||||
system.cpu.dcache.WriteReq_accesses 166856630 # number of WriteReq accesses(hits+misses)
|
||||
system.cpu.dcache.WriteReq_avg_miss_latency 37763.269313 # average WriteReq miss latency
|
||||
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 36078.327068 # average WriteReq mshr miss latency
|
||||
system.cpu.dcache.WriteReq_hits 164634096 # number of WriteReq hits
|
||||
system.cpu.dcache.WriteReq_miss_latency 83930150000 # number of WriteReq miss cycles
|
||||
system.cpu.dcache.WriteReq_miss_rate 0.013320 # miss rate for WriteReq accesses
|
||||
system.cpu.dcache.WriteReq_misses 2222534 # number of WriteReq misses
|
||||
system.cpu.dcache.WriteReq_mshr_hits 1870625 # number of WriteReq MSHR hits
|
||||
system.cpu.dcache.WriteReq_mshr_miss_latency 12696288000 # number of WriteReq MSHR miss cycles
|
||||
system.cpu.dcache.WriteReq_mshr_miss_rate 0.002109 # mshr miss rate for WriteReq accesses
|
||||
system.cpu.dcache.WriteReq_mshr_misses 351909 # number of WriteReq MSHR misses
|
||||
system.cpu.dcache.WriteReq_avg_miss_latency 37779.329951 # average WriteReq miss latency
|
||||
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 36098.948570 # average WriteReq mshr miss latency
|
||||
system.cpu.dcache.WriteReq_hits 164660283 # number of WriteReq hits
|
||||
system.cpu.dcache.WriteReq_miss_latency 82976518000 # number of WriteReq miss cycles
|
||||
system.cpu.dcache.WriteReq_miss_rate 0.013163 # miss rate for WriteReq accesses
|
||||
system.cpu.dcache.WriteReq_misses 2196347 # number of WriteReq misses
|
||||
system.cpu.dcache.WriteReq_mshr_hits 1851198 # number of WriteReq MSHR hits
|
||||
system.cpu.dcache.WriteReq_mshr_miss_latency 12459516000 # number of WriteReq MSHR miss cycles
|
||||
system.cpu.dcache.WriteReq_mshr_miss_rate 0.002069 # mshr miss rate for WriteReq accesses
|
||||
system.cpu.dcache.WriteReq_mshr_misses 345149 # number of WriteReq MSHR misses
|
||||
system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
||||
system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
|
||||
system.cpu.dcache.avg_refs 1119.158447 # Average number of references to valid blocks.
|
||||
system.cpu.dcache.avg_refs 1140.488307 # Average number of references to valid blocks.
|
||||
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.dcache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.dcache.demand_accesses 593118564 # number of demand (read+write) accesses
|
||||
system.cpu.dcache.demand_avg_miss_latency 30916.284897 # average overall miss latency
|
||||
system.cpu.dcache.demand_avg_mshr_miss_latency 23961.331807 # average overall mshr miss latency
|
||||
system.cpu.dcache.demand_hits 589980331 # number of demand (read+write) hits
|
||||
system.cpu.dcache.demand_miss_latency 97022505500 # number of demand (read+write) miss cycles
|
||||
system.cpu.dcache.demand_miss_rate 0.005291 # miss rate for demand accesses
|
||||
system.cpu.dcache.demand_misses 3138233 # number of demand (read+write) misses
|
||||
system.cpu.dcache.demand_mshr_hits 2538011 # number of demand (read+write) MSHR hits
|
||||
system.cpu.dcache.demand_mshr_miss_latency 14382118500 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.dcache.demand_mshr_miss_rate 0.001012 # mshr miss rate for demand accesses
|
||||
system.cpu.dcache.demand_mshr_misses 600222 # number of demand (read+write) MSHR misses
|
||||
system.cpu.dcache.demand_accesses 588418863 # number of demand (read+write) accesses
|
||||
system.cpu.dcache.demand_avg_miss_latency 30948.287394 # average overall miss latency
|
||||
system.cpu.dcache.demand_avg_mshr_miss_latency 24208.768922 # average overall mshr miss latency
|
||||
system.cpu.dcache.demand_hits 585317975 # number of demand (read+write) hits
|
||||
system.cpu.dcache.demand_miss_latency 95967173000 # number of demand (read+write) miss cycles
|
||||
system.cpu.dcache.demand_miss_rate 0.005270 # miss rate for demand accesses
|
||||
system.cpu.dcache.demand_misses 3100888 # number of demand (read+write) misses
|
||||
system.cpu.dcache.demand_mshr_hits 2517578 # number of demand (read+write) MSHR hits
|
||||
system.cpu.dcache.demand_mshr_miss_latency 14121217000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.dcache.demand_mshr_miss_rate 0.000991 # mshr miss rate for demand accesses
|
||||
system.cpu.dcache.demand_mshr_misses 583310 # number of demand (read+write) MSHR misses
|
||||
system.cpu.dcache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.dcache.occ_%::0 0.999897 # Average percentage of cache occupancy
|
||||
system.cpu.dcache.occ_blocks::0 4095.579742 # Average occupied blocks per context
|
||||
system.cpu.dcache.overall_accesses 593118564 # number of overall (read+write) accesses
|
||||
system.cpu.dcache.overall_avg_miss_latency 30916.284897 # average overall miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_miss_latency 23961.331807 # average overall mshr miss latency
|
||||
system.cpu.dcache.occ_%::0 0.999896 # Average percentage of cache occupancy
|
||||
system.cpu.dcache.occ_blocks::0 4095.574437 # Average occupied blocks per context
|
||||
system.cpu.dcache.overall_accesses 588418863 # number of overall (read+write) accesses
|
||||
system.cpu.dcache.overall_avg_miss_latency 30948.287394 # average overall miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_miss_latency 24208.768922 # average overall mshr miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.dcache.overall_hits 589980331 # number of overall hits
|
||||
system.cpu.dcache.overall_miss_latency 97022505500 # number of overall miss cycles
|
||||
system.cpu.dcache.overall_miss_rate 0.005291 # miss rate for overall accesses
|
||||
system.cpu.dcache.overall_misses 3138233 # number of overall misses
|
||||
system.cpu.dcache.overall_mshr_hits 2538011 # number of overall MSHR hits
|
||||
system.cpu.dcache.overall_mshr_miss_latency 14382118500 # number of overall MSHR miss cycles
|
||||
system.cpu.dcache.overall_mshr_miss_rate 0.001012 # mshr miss rate for overall accesses
|
||||
system.cpu.dcache.overall_mshr_misses 600222 # number of overall MSHR misses
|
||||
system.cpu.dcache.overall_hits 585317975 # number of overall hits
|
||||
system.cpu.dcache.overall_miss_latency 95967173000 # number of overall miss cycles
|
||||
system.cpu.dcache.overall_miss_rate 0.005270 # miss rate for overall accesses
|
||||
system.cpu.dcache.overall_misses 3100888 # number of overall misses
|
||||
system.cpu.dcache.overall_mshr_hits 2517578 # number of overall MSHR hits
|
||||
system.cpu.dcache.overall_mshr_miss_latency 14121217000 # number of overall MSHR miss cycles
|
||||
system.cpu.dcache.overall_mshr_miss_rate 0.000991 # mshr miss rate for overall accesses
|
||||
system.cpu.dcache.overall_mshr_misses 583310 # number of overall MSHR misses
|
||||
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
||||
system.cpu.dcache.replacements 523278 # number of replacements
|
||||
system.cpu.dcache.sampled_refs 527374 # Sample count of references to valid blocks.
|
||||
system.cpu.dcache.replacements 509323 # number of replacements
|
||||
system.cpu.dcache.sampled_refs 513419 # Sample count of references to valid blocks.
|
||||
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.dcache.tagsinuse 4095.579742 # Cycle average of tags in use
|
||||
system.cpu.dcache.total_refs 590215067 # Total number of references to valid blocks.
|
||||
system.cpu.dcache.warmup_cycle 166150000 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.dcache.writebacks 348749 # number of writebacks
|
||||
system.cpu.decode.DECODE:BlockedCycles 416443317 # Number of cycles decode is blocked
|
||||
system.cpu.decode.DECODE:DecodedInsts 3435538799 # Number of instructions handled by decode
|
||||
system.cpu.decode.DECODE:IdleCycles 762668513 # Number of cycles decode is idle
|
||||
system.cpu.decode.DECODE:RunCycles 782001789 # Number of cycles decode is running
|
||||
system.cpu.decode.DECODE:SquashCycles 239759977 # Number of cycles decode is squashing
|
||||
system.cpu.decode.DECODE:UnblockCycles 2941385 # Number of cycles decode is unblocking
|
||||
system.cpu.fetch.Branches 254458061 # Number of branches that fetch encountered
|
||||
system.cpu.fetch.CacheLines 354588619 # Number of cache lines fetched
|
||||
system.cpu.fetch.Cycles 1199300749 # Number of cycles fetch has run and was not squashing or blocked
|
||||
system.cpu.fetch.IcacheSquashes 10659931 # Number of outstanding Icache misses that were squashed
|
||||
system.cpu.fetch.Insts 3732201000 # Number of instructions fetch has processed
|
||||
system.cpu.fetch.SquashCycles 88873599 # Number of cycles fetch has spent squashing
|
||||
system.cpu.fetch.branchRate 0.115384 # Number of branch fetches per cycle
|
||||
system.cpu.fetch.icacheStallCycles 354588619 # Number of cycles fetch is stalled on an Icache miss
|
||||
system.cpu.fetch.predictedBranches 182414509 # Number of branches that fetch has predicted taken
|
||||
system.cpu.fetch.rate 1.692364 # Number of inst fetches per cycle
|
||||
system.cpu.fetch.rateDist::samples 2203814981 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::mean 1.693518 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::stdev 2.831719 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.dcache.tagsinuse 4095.574437 # Cycle average of tags in use
|
||||
system.cpu.dcache.total_refs 585548366 # Total number of references to valid blocks.
|
||||
system.cpu.dcache.warmup_cycle 166128000 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.dcache.writebacks 341989 # number of writebacks
|
||||
system.cpu.decode.DECODE:BlockedCycles 421912263 # Number of cycles decode is blocked
|
||||
system.cpu.decode.DECODE:DecodedInsts 3394284142 # Number of instructions handled by decode
|
||||
system.cpu.decode.DECODE:IdleCycles 753420072 # Number of cycles decode is idle
|
||||
system.cpu.decode.DECODE:RunCycles 764076323 # Number of cycles decode is running
|
||||
system.cpu.decode.DECODE:SquashCycles 233540433 # Number of cycles decode is squashing
|
||||
system.cpu.decode.DECODE:UnblockCycles 2970138 # Number of cycles decode is unblocking
|
||||
system.cpu.fetch.Branches 251618660 # Number of branches that fetch encountered
|
||||
system.cpu.fetch.CacheLines 350290492 # Number of cache lines fetched
|
||||
system.cpu.fetch.Cycles 1175688320 # Number of cycles fetch has run and was not squashing or blocked
|
||||
system.cpu.fetch.IcacheSquashes 10057151 # Number of outstanding Icache misses that were squashed
|
||||
system.cpu.fetch.Insts 3685758924 # Number of instructions fetch has processed
|
||||
system.cpu.fetch.SquashCycles 87714492 # Number of cycles fetch has spent squashing
|
||||
system.cpu.fetch.branchRate 0.115558 # Number of branch fetches per cycle
|
||||
system.cpu.fetch.icacheStallCycles 350290492 # Number of cycles fetch is stalled on an Icache miss
|
||||
system.cpu.fetch.predictedBranches 173332559 # Number of branches that fetch has predicted taken
|
||||
system.cpu.fetch.rate 1.692710 # Number of inst fetches per cycle
|
||||
system.cpu.fetch.rateDist::samples 2175919229 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::mean 1.693886 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::stdev 2.844671 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::0-1 1359102894 61.67% 61.67% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::1-2 256500547 11.64% 73.31% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::2-3 81150170 3.68% 76.99% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::3-4 38425919 1.74% 78.74% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::4-5 85384463 3.87% 82.61% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::5-6 41200023 1.87% 84.48% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::6-7 32567288 1.48% 85.96% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::7-8 20688755 0.94% 86.90% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::8 288794922 13.10% 100.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::0-1 1350521444 62.07% 62.07% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::1-2 247724506 11.38% 73.45% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::2-3 78785496 3.62% 77.07% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::3-4 36714251 1.69% 78.76% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::4-5 82505145 3.79% 82.55% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::5-6 39097939 1.80% 84.35% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::6-7 30045371 1.38% 85.73% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::7-8 19662444 0.90% 86.63% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::8 290862633 13.37% 100.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::total 2203814981 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.icache.ReadReq_accesses 354588619 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.icache.ReadReq_avg_miss_latency 33291.255289 # average ReadReq miss latency
|
||||
system.cpu.icache.ReadReq_avg_mshr_miss_latency 34798.042059 # average ReadReq mshr miss latency
|
||||
system.cpu.icache.ReadReq_hits 354586492 # number of ReadReq hits
|
||||
system.cpu.icache.ReadReq_miss_latency 70810500 # number of ReadReq miss cycles
|
||||
system.cpu.fetch.rateDist::total 2175919229 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.icache.ReadReq_accesses 350290492 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.icache.ReadReq_avg_miss_latency 33351.843100 # average ReadReq miss latency
|
||||
system.cpu.icache.ReadReq_avg_mshr_miss_latency 34801.230992 # average ReadReq mshr miss latency
|
||||
system.cpu.icache.ReadReq_hits 350288376 # number of ReadReq hits
|
||||
system.cpu.icache.ReadReq_miss_latency 70572500 # number of ReadReq miss cycles
|
||||
system.cpu.icache.ReadReq_miss_rate 0.000006 # miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_misses 2127 # number of ReadReq misses
|
||||
system.cpu.icache.ReadReq_mshr_hits 748 # number of ReadReq MSHR hits
|
||||
system.cpu.icache.ReadReq_mshr_miss_latency 47986500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.icache.ReadReq_misses 2116 # number of ReadReq misses
|
||||
system.cpu.icache.ReadReq_mshr_hits 735 # number of ReadReq MSHR hits
|
||||
system.cpu.icache.ReadReq_mshr_miss_latency 48060500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.icache.ReadReq_mshr_miss_rate 0.000004 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_mshr_misses 1379 # number of ReadReq MSHR misses
|
||||
system.cpu.icache.ReadReq_mshr_misses 1381 # number of ReadReq MSHR misses
|
||||
system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
||||
system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
|
||||
system.cpu.icache.avg_refs 257319.660377 # Average number of references to valid blocks.
|
||||
system.cpu.icache.avg_refs 253832.156522 # Average number of references to valid blocks.
|
||||
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.icache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.icache.demand_accesses 354588619 # number of demand (read+write) accesses
|
||||
system.cpu.icache.demand_avg_miss_latency 33291.255289 # average overall miss latency
|
||||
system.cpu.icache.demand_avg_mshr_miss_latency 34798.042059 # average overall mshr miss latency
|
||||
system.cpu.icache.demand_hits 354586492 # number of demand (read+write) hits
|
||||
system.cpu.icache.demand_miss_latency 70810500 # number of demand (read+write) miss cycles
|
||||
system.cpu.icache.demand_accesses 350290492 # number of demand (read+write) accesses
|
||||
system.cpu.icache.demand_avg_miss_latency 33351.843100 # average overall miss latency
|
||||
system.cpu.icache.demand_avg_mshr_miss_latency 34801.230992 # average overall mshr miss latency
|
||||
system.cpu.icache.demand_hits 350288376 # number of demand (read+write) hits
|
||||
system.cpu.icache.demand_miss_latency 70572500 # number of demand (read+write) miss cycles
|
||||
system.cpu.icache.demand_miss_rate 0.000006 # miss rate for demand accesses
|
||||
system.cpu.icache.demand_misses 2127 # number of demand (read+write) misses
|
||||
system.cpu.icache.demand_mshr_hits 748 # number of demand (read+write) MSHR hits
|
||||
system.cpu.icache.demand_mshr_miss_latency 47986500 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.icache.demand_misses 2116 # number of demand (read+write) misses
|
||||
system.cpu.icache.demand_mshr_hits 735 # number of demand (read+write) MSHR hits
|
||||
system.cpu.icache.demand_mshr_miss_latency 48060500 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.icache.demand_mshr_miss_rate 0.000004 # mshr miss rate for demand accesses
|
||||
system.cpu.icache.demand_mshr_misses 1379 # number of demand (read+write) MSHR misses
|
||||
system.cpu.icache.demand_mshr_misses 1381 # number of demand (read+write) MSHR misses
|
||||
system.cpu.icache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.icache.occ_%::0 0.516598 # Average percentage of cache occupancy
|
||||
system.cpu.icache.occ_blocks::0 1057.993144 # Average occupied blocks per context
|
||||
system.cpu.icache.overall_accesses 354588619 # number of overall (read+write) accesses
|
||||
system.cpu.icache.overall_avg_miss_latency 33291.255289 # average overall miss latency
|
||||
system.cpu.icache.overall_avg_mshr_miss_latency 34798.042059 # average overall mshr miss latency
|
||||
system.cpu.icache.occ_%::0 0.517203 # Average percentage of cache occupancy
|
||||
system.cpu.icache.occ_blocks::0 1059.231284 # Average occupied blocks per context
|
||||
system.cpu.icache.overall_accesses 350290492 # number of overall (read+write) accesses
|
||||
system.cpu.icache.overall_avg_miss_latency 33351.843100 # average overall miss latency
|
||||
system.cpu.icache.overall_avg_mshr_miss_latency 34801.230992 # average overall mshr miss latency
|
||||
system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.icache.overall_hits 354586492 # number of overall hits
|
||||
system.cpu.icache.overall_miss_latency 70810500 # number of overall miss cycles
|
||||
system.cpu.icache.overall_hits 350288376 # number of overall hits
|
||||
system.cpu.icache.overall_miss_latency 70572500 # number of overall miss cycles
|
||||
system.cpu.icache.overall_miss_rate 0.000006 # miss rate for overall accesses
|
||||
system.cpu.icache.overall_misses 2127 # number of overall misses
|
||||
system.cpu.icache.overall_mshr_hits 748 # number of overall MSHR hits
|
||||
system.cpu.icache.overall_mshr_miss_latency 47986500 # number of overall MSHR miss cycles
|
||||
system.cpu.icache.overall_misses 2116 # number of overall misses
|
||||
system.cpu.icache.overall_mshr_hits 735 # number of overall MSHR hits
|
||||
system.cpu.icache.overall_mshr_miss_latency 48060500 # number of overall MSHR miss cycles
|
||||
system.cpu.icache.overall_mshr_miss_rate 0.000004 # mshr miss rate for overall accesses
|
||||
system.cpu.icache.overall_mshr_misses 1379 # number of overall MSHR misses
|
||||
system.cpu.icache.overall_mshr_misses 1381 # number of overall MSHR misses
|
||||
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
||||
system.cpu.icache.replacements 222 # number of replacements
|
||||
system.cpu.icache.sampled_refs 1378 # Sample count of references to valid blocks.
|
||||
system.cpu.icache.replacements 223 # number of replacements
|
||||
system.cpu.icache.sampled_refs 1380 # Sample count of references to valid blocks.
|
||||
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.icache.tagsinuse 1057.993144 # Cycle average of tags in use
|
||||
system.cpu.icache.total_refs 354586492 # Total number of references to valid blocks.
|
||||
system.cpu.icache.tagsinuse 1059.231284 # Cycle average of tags in use
|
||||
system.cpu.icache.total_refs 350288376 # Total number of references to valid blocks.
|
||||
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.icache.writebacks 0 # number of writebacks
|
||||
system.cpu.idleCycles 1503196 # Total number of cycles that the CPU has spent unscheduled due to idling
|
||||
system.cpu.iew.EXEC:branches 128154505 # Number of branches executed
|
||||
system.cpu.iew.EXEC:nop 351416641 # number of nop insts executed
|
||||
system.cpu.iew.EXEC:rate 0.859194 # Inst execution rate
|
||||
system.cpu.iew.EXEC:refs 749485536 # number of memory reference insts executed
|
||||
system.cpu.iew.EXEC:stores 207432555 # Number of stores executed
|
||||
system.cpu.idleCycles 1511758 # Total number of cycles that the CPU has spent unscheduled due to idling
|
||||
system.cpu.iew.EXEC:branches 126596313 # Number of branches executed
|
||||
system.cpu.iew.EXEC:nop 341046394 # number of nop insts executed
|
||||
system.cpu.iew.EXEC:rate 0.865157 # Inst execution rate
|
||||
system.cpu.iew.EXEC:refs 745176720 # number of memory reference insts executed
|
||||
system.cpu.iew.EXEC:stores 207345254 # Number of stores executed
|
||||
system.cpu.iew.EXEC:swp 0 # number of swp insts executed
|
||||
system.cpu.iew.WB:consumers 1490113215 # num instructions consuming a value
|
||||
system.cpu.iew.WB:count 1862924801 # cumulative count of insts written-back
|
||||
system.cpu.iew.WB:fanout 0.963395 # average fanout of values written-back
|
||||
system.cpu.iew.WB:consumers 1478969218 # num instructions consuming a value
|
||||
system.cpu.iew.WB:count 1850021692 # cumulative count of insts written-back
|
||||
system.cpu.iew.WB:fanout 0.963149 # average fanout of values written-back
|
||||
system.cpu.iew.WB:penalized 0 # number of instrctions required to write to 'other' IQ
|
||||
system.cpu.iew.WB:penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
|
||||
system.cpu.iew.WB:producers 1435567297 # num instructions producing a value
|
||||
system.cpu.iew.WB:rate 0.844742 # insts written-back per cycle
|
||||
system.cpu.iew.WB:sent 1872447487 # cumulative count of insts sent to commit
|
||||
system.cpu.iew.branchMispredicts 91815044 # Number of branch mispredicts detected at execute
|
||||
system.cpu.iew.iewBlockCycles 3100855 # Number of cycles IEW is blocking
|
||||
system.cpu.iew.iewDispLoadInsts 743909112 # Number of dispatched load instructions
|
||||
system.cpu.iew.iewDispNonSpecInsts 21390967 # Number of dispatched non-speculative instructions
|
||||
system.cpu.iew.iewDispSquashedInsts 17059392 # Number of squashed instructions skipped by dispatch
|
||||
system.cpu.iew.iewDispStoreInsts 301399339 # Number of dispatched store instructions
|
||||
system.cpu.iew.iewDispatchedInsts 2879831174 # Number of instructions dispatched to IQ
|
||||
system.cpu.iew.iewExecLoadInsts 542052981 # Number of load instructions executed
|
||||
system.cpu.iew.iewExecSquashedInsts 94512444 # Number of squashed instructions skipped in execute
|
||||
system.cpu.iew.iewExecutedInsts 1894795217 # Number of executed instructions
|
||||
system.cpu.iew.iewIQFullEvents 42359 # Number of times the IQ has become full, causing a stall
|
||||
system.cpu.iew.WB:producers 1424467072 # num instructions producing a value
|
||||
system.cpu.iew.WB:rate 0.849635 # insts written-back per cycle
|
||||
system.cpu.iew.WB:sent 1860023576 # cumulative count of insts sent to commit
|
||||
system.cpu.iew.branchMispredicts 88314915 # Number of branch mispredicts detected at execute
|
||||
system.cpu.iew.iewBlockCycles 3103548 # Number of cycles IEW is blocking
|
||||
system.cpu.iew.iewDispLoadInsts 732453281 # Number of dispatched load instructions
|
||||
system.cpu.iew.iewDispNonSpecInsts 21345324 # Number of dispatched non-speculative instructions
|
||||
system.cpu.iew.iewDispSquashedInsts 16485503 # Number of squashed instructions skipped by dispatch
|
||||
system.cpu.iew.iewDispStoreInsts 296886262 # Number of dispatched store instructions
|
||||
system.cpu.iew.iewDispatchedInsts 2838946953 # Number of instructions dispatched to IQ
|
||||
system.cpu.iew.iewExecLoadInsts 537831466 # Number of load instructions executed
|
||||
system.cpu.iew.iewExecSquashedInsts 95847914 # Number of squashed instructions skipped in execute
|
||||
system.cpu.iew.iewExecutedInsts 1883819308 # Number of executed instructions
|
||||
system.cpu.iew.iewIQFullEvents 43195 # Number of times the IQ has become full, causing a stall
|
||||
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
|
||||
system.cpu.iew.iewLSQFullEvents 9892 # Number of times the LSQ has become full, causing a stall
|
||||
system.cpu.iew.iewSquashCycles 239759977 # Number of cycles IEW is squashing
|
||||
system.cpu.iew.iewUnblockCycles 75722 # Number of cycles IEW is unblocking
|
||||
system.cpu.iew.iewLSQFullEvents 9926 # Number of times the LSQ has become full, causing a stall
|
||||
system.cpu.iew.iewSquashCycles 233540433 # Number of cycles IEW is squashing
|
||||
system.cpu.iew.iewUnblockCycles 76384 # Number of cycles IEW is unblocking
|
||||
system.cpu.iew.lsq.thread.0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
|
||||
system.cpu.iew.lsq.thread.0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked
|
||||
system.cpu.iew.lsq.thread.0.forwLoads 115767211 # Number of loads that had data forwarded from stores
|
||||
system.cpu.iew.lsq.thread.0.ignoredResponses 47414 # Number of memory responses ignored because the instruction is squashed
|
||||
system.cpu.iew.lsq.thread.0.forwLoads 116246750 # Number of loads that had data forwarded from stores
|
||||
system.cpu.iew.lsq.thread.0.ignoredResponses 24118 # Number of memory responses ignored because the instruction is squashed
|
||||
system.cpu.iew.lsq.thread.0.invAddrLoads 0 # Number of loads ignored due to an invalid address
|
||||
system.cpu.iew.lsq.thread.0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
|
||||
system.cpu.iew.lsq.thread.0.memOrderViolation 5474059 # Number of memory ordering violations
|
||||
system.cpu.iew.lsq.thread.0.rescheduledLoads 6 # Number of loads that were rescheduled
|
||||
system.cpu.iew.lsq.thread.0.squashedLoads 341391869 # Number of loads squashed
|
||||
system.cpu.iew.lsq.thread.0.squashedStores 134541383 # Number of stores squashed
|
||||
system.cpu.iew.memOrderViolationEvents 5474059 # Number of memory order violations
|
||||
system.cpu.iew.predictedNotTakenIncorrect 1481544 # Number of branches that were predicted not taken incorrectly
|
||||
system.cpu.iew.predictedTakenIncorrect 90333500 # Number of branches that were predicted taken incorrectly
|
||||
system.cpu.ipc 0.637377 # IPC: Instructions Per Cycle
|
||||
system.cpu.ipc_total 0.637377 # IPC: Total IPC of All Threads
|
||||
system.cpu.iew.lsq.thread.0.memOrderViolation 6075012 # Number of memory ordering violations
|
||||
system.cpu.iew.lsq.thread.0.rescheduledLoads 20 # Number of loads that were rescheduled
|
||||
system.cpu.iew.lsq.thread.0.squashedLoads 329936034 # Number of loads squashed
|
||||
system.cpu.iew.lsq.thread.0.squashedStores 130028306 # Number of stores squashed
|
||||
system.cpu.iew.memOrderViolationEvents 6075012 # Number of memory order violations
|
||||
system.cpu.iew.predictedNotTakenIncorrect 2827686 # Number of branches that were predicted not taken incorrectly
|
||||
system.cpu.iew.predictedTakenIncorrect 85487229 # Number of branches that were predicted taken incorrectly
|
||||
system.cpu.ipc 0.645540 # IPC: Instructions Per Cycle
|
||||
system.cpu.ipc_total 0.645540 # IPC: Total IPC of All Threads
|
||||
system.cpu.iq.ISSUE:FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntAlu 1186637129 59.65% 59.65% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntMult 0 0.00% 59.65% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntDiv 0 0.00% 59.65% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatAdd 2990803 0.15% 59.80% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCmp 0 0.00% 59.80% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCvt 0 0.00% 59.80% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatMult 0 0.00% 59.80% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatDiv 0 0.00% 59.80% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatSqrt 0 0.00% 59.80% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemRead 571681967 28.74% 88.54% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemWrite 227997762 11.46% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntAlu 1178571095 59.53% 59.53% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntMult 0 0.00% 59.53% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntDiv 0 0.00% 59.53% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatAdd 2996630 0.15% 59.69% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCmp 0 0.00% 59.69% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCvt 0 0.00% 59.69% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatMult 0 0.00% 59.69% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatDiv 0 0.00% 59.69% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatSqrt 0 0.00% 59.69% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemRead 570412087 28.81% 88.50% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemWrite 227687410 11.50% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::total 1989307661 # Type of FU issued
|
||||
system.cpu.iq.ISSUE:fu_busy_cnt 4014627 # FU busy when requested
|
||||
system.cpu.iq.ISSUE:fu_busy_rate 0.002018 # FU busy rate (busy events/executed inst)
|
||||
system.cpu.iq.ISSUE:FU_type_0::total 1979667222 # Type of FU issued
|
||||
system.cpu.iq.ISSUE:fu_busy_cnt 5110932 # FU busy when requested
|
||||
system.cpu.iq.ISSUE:fu_busy_rate 0.002582 # FU busy rate (busy events/executed inst)
|
||||
system.cpu.iq.ISSUE:fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntAlu 142220 3.54% 3.54% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntMult 0 0.00% 3.54% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntDiv 0 0.00% 3.54% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatAdd 232755 5.80% 9.34% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCmp 0 0.00% 9.34% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCvt 0 0.00% 9.34% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatMult 0 0.00% 9.34% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatDiv 0 0.00% 9.34% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatSqrt 0 0.00% 9.34% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemRead 3328922 82.92% 92.26% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemWrite 310730 7.74% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntAlu 148685 2.91% 2.91% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntMult 0 0.00% 2.91% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntDiv 0 0.00% 2.91% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatAdd 233686 4.57% 7.48% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCmp 0 0.00% 7.48% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCvt 0 0.00% 7.48% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatMult 0 0.00% 7.48% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatDiv 0 0.00% 7.48% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatSqrt 0 0.00% 7.48% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemRead 4411963 86.32% 93.81% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemWrite 316598 6.19% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::samples 2203814981 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::mean 0.902665 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::stdev 1.144866 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::samples 2175919229 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::mean 0.909807 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::stdev 1.157368 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::0-1 1083881876 49.18% 49.18% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::1-2 586425801 26.61% 75.79% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::2-3 298714420 13.55% 89.35% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::3-4 164995038 7.49% 96.83% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::4-5 47215803 2.14% 98.98% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::5-6 14943143 0.68% 99.65% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::6-7 6716019 0.30% 99.96% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::7-8 790183 0.04% 99.99% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::8 132698 0.01% 100.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::0-1 1068255963 49.09% 49.09% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::1-2 579314637 26.62% 75.72% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::2-3 292421261 13.44% 89.16% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::3-4 161809686 7.44% 96.59% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::4-5 50369072 2.31% 98.91% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::5-6 14937591 0.69% 99.60% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::6-7 7897011 0.36% 99.96% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::7-8 777368 0.04% 99.99% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::8 136640 0.01% 100.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::min_value 0 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::max_value 8 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::total 2203814981 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:rate 0.902050 # Inst issue rate
|
||||
system.cpu.iq.iqInstsAdded 2506731488 # Number of instructions added to the IQ (excludes non-spec)
|
||||
system.cpu.iq.iqInstsIssued 1989307661 # Number of instructions issued
|
||||
system.cpu.iq.iqNonSpecInstsAdded 21683045 # Number of non-speculative instructions added to the IQ
|
||||
system.cpu.iq.iqSquashedInstsExamined 1079315429 # Number of squashed instructions iterated over during squash; mainly for profiling
|
||||
system.cpu.iq.iqSquashedInstsIssued 646014 # Number of squashed instructions issued
|
||||
system.cpu.iq.iqSquashedNonSpecRemoved 19439374 # Number of squashed non-spec instructions that were removed
|
||||
system.cpu.iq.iqSquashedOperandsExamined 1293054156 # Number of squashed operands that are examined and possibly removed from graph
|
||||
system.cpu.l2cache.ReadExReq_accesses 279061 # number of ReadExReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadExReq_avg_miss_latency 34294.562838 # average ReadExReq miss latency
|
||||
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31161.514866 # average ReadExReq mshr miss latency
|
||||
system.cpu.l2cache.ReadExReq_miss_latency 9570275000 # number of ReadExReq miss cycles
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::total 2175919229 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:rate 0.909176 # Inst issue rate
|
||||
system.cpu.iq.iqInstsAdded 2476265906 # Number of instructions added to the IQ (excludes non-spec)
|
||||
system.cpu.iq.iqInstsIssued 1979667222 # Number of instructions issued
|
||||
system.cpu.iq.iqNonSpecInstsAdded 21634653 # Number of non-speculative instructions added to the IQ
|
||||
system.cpu.iq.iqSquashedInstsExamined 1050976502 # Number of squashed instructions iterated over during squash; mainly for profiling
|
||||
system.cpu.iq.iqSquashedInstsIssued 1545941 # Number of squashed instructions issued
|
||||
system.cpu.iq.iqSquashedNonSpecRemoved 19390982 # Number of squashed non-spec instructions that were removed
|
||||
system.cpu.iq.iqSquashedOperandsExamined 1261656908 # Number of squashed operands that are examined and possibly removed from graph
|
||||
system.cpu.l2cache.ReadExReq_accesses 275258 # number of ReadExReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadExReq_avg_miss_latency 34298.440009 # average ReadExReq miss latency
|
||||
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31164.934352 # average ReadExReq mshr miss latency
|
||||
system.cpu.l2cache.ReadExReq_miss_latency 9440920000 # number of ReadExReq miss cycles
|
||||
system.cpu.l2cache.ReadExReq_miss_rate 1 # miss rate for ReadExReq accesses
|
||||
system.cpu.l2cache.ReadExReq_misses 279061 # number of ReadExReq misses
|
||||
system.cpu.l2cache.ReadExReq_mshr_miss_latency 8695963500 # number of ReadExReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadExReq_misses 275258 # number of ReadExReq misses
|
||||
system.cpu.l2cache.ReadExReq_mshr_miss_latency 8578397500 # number of ReadExReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadExReq_mshr_miss_rate 1 # mshr miss rate for ReadExReq accesses
|
||||
system.cpu.l2cache.ReadExReq_mshr_misses 279061 # number of ReadExReq MSHR misses
|
||||
system.cpu.l2cache.ReadReq_accesses 249692 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadReq_avg_miss_latency 34106.857257 # average ReadReq miss latency
|
||||
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31002.384760 # average ReadReq mshr miss latency
|
||||
system.cpu.l2cache.ReadReq_hits 214678 # number of ReadReq hits
|
||||
system.cpu.l2cache.ReadReq_miss_latency 1194217500 # number of ReadReq miss cycles
|
||||
system.cpu.l2cache.ReadReq_miss_rate 0.140229 # miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_misses 35014 # number of ReadReq misses
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_latency 1085517500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_rate 0.140229 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_mshr_misses 35014 # number of ReadReq MSHR misses
|
||||
system.cpu.l2cache.UpgradeReq_accesses 72896 # number of UpgradeReq accesses(hits+misses)
|
||||
system.cpu.l2cache.UpgradeReq_avg_miss_latency 34203.262182 # average UpgradeReq miss latency
|
||||
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 31019.788466 # average UpgradeReq mshr miss latency
|
||||
system.cpu.l2cache.UpgradeReq_miss_latency 2493281000 # number of UpgradeReq miss cycles
|
||||
system.cpu.l2cache.ReadExReq_mshr_misses 275258 # number of ReadExReq MSHR misses
|
||||
system.cpu.l2cache.ReadReq_accesses 239542 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadReq_avg_miss_latency 34105.753589 # average ReadReq miss latency
|
||||
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31002.482948 # average ReadReq mshr miss latency
|
||||
system.cpu.l2cache.ReadReq_hits 204503 # number of ReadReq hits
|
||||
system.cpu.l2cache.ReadReq_miss_latency 1195031500 # number of ReadReq miss cycles
|
||||
system.cpu.l2cache.ReadReq_miss_rate 0.146275 # miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_misses 35039 # number of ReadReq misses
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_latency 1086296000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_rate 0.146275 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_mshr_misses 35039 # number of ReadReq MSHR misses
|
||||
system.cpu.l2cache.UpgradeReq_accesses 69939 # number of UpgradeReq accesses(hits+misses)
|
||||
system.cpu.l2cache.UpgradeReq_avg_miss_latency 34214.100859 # average UpgradeReq miss latency
|
||||
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 31021.876206 # average UpgradeReq mshr miss latency
|
||||
system.cpu.l2cache.UpgradeReq_miss_latency 2392900000 # number of UpgradeReq miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_miss_rate 1 # miss rate for UpgradeReq accesses
|
||||
system.cpu.l2cache.UpgradeReq_misses 72896 # number of UpgradeReq misses
|
||||
system.cpu.l2cache.UpgradeReq_mshr_miss_latency 2261218500 # number of UpgradeReq MSHR miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_misses 69939 # number of UpgradeReq misses
|
||||
system.cpu.l2cache.UpgradeReq_mshr_miss_latency 2169639000 # number of UpgradeReq MSHR miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_mshr_miss_rate 1 # mshr miss rate for UpgradeReq accesses
|
||||
system.cpu.l2cache.UpgradeReq_mshr_misses 72896 # number of UpgradeReq MSHR misses
|
||||
system.cpu.l2cache.Writeback_accesses 348749 # number of Writeback accesses(hits+misses)
|
||||
system.cpu.l2cache.Writeback_hits 348749 # number of Writeback hits
|
||||
system.cpu.l2cache.UpgradeReq_mshr_misses 69939 # number of UpgradeReq MSHR misses
|
||||
system.cpu.l2cache.Writeback_accesses 341989 # number of Writeback accesses(hits+misses)
|
||||
system.cpu.l2cache.Writeback_hits 341989 # number of Writeback hits
|
||||
system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
||||
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
|
||||
system.cpu.l2cache.avg_refs 4.234507 # Average number of references to valid blocks.
|
||||
system.cpu.l2cache.avg_refs 4.064673 # Average number of references to valid blocks.
|
||||
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.l2cache.demand_accesses 528753 # number of demand (read+write) accesses
|
||||
system.cpu.l2cache.demand_avg_miss_latency 34273.636870 # average overall miss latency
|
||||
system.cpu.l2cache.demand_avg_mshr_miss_latency 31143.774576 # average overall mshr miss latency
|
||||
system.cpu.l2cache.demand_hits 214678 # number of demand (read+write) hits
|
||||
system.cpu.l2cache.demand_miss_latency 10764492500 # number of demand (read+write) miss cycles
|
||||
system.cpu.l2cache.demand_miss_rate 0.593992 # miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_misses 314075 # number of demand (read+write) misses
|
||||
system.cpu.l2cache.demand_accesses 514800 # number of demand (read+write) accesses
|
||||
system.cpu.l2cache.demand_avg_miss_latency 34276.681695 # average overall miss latency
|
||||
system.cpu.l2cache.demand_avg_mshr_miss_latency 31146.590202 # average overall mshr miss latency
|
||||
system.cpu.l2cache.demand_hits 204503 # number of demand (read+write) hits
|
||||
system.cpu.l2cache.demand_miss_latency 10635951500 # number of demand (read+write) miss cycles
|
||||
system.cpu.l2cache.demand_miss_rate 0.602753 # miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_misses 310297 # number of demand (read+write) misses
|
||||
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
|
||||
system.cpu.l2cache.demand_mshr_miss_latency 9781481000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.l2cache.demand_mshr_miss_rate 0.593992 # mshr miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_mshr_misses 314075 # number of demand (read+write) MSHR misses
|
||||
system.cpu.l2cache.demand_mshr_miss_latency 9664693500 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.l2cache.demand_mshr_miss_rate 0.602753 # mshr miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_mshr_misses 310297 # number of demand (read+write) MSHR misses
|
||||
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.l2cache.occ_%::0 0.055938 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_%::1 0.444640 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_blocks::0 1832.969770 # Average occupied blocks per context
|
||||
system.cpu.l2cache.occ_blocks::1 14569.950583 # Average occupied blocks per context
|
||||
system.cpu.l2cache.overall_accesses 528753 # number of overall (read+write) accesses
|
||||
system.cpu.l2cache.overall_avg_miss_latency 34273.636870 # average overall miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_miss_latency 31143.774576 # average overall mshr miss latency
|
||||
system.cpu.l2cache.occ_%::0 0.056082 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_%::1 0.444448 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_blocks::0 1837.702550 # Average occupied blocks per context
|
||||
system.cpu.l2cache.occ_blocks::1 14563.687199 # Average occupied blocks per context
|
||||
system.cpu.l2cache.overall_accesses 514800 # number of overall (read+write) accesses
|
||||
system.cpu.l2cache.overall_avg_miss_latency 34276.681695 # average overall miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_miss_latency 31146.590202 # average overall mshr miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.l2cache.overall_hits 214678 # number of overall hits
|
||||
system.cpu.l2cache.overall_miss_latency 10764492500 # number of overall miss cycles
|
||||
system.cpu.l2cache.overall_miss_rate 0.593992 # miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_misses 314075 # number of overall misses
|
||||
system.cpu.l2cache.overall_hits 204503 # number of overall hits
|
||||
system.cpu.l2cache.overall_miss_latency 10635951500 # number of overall miss cycles
|
||||
system.cpu.l2cache.overall_miss_rate 0.602753 # miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_misses 310297 # number of overall misses
|
||||
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
|
||||
system.cpu.l2cache.overall_mshr_miss_latency 9781481000 # number of overall MSHR miss cycles
|
||||
system.cpu.l2cache.overall_mshr_miss_rate 0.593992 # mshr miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_mshr_misses 314075 # number of overall MSHR misses
|
||||
system.cpu.l2cache.overall_mshr_miss_latency 9664693500 # number of overall MSHR miss cycles
|
||||
system.cpu.l2cache.overall_mshr_miss_rate 0.602753 # mshr miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_mshr_misses 310297 # number of overall MSHR misses
|
||||
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
||||
system.cpu.l2cache.replacements 84499 # number of replacements
|
||||
system.cpu.l2cache.sampled_refs 99950 # Sample count of references to valid blocks.
|
||||
system.cpu.l2cache.replacements 84514 # number of replacements
|
||||
system.cpu.l2cache.sampled_refs 99965 # Sample count of references to valid blocks.
|
||||
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.l2cache.tagsinuse 16402.920353 # Cycle average of tags in use
|
||||
system.cpu.l2cache.total_refs 423239 # Total number of references to valid blocks.
|
||||
system.cpu.l2cache.tagsinuse 16401.389748 # Cycle average of tags in use
|
||||
system.cpu.l2cache.total_refs 406325 # Total number of references to valid blocks.
|
||||
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.l2cache.writebacks 61948 # number of writebacks
|
||||
system.cpu.memDep0.conflictingLoads 460341314 # Number of conflicting loads.
|
||||
system.cpu.memDep0.conflictingStores 141106002 # Number of conflicting stores.
|
||||
system.cpu.memDep0.insertedLoads 743909112 # Number of loads inserted to the mem dependence unit.
|
||||
system.cpu.memDep0.insertedStores 301399339 # Number of stores inserted to the mem dependence unit.
|
||||
system.cpu.numCycles 2205318177 # number of cpu cycles simulated
|
||||
system.cpu.rename.RENAME:BlockCycles 17694861 # Number of cycles rename is blocking
|
||||
system.cpu.rename.RENAME:CommittedMaps 1244779250 # Number of HB maps that are committed
|
||||
system.cpu.rename.RENAME:FullRegisterEvents 863 # Number of times there has been no free registers
|
||||
system.cpu.rename.RENAME:IQFullEvents 27117 # Number of times rename has blocked due to IQ full
|
||||
system.cpu.rename.RENAME:IdleCycles 826425901 # Number of cycles rename is idle
|
||||
system.cpu.rename.RENAME:LSQFullEvents 23298995 # Number of times rename has blocked due to LSQ full
|
||||
system.cpu.rename.RENAME:ROBFullEvents 7 # Number of times rename has blocked due to ROB full
|
||||
system.cpu.rename.RENAME:RenameLookups 4917191691 # Number of register rename lookups that rename has made
|
||||
system.cpu.rename.RENAME:RenamedInsts 3093611594 # Number of instructions processed by rename
|
||||
system.cpu.rename.RENAME:RenamedOperands 2420068259 # Number of destination operands rename has renamed
|
||||
system.cpu.rename.RENAME:RunCycles 717791884 # Number of cycles rename is running
|
||||
system.cpu.rename.RENAME:SquashCycles 239759977 # Number of cycles rename is squashing
|
||||
system.cpu.rename.RENAME:UnblockCycles 32521130 # Number of cycles rename is unblocking
|
||||
system.cpu.rename.RENAME:UndoneMaps 1175289009 # Number of HB maps that are undone due to squashing
|
||||
system.cpu.rename.RENAME:serializeStallCycles 369621228 # count of cycles rename stalled for serializing inst
|
||||
system.cpu.rename.RENAME:serializingInsts 21984761 # count of serializing insts renamed
|
||||
system.cpu.rename.RENAME:skidInsts 170791702 # count of insts added to the skid buffer
|
||||
system.cpu.rename.RENAME:tempSerializingInsts 21775082 # count of temporary serializing insts renamed
|
||||
system.cpu.timesIdled 43184 # Number of times that the entire CPU went into an idle state and unscheduled itself
|
||||
system.cpu.l2cache.writebacks 61949 # number of writebacks
|
||||
system.cpu.memDep0.conflictingLoads 446168372 # Number of conflicting loads.
|
||||
system.cpu.memDep0.conflictingStores 144446189 # Number of conflicting stores.
|
||||
system.cpu.memDep0.insertedLoads 732453281 # Number of loads inserted to the mem dependence unit.
|
||||
system.cpu.memDep0.insertedStores 296886262 # Number of stores inserted to the mem dependence unit.
|
||||
system.cpu.numCycles 2177430987 # number of cpu cycles simulated
|
||||
system.cpu.rename.RENAME:BlockCycles 18705831 # Number of cycles rename is blocking
|
||||
system.cpu.rename.RENAME:CommittedMaps 1244779258 # Number of HB maps that are committed
|
||||
system.cpu.rename.RENAME:FullRegisterEvents 818 # Number of times there has been no free registers
|
||||
system.cpu.rename.RENAME:IQFullEvents 29460 # Number of times rename has blocked due to IQ full
|
||||
system.cpu.rename.RENAME:IdleCycles 816810065 # Number of cycles rename is idle
|
||||
system.cpu.rename.RENAME:LSQFullEvents 24399902 # Number of times rename has blocked due to LSQ full
|
||||
system.cpu.rename.RENAME:ROBFullEvents 4 # Number of times rename has blocked due to ROB full
|
||||
system.cpu.rename.RENAME:RenameLookups 4857699412 # Number of register rename lookups that rename has made
|
||||
system.cpu.rename.RENAME:RenamedInsts 3052479029 # Number of instructions processed by rename
|
||||
system.cpu.rename.RENAME:RenamedOperands 2393152182 # Number of destination operands rename has renamed
|
||||
system.cpu.rename.RENAME:RunCycles 700108886 # Number of cycles rename is running
|
||||
system.cpu.rename.RENAME:SquashCycles 233540433 # Number of cycles rename is squashing
|
||||
system.cpu.rename.RENAME:UnblockCycles 34052536 # Number of cycles rename is unblocking
|
||||
system.cpu.rename.RENAME:UndoneMaps 1148372924 # Number of HB maps that are undone due to squashing
|
||||
system.cpu.rename.RENAME:serializeStallCycles 372701478 # count of cycles rename stalled for serializing inst
|
||||
system.cpu.rename.RENAME:serializingInsts 21719371 # count of serializing insts renamed
|
||||
system.cpu.rename.RENAME:skidInsts 176909620 # count of insts added to the skid buffer
|
||||
system.cpu.rename.RENAME:tempSerializingInsts 21553732 # count of temporary serializing insts renamed
|
||||
system.cpu.timesIdled 44523 # Number of times that the entire CPU went into an idle state and unscheduled itself
|
||||
system.cpu.workload.PROG:num_syscalls 49 # Number of system calls
|
||||
|
||||
---------- End Simulation Statistics ----------
|
||||
|
|
|
@ -8,11 +8,11 @@ type=LinuxAlphaSystem
|
|||
children=bridge cpu0 cpu1 disk0 disk2 intrctrl iobus iocache l2c membus physmem simple_disk terminal toL2Bus tsunami
|
||||
boot_cpu_frequency=500
|
||||
boot_osflags=root=/dev/hda1 console=ttyS0
|
||||
console=/proj/aatl_perfmod_arch/m5_system_files/m5_system_2.0b3/binaries/console
|
||||
console=/dist/m5/system/binaries/console
|
||||
init_param=0
|
||||
kernel=/proj/aatl_perfmod_arch/m5_system_files/m5_system_2.0b3/binaries/vmlinux
|
||||
kernel=/dist/m5/system/binaries/vmlinux
|
||||
mem_mode=timing
|
||||
pal=/proj/aatl_perfmod_arch/m5_system_files/m5_system_2.0b3/binaries/ts_osfpal
|
||||
pal=/dist/m5/system/binaries/ts_osfpal
|
||||
physmem=system.physmem
|
||||
readfile=tests/halt.sh
|
||||
symbolfile=
|
||||
|
@ -660,7 +660,7 @@ table_size=65536
|
|||
|
||||
[system.disk0.image.child]
|
||||
type=RawDiskImage
|
||||
image_file=/proj/aatl_perfmod_arch/m5_system_files/m5_system_2.0b3/disks/linux-latest.img
|
||||
image_file=/dist/m5/system/disks/linux-latest.img
|
||||
read_only=true
|
||||
|
||||
[system.disk2]
|
||||
|
@ -680,7 +680,7 @@ table_size=65536
|
|||
|
||||
[system.disk2.image.child]
|
||||
type=RawDiskImage
|
||||
image_file=/proj/aatl_perfmod_arch/m5_system_files/m5_system_2.0b3/disks/linux-bigswap2.img
|
||||
image_file=/dist/m5/system/disks/linux-bigswap2.img
|
||||
read_only=true
|
||||
|
||||
[system.intrctrl]
|
||||
|
@ -806,7 +806,7 @@ system=system
|
|||
|
||||
[system.simple_disk.disk]
|
||||
type=RawDiskImage
|
||||
image_file=/proj/aatl_perfmod_arch/m5_system_files/m5_system_2.0b3/disks/linux-latest.img
|
||||
image_file=/dist/m5/system/disks/linux-latest.img
|
||||
read_only=true
|
||||
|
||||
[system.terminal]
|
||||
|
|
|
@ -2,6 +2,6 @@ warn: Sockets disabled, not accepting terminal connections
|
|||
For more information see: http://www.m5sim.org/warn/8742226b
|
||||
warn: Sockets disabled, not accepting gdb connections
|
||||
For more information see: http://www.m5sim.org/warn/d946bea6
|
||||
warn: 125740500: Trying to launch CPU number 1!
|
||||
warn: 125751000: Trying to launch CPU number 1!
|
||||
For more information see: http://www.m5sim.org/warn/8f7d2563
|
||||
hack: be nice to actually delete the event here
|
||||
|
|
|
@ -5,12 +5,12 @@ The Regents of The University of Michigan
|
|||
All Rights Reserved
|
||||
|
||||
|
||||
M5 compiled Feb 24 2010 23:13:04
|
||||
M5 revision 1a33ca29ec29 6980 default share-aware-test-update.patch tip qtip
|
||||
M5 started Feb 24 2010 23:13:11
|
||||
M5 executing on SC2B0619
|
||||
M5 compiled May 12 2010 02:36:15
|
||||
M5 revision 3f044cf767ee 7080 default qtip bp_regress.patch tip
|
||||
M5 started May 12 2010 02:36:17
|
||||
M5 executing on zizzer
|
||||
command line: build/ALPHA_FS/m5.fast -d build/ALPHA_FS/tests/fast/long/10.linux-boot/alpha/linux/tsunami-o3-dual -re tests/run.py build/ALPHA_FS/tests/fast/long/10.linux-boot/alpha/linux/tsunami-o3-dual
|
||||
Global frequency set at 1000000000000 ticks per second
|
||||
info: kernel located at: /proj/aatl_perfmod_arch/m5_system_files/m5_system_2.0b3/binaries/vmlinux
|
||||
info: kernel located at: /dist/m5/system/binaries/vmlinux
|
||||
info: Entering event queue @ 0. Starting simulation...
|
||||
Exiting @ tick 1907705384500 because m5_exit instruction encountered
|
||||
Exiting @ tick 1907689250500 because m5_exit instruction encountered
|
||||
|
|
File diff suppressed because it is too large
Load diff
|
@ -8,11 +8,11 @@ type=LinuxAlphaSystem
|
|||
children=bridge cpu disk0 disk2 intrctrl iobus iocache l2c membus physmem simple_disk terminal toL2Bus tsunami
|
||||
boot_cpu_frequency=500
|
||||
boot_osflags=root=/dev/hda1 console=ttyS0
|
||||
console=/proj/aatl_perfmod_arch/m5_system_files/m5_system_2.0b3/binaries/console
|
||||
console=/dist/m5/system/binaries/console
|
||||
init_param=0
|
||||
kernel=/proj/aatl_perfmod_arch/m5_system_files/m5_system_2.0b3/binaries/vmlinux
|
||||
kernel=/dist/m5/system/binaries/vmlinux
|
||||
mem_mode=timing
|
||||
pal=/proj/aatl_perfmod_arch/m5_system_files/m5_system_2.0b3/binaries/ts_osfpal
|
||||
pal=/dist/m5/system/binaries/ts_osfpal
|
||||
physmem=system.physmem
|
||||
readfile=tests/halt.sh
|
||||
symbolfile=
|
||||
|
@ -355,7 +355,7 @@ table_size=65536
|
|||
|
||||
[system.disk0.image.child]
|
||||
type=RawDiskImage
|
||||
image_file=/proj/aatl_perfmod_arch/m5_system_files/m5_system_2.0b3/disks/linux-latest.img
|
||||
image_file=/dist/m5/system/disks/linux-latest.img
|
||||
read_only=true
|
||||
|
||||
[system.disk2]
|
||||
|
@ -375,7 +375,7 @@ table_size=65536
|
|||
|
||||
[system.disk2.image.child]
|
||||
type=RawDiskImage
|
||||
image_file=/proj/aatl_perfmod_arch/m5_system_files/m5_system_2.0b3/disks/linux-bigswap2.img
|
||||
image_file=/dist/m5/system/disks/linux-bigswap2.img
|
||||
read_only=true
|
||||
|
||||
[system.intrctrl]
|
||||
|
@ -501,7 +501,7 @@ system=system
|
|||
|
||||
[system.simple_disk.disk]
|
||||
type=RawDiskImage
|
||||
image_file=/proj/aatl_perfmod_arch/m5_system_files/m5_system_2.0b3/disks/linux-latest.img
|
||||
image_file=/dist/m5/system/disks/linux-latest.img
|
||||
read_only=true
|
||||
|
||||
[system.terminal]
|
||||
|
|
|
@ -5,12 +5,12 @@ The Regents of The University of Michigan
|
|||
All Rights Reserved
|
||||
|
||||
|
||||
M5 compiled Feb 24 2010 23:13:04
|
||||
M5 revision 1a33ca29ec29 6980 default share-aware-test-update.patch tip qtip
|
||||
M5 started Feb 24 2010 23:35:15
|
||||
M5 executing on SC2B0619
|
||||
M5 compiled May 12 2010 02:36:15
|
||||
M5 revision 3f044cf767ee 7080 default qtip bp_regress.patch tip
|
||||
M5 started May 12 2010 02:37:22
|
||||
M5 executing on zizzer
|
||||
command line: build/ALPHA_FS/m5.fast -d build/ALPHA_FS/tests/fast/long/10.linux-boot/alpha/linux/tsunami-o3 -re tests/run.py build/ALPHA_FS/tests/fast/long/10.linux-boot/alpha/linux/tsunami-o3
|
||||
Global frequency set at 1000000000000 ticks per second
|
||||
info: kernel located at: /proj/aatl_perfmod_arch/m5_system_files/m5_system_2.0b3/binaries/vmlinux
|
||||
info: kernel located at: /dist/m5/system/binaries/vmlinux
|
||||
info: Entering event queue @ 0. Starting simulation...
|
||||
Exiting @ tick 1867362977500 because m5_exit instruction encountered
|
||||
Exiting @ tick 1867360295500 because m5_exit instruction encountered
|
||||
|
|
File diff suppressed because it is too large
Load diff
|
@ -353,12 +353,12 @@ type=ExeTracer
|
|||
[system.cpu.workload]
|
||||
type=LiveProcess
|
||||
cmd=eon chair.control.cook chair.camera chair.surfaces chair.cook.ppm ppm pixels_out.cook
|
||||
cwd=build/ALPHA_SE_MOESI_hammer/tests/fast/long/30.eon/alpha/tru64/o3-timing
|
||||
cwd=build/ALPHA_SE/tests/fast/long/30.eon/alpha/tru64/o3-timing
|
||||
egid=100
|
||||
env=
|
||||
errout=cerr
|
||||
euid=100
|
||||
executable=/proj/aatl_perfmod_arch/m5_binaries/cpu2000/binaries/alpha/tru64/eon
|
||||
executable=/dist/m5/cpu2000/binaries/alpha/tru64/eon
|
||||
gid=100
|
||||
input=cin
|
||||
max_stack_size=67108864
|
||||
|
|
|
@ -5,11 +5,11 @@ The Regents of The University of Michigan
|
|||
All Rights Reserved
|
||||
|
||||
|
||||
M5 compiled Feb 24 2010 23:12:54
|
||||
M5 revision 1a33ca29ec29 6980 default share-aware-test-update.patch tip qtip
|
||||
M5 started Feb 25 2010 02:18:35
|
||||
M5 executing on SC2B0619
|
||||
command line: build/ALPHA_SE_MOESI_hammer/m5.fast -d build/ALPHA_SE_MOESI_hammer/tests/fast/long/30.eon/alpha/tru64/o3-timing -re tests/run.py build/ALPHA_SE_MOESI_hammer/tests/fast/long/30.eon/alpha/tru64/o3-timing
|
||||
M5 compiled May 12 2010 01:43:39
|
||||
M5 revision 3f044cf767ee 7080 default qtip bp_regress.patch tip
|
||||
M5 started May 12 2010 01:43:41
|
||||
M5 executing on zizzer
|
||||
command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/30.eon/alpha/tru64/o3-timing -re tests/run.py build/ALPHA_SE/tests/fast/long/30.eon/alpha/tru64/o3-timing
|
||||
Global frequency set at 1000000000000 ticks per second
|
||||
info: Entering event queue @ 0. Starting simulation...
|
||||
info: Increasing stack size by one page.
|
||||
|
|
|
@ -1,340 +1,340 @@
|
|||
|
||||
---------- Begin Simulation Statistics ----------
|
||||
host_inst_rate 119207 # Simulator instruction rate (inst/s)
|
||||
host_mem_usage 198920 # Number of bytes of host memory used
|
||||
host_seconds 3150.62 # Real time elapsed on the host
|
||||
host_tick_rate 42847667 # Simulator tick rate (ticks/s)
|
||||
host_inst_rate 229808 # Simulator instruction rate (inst/s)
|
||||
host_mem_usage 213388 # Number of bytes of host memory used
|
||||
host_seconds 1634.30 # Real time elapsed on the host
|
||||
host_tick_rate 82387662 # Simulator tick rate (ticks/s)
|
||||
sim_freq 1000000000000 # Frequency of simulated ticks
|
||||
sim_insts 375574819 # Number of instructions simulated
|
||||
sim_seconds 0.134997 # Number of seconds simulated
|
||||
sim_ticks 134996684500 # Number of ticks simulated
|
||||
sim_seconds 0.134646 # Number of seconds simulated
|
||||
sim_ticks 134646047500 # Number of ticks simulated
|
||||
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
|
||||
system.cpu.BPredUnit.BTBHits 38296034 # Number of BTB hits
|
||||
system.cpu.BPredUnit.BTBLookups 45834466 # Number of BTB lookups
|
||||
system.cpu.BPredUnit.RASInCorrect 1077 # Number of incorrect RAS predictions.
|
||||
system.cpu.BPredUnit.condIncorrect 5781170 # Number of conditional branches incorrect
|
||||
system.cpu.BPredUnit.condPredicted 35418150 # Number of conditional branches predicted
|
||||
system.cpu.BPredUnit.lookups 62209737 # Number of BP lookups
|
||||
system.cpu.BPredUnit.usedRAS 12344504 # Number of times the RAS was used to get a target.
|
||||
system.cpu.BPredUnit.BTBHits 35411688 # Number of BTB hits
|
||||
system.cpu.BPredUnit.BTBLookups 43873215 # Number of BTB lookups
|
||||
system.cpu.BPredUnit.RASInCorrect 1393 # Number of incorrect RAS predictions.
|
||||
system.cpu.BPredUnit.condIncorrect 5500503 # Number of conditional branches incorrect
|
||||
system.cpu.BPredUnit.condPredicted 35240813 # Number of conditional branches predicted
|
||||
system.cpu.BPredUnit.lookups 62127254 # Number of BP lookups
|
||||
system.cpu.BPredUnit.usedRAS 12478438 # Number of times the RAS was used to get a target.
|
||||
system.cpu.commit.COM:branches 44587532 # Number of branches committed
|
||||
system.cpu.commit.COM:bw_lim_events 13163574 # number cycles where commit BW limit reached
|
||||
system.cpu.commit.COM:bw_lim_events 13023462 # number cycles where commit BW limit reached
|
||||
system.cpu.commit.COM:bw_limited 0 # number of insts not committed due to BW limits
|
||||
system.cpu.commit.COM:committed_per_cycle::samples 254545673 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::mean 1.566181 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::stdev 2.242361 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::samples 253935739 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::mean 1.569943 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::stdev 2.243237 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::0-1 123085210 48.35% 48.35% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::1-2 50466868 19.83% 68.18% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::2-3 18758377 7.37% 75.55% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::3-4 19955031 7.84% 83.39% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::4-5 11844121 4.65% 88.04% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::5-6 8478667 3.33% 91.37% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::6-7 5819307 2.29% 93.66% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::7-8 2974518 1.17% 94.83% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::8 13163574 5.17% 100.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::0-1 122688628 48.31% 48.31% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::1-2 50190176 19.76% 68.08% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::2-3 18710011 7.37% 75.45% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::3-4 19547996 7.70% 83.15% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::4-5 12735073 5.02% 88.16% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::5-6 8256826 3.25% 91.41% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::6-7 5486679 2.16% 93.57% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::7-8 3296888 1.30% 94.87% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::8 13023462 5.13% 100.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::min_value 0 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::max_value 8 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::total 254545673 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::total 253935739 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:count 398664594 # Number of instructions committed
|
||||
system.cpu.commit.COM:loads 100651995 # Number of loads committed
|
||||
system.cpu.commit.COM:membars 0 # Number of memory barriers committed
|
||||
system.cpu.commit.COM:refs 174183397 # Number of memory references committed
|
||||
system.cpu.commit.COM:swp_count 0 # Number of s/w prefetches committed
|
||||
system.cpu.commit.branchMispredicts 5776994 # The number of times a branch was mispredicted
|
||||
system.cpu.commit.branchMispredicts 5496166 # The number of times a branch was mispredicted
|
||||
system.cpu.commit.commitCommittedInsts 398664594 # The number of committed instructions
|
||||
system.cpu.commit.commitNonSpecStalls 215 # The number of times commit has been forced to stall to communicate backwards
|
||||
system.cpu.commit.commitSquashedInsts 94782663 # The number of squashed insts skipped by commit
|
||||
system.cpu.commit.commitSquashedInsts 95019473 # The number of squashed insts skipped by commit
|
||||
system.cpu.committedInsts 375574819 # Number of Instructions Simulated
|
||||
system.cpu.committedInsts_total 375574819 # Number of Instructions Simulated
|
||||
system.cpu.cpi 0.718880 # CPI: Cycles Per Instruction
|
||||
system.cpu.cpi_total 0.718880 # CPI: Total CPI of All Threads
|
||||
system.cpu.cpi 0.717013 # CPI: Cycles Per Instruction
|
||||
system.cpu.cpi_total 0.717013 # CPI: Total CPI of All Threads
|
||||
system.cpu.dcache.LoadLockedReq_accesses 1 # number of LoadLockedReq accesses(hits+misses)
|
||||
system.cpu.dcache.LoadLockedReq_hits 1 # number of LoadLockedReq hits
|
||||
system.cpu.dcache.ReadReq_accesses 95501309 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.dcache.ReadReq_avg_miss_latency 33016.637478 # average ReadReq miss latency
|
||||
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 31966.971545 # average ReadReq mshr miss latency
|
||||
system.cpu.dcache.ReadReq_hits 95499596 # number of ReadReq hits
|
||||
system.cpu.dcache.ReadReq_miss_latency 56557500 # number of ReadReq miss cycles
|
||||
system.cpu.dcache.ReadReq_accesses 95369422 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.dcache.ReadReq_avg_miss_latency 33035.714286 # average ReadReq miss latency
|
||||
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 31908.121827 # average ReadReq mshr miss latency
|
||||
system.cpu.dcache.ReadReq_hits 95367714 # number of ReadReq hits
|
||||
system.cpu.dcache.ReadReq_miss_latency 56425000 # number of ReadReq miss cycles
|
||||
system.cpu.dcache.ReadReq_miss_rate 0.000018 # miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_misses 1713 # number of ReadReq misses
|
||||
system.cpu.dcache.ReadReq_mshr_hits 729 # number of ReadReq MSHR hits
|
||||
system.cpu.dcache.ReadReq_mshr_miss_latency 31455500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.dcache.ReadReq_misses 1708 # number of ReadReq misses
|
||||
system.cpu.dcache.ReadReq_mshr_hits 723 # number of ReadReq MSHR hits
|
||||
system.cpu.dcache.ReadReq_mshr_miss_latency 31429500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.dcache.ReadReq_mshr_miss_rate 0.000010 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_mshr_misses 984 # number of ReadReq MSHR misses
|
||||
system.cpu.dcache.ReadReq_mshr_misses 985 # number of ReadReq MSHR misses
|
||||
system.cpu.dcache.WriteReq_accesses 73520729 # number of WriteReq accesses(hits+misses)
|
||||
system.cpu.dcache.WriteReq_avg_miss_latency 30310.747349 # average WriteReq miss latency
|
||||
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 36196.886371 # average WriteReq mshr miss latency
|
||||
system.cpu.dcache.WriteReq_hits 73502716 # number of WriteReq hits
|
||||
system.cpu.dcache.WriteReq_miss_latency 545987492 # number of WriteReq miss cycles
|
||||
system.cpu.dcache.WriteReq_miss_rate 0.000245 # miss rate for WriteReq accesses
|
||||
system.cpu.dcache.WriteReq_misses 18013 # number of WriteReq misses
|
||||
system.cpu.dcache.WriteReq_mshr_hits 14704 # number of WriteReq MSHR hits
|
||||
system.cpu.dcache.WriteReq_mshr_miss_latency 119775497 # number of WriteReq MSHR miss cycles
|
||||
system.cpu.dcache.WriteReq_avg_miss_latency 30397.287074 # average WriteReq miss latency
|
||||
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 36179.950785 # average WriteReq mshr miss latency
|
||||
system.cpu.dcache.WriteReq_hits 73502664 # number of WriteReq hits
|
||||
system.cpu.dcache.WriteReq_miss_latency 549126991 # number of WriteReq miss cycles
|
||||
system.cpu.dcache.WriteReq_miss_rate 0.000246 # miss rate for WriteReq accesses
|
||||
system.cpu.dcache.WriteReq_misses 18065 # number of WriteReq misses
|
||||
system.cpu.dcache.WriteReq_mshr_hits 14753 # number of WriteReq MSHR hits
|
||||
system.cpu.dcache.WriteReq_mshr_miss_latency 119827997 # number of WriteReq MSHR miss cycles
|
||||
system.cpu.dcache.WriteReq_mshr_miss_rate 0.000045 # mshr miss rate for WriteReq accesses
|
||||
system.cpu.dcache.WriteReq_mshr_misses 3309 # number of WriteReq MSHR misses
|
||||
system.cpu.dcache.avg_blocked_cycles::no_mshrs 3249.700000 # average number of cycles each access was blocked
|
||||
system.cpu.dcache.WriteReq_mshr_misses 3312 # number of WriteReq MSHR misses
|
||||
system.cpu.dcache.avg_blocked_cycles::no_mshrs 3499.727273 # average number of cycles each access was blocked
|
||||
system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
|
||||
system.cpu.dcache.avg_refs 40460.272684 # Average number of references to valid blocks.
|
||||
system.cpu.dcache.blocked::no_mshrs 10 # number of cycles access was blocked
|
||||
system.cpu.dcache.avg_refs 40390.006697 # Average number of references to valid blocks.
|
||||
system.cpu.dcache.blocked::no_mshrs 11 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked_cycles::no_mshrs 32497 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked_cycles::no_mshrs 38497 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.dcache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.dcache.demand_accesses 169022038 # number of demand (read+write) accesses
|
||||
system.cpu.dcache.demand_avg_miss_latency 30545.726047 # average overall miss latency
|
||||
system.cpu.dcache.demand_avg_mshr_miss_latency 35227.346145 # average overall mshr miss latency
|
||||
system.cpu.dcache.demand_hits 169002312 # number of demand (read+write) hits
|
||||
system.cpu.dcache.demand_miss_latency 602544992 # number of demand (read+write) miss cycles
|
||||
system.cpu.dcache.demand_accesses 168890151 # number of demand (read+write) accesses
|
||||
system.cpu.dcache.demand_avg_miss_latency 30625.195519 # average overall miss latency
|
||||
system.cpu.dcache.demand_avg_mshr_miss_latency 35200.720735 # average overall mshr miss latency
|
||||
system.cpu.dcache.demand_hits 168870378 # number of demand (read+write) hits
|
||||
system.cpu.dcache.demand_miss_latency 605551991 # number of demand (read+write) miss cycles
|
||||
system.cpu.dcache.demand_miss_rate 0.000117 # miss rate for demand accesses
|
||||
system.cpu.dcache.demand_misses 19726 # number of demand (read+write) misses
|
||||
system.cpu.dcache.demand_mshr_hits 15433 # number of demand (read+write) MSHR hits
|
||||
system.cpu.dcache.demand_mshr_miss_latency 151230997 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.dcache.demand_misses 19773 # number of demand (read+write) misses
|
||||
system.cpu.dcache.demand_mshr_hits 15476 # number of demand (read+write) MSHR hits
|
||||
system.cpu.dcache.demand_mshr_miss_latency 151257497 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.dcache.demand_mshr_miss_rate 0.000025 # mshr miss rate for demand accesses
|
||||
system.cpu.dcache.demand_mshr_misses 4293 # number of demand (read+write) MSHR misses
|
||||
system.cpu.dcache.demand_mshr_misses 4297 # number of demand (read+write) MSHR misses
|
||||
system.cpu.dcache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.dcache.occ_%::0 0.804192 # Average percentage of cache occupancy
|
||||
system.cpu.dcache.occ_blocks::0 3293.970402 # Average occupied blocks per context
|
||||
system.cpu.dcache.overall_accesses 169022038 # number of overall (read+write) accesses
|
||||
system.cpu.dcache.overall_avg_miss_latency 30545.726047 # average overall miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_miss_latency 35227.346145 # average overall mshr miss latency
|
||||
system.cpu.dcache.occ_%::0 0.804196 # Average percentage of cache occupancy
|
||||
system.cpu.dcache.occ_blocks::0 3293.985737 # Average occupied blocks per context
|
||||
system.cpu.dcache.overall_accesses 168890151 # number of overall (read+write) accesses
|
||||
system.cpu.dcache.overall_avg_miss_latency 30625.195519 # average overall miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_miss_latency 35200.720735 # average overall mshr miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.dcache.overall_hits 169002312 # number of overall hits
|
||||
system.cpu.dcache.overall_miss_latency 602544992 # number of overall miss cycles
|
||||
system.cpu.dcache.overall_hits 168870378 # number of overall hits
|
||||
system.cpu.dcache.overall_miss_latency 605551991 # number of overall miss cycles
|
||||
system.cpu.dcache.overall_miss_rate 0.000117 # miss rate for overall accesses
|
||||
system.cpu.dcache.overall_misses 19726 # number of overall misses
|
||||
system.cpu.dcache.overall_mshr_hits 15433 # number of overall MSHR hits
|
||||
system.cpu.dcache.overall_mshr_miss_latency 151230997 # number of overall MSHR miss cycles
|
||||
system.cpu.dcache.overall_misses 19773 # number of overall misses
|
||||
system.cpu.dcache.overall_mshr_hits 15476 # number of overall MSHR hits
|
||||
system.cpu.dcache.overall_mshr_miss_latency 151257497 # number of overall MSHR miss cycles
|
||||
system.cpu.dcache.overall_mshr_miss_rate 0.000025 # mshr miss rate for overall accesses
|
||||
system.cpu.dcache.overall_mshr_misses 4293 # number of overall MSHR misses
|
||||
system.cpu.dcache.overall_mshr_misses 4297 # number of overall MSHR misses
|
||||
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
||||
system.cpu.dcache.replacements 782 # number of replacements
|
||||
system.cpu.dcache.sampled_refs 4177 # Sample count of references to valid blocks.
|
||||
system.cpu.dcache.replacements 786 # number of replacements
|
||||
system.cpu.dcache.sampled_refs 4181 # Sample count of references to valid blocks.
|
||||
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.dcache.tagsinuse 3293.970402 # Cycle average of tags in use
|
||||
system.cpu.dcache.total_refs 169002559 # Total number of references to valid blocks.
|
||||
system.cpu.dcache.tagsinuse 3293.985737 # Cycle average of tags in use
|
||||
system.cpu.dcache.total_refs 168870618 # Total number of references to valid blocks.
|
||||
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.dcache.writebacks 635 # number of writebacks
|
||||
system.cpu.decode.DECODE:BlockedCycles 18875032 # Number of cycles decode is blocked
|
||||
system.cpu.decode.DECODE:BranchMispred 4277 # Number of times decode detected a branch misprediction
|
||||
system.cpu.decode.DECODE:BranchResolved 11323346 # Number of times decode resolved a branch
|
||||
system.cpu.decode.DECODE:DecodedInsts 531939828 # Number of instructions handled by decode
|
||||
system.cpu.decode.DECODE:IdleCycles 132443197 # Number of cycles decode is idle
|
||||
system.cpu.decode.DECODE:RunCycles 101952317 # Number of cycles decode is running
|
||||
system.cpu.decode.DECODE:SquashCycles 15306974 # Number of cycles decode is squashing
|
||||
system.cpu.decode.DECODE:SquashedInsts 12561 # Number of squashed instructions handled by decode
|
||||
system.cpu.decode.DECODE:UnblockCycles 1275127 # Number of cycles decode is unblocking
|
||||
system.cpu.dtb.data_accesses 185115437 # DTB accesses
|
||||
system.cpu.dcache.writebacks 639 # number of writebacks
|
||||
system.cpu.decode.DECODE:BlockedCycles 20455851 # Number of cycles decode is blocked
|
||||
system.cpu.decode.DECODE:BranchMispred 4411 # Number of times decode detected a branch misprediction
|
||||
system.cpu.decode.DECODE:BranchResolved 11313984 # Number of times decode resolved a branch
|
||||
system.cpu.decode.DECODE:DecodedInsts 531721678 # Number of instructions handled by decode
|
||||
system.cpu.decode.DECODE:IdleCycles 132373008 # Number of cycles decode is idle
|
||||
system.cpu.decode.DECODE:RunCycles 100014717 # Number of cycles decode is running
|
||||
system.cpu.decode.DECODE:SquashCycles 15215664 # Number of cycles decode is squashing
|
||||
system.cpu.decode.DECODE:SquashedInsts 13188 # Number of squashed instructions handled by decode
|
||||
system.cpu.decode.DECODE:UnblockCycles 1092163 # Number of cycles decode is unblocking
|
||||
system.cpu.dtb.data_accesses 184984239 # DTB accesses
|
||||
system.cpu.dtb.data_acv 1 # DTB access violations
|
||||
system.cpu.dtb.data_hits 185076670 # DTB hits
|
||||
system.cpu.dtb.data_misses 38767 # DTB misses
|
||||
system.cpu.dtb.data_hits 184965275 # DTB hits
|
||||
system.cpu.dtb.data_misses 18964 # DTB misses
|
||||
system.cpu.dtb.fetch_accesses 0 # ITB accesses
|
||||
system.cpu.dtb.fetch_acv 0 # ITB acv
|
||||
system.cpu.dtb.fetch_hits 0 # ITB hits
|
||||
system.cpu.dtb.fetch_misses 0 # ITB misses
|
||||
system.cpu.dtb.read_accesses 104449499 # DTB read accesses
|
||||
system.cpu.dtb.read_accesses 104315848 # DTB read accesses
|
||||
system.cpu.dtb.read_acv 0 # DTB read access violations
|
||||
system.cpu.dtb.read_hits 104412186 # DTB read hits
|
||||
system.cpu.dtb.read_misses 37313 # DTB read misses
|
||||
system.cpu.dtb.write_accesses 80665938 # DTB write accesses
|
||||
system.cpu.dtb.read_hits 104298344 # DTB read hits
|
||||
system.cpu.dtb.read_misses 17504 # DTB read misses
|
||||
system.cpu.dtb.write_accesses 80668391 # DTB write accesses
|
||||
system.cpu.dtb.write_acv 1 # DTB write access violations
|
||||
system.cpu.dtb.write_hits 80664484 # DTB write hits
|
||||
system.cpu.dtb.write_misses 1454 # DTB write misses
|
||||
system.cpu.fetch.Branches 62209737 # Number of branches that fetch encountered
|
||||
system.cpu.fetch.CacheLines 63866189 # Number of cache lines fetched
|
||||
system.cpu.fetch.Cycles 169616790 # Number of cycles fetch has run and was not squashing or blocked
|
||||
system.cpu.fetch.IcacheSquashes 1519057 # Number of outstanding Icache misses that were squashed
|
||||
system.cpu.fetch.Insts 544903543 # Number of instructions fetch has processed
|
||||
system.cpu.fetch.SquashCycles 6123542 # Number of cycles fetch has spent squashing
|
||||
system.cpu.fetch.branchRate 0.230412 # Number of branch fetches per cycle
|
||||
system.cpu.fetch.icacheStallCycles 63866189 # Number of cycles fetch is stalled on an Icache miss
|
||||
system.cpu.fetch.predictedBranches 50640538 # Number of branches that fetch has predicted taken
|
||||
system.cpu.fetch.rate 2.018211 # Number of inst fetches per cycle
|
||||
system.cpu.fetch.rateDist::samples 269852647 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::mean 2.019263 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::stdev 3.001909 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.dtb.write_hits 80666931 # DTB write hits
|
||||
system.cpu.dtb.write_misses 1460 # DTB write misses
|
||||
system.cpu.fetch.Branches 62127254 # Number of branches that fetch encountered
|
||||
system.cpu.fetch.CacheLines 63793845 # Number of cache lines fetched
|
||||
system.cpu.fetch.Cycles 167246591 # Number of cycles fetch has run and was not squashing or blocked
|
||||
system.cpu.fetch.IcacheSquashes 1555705 # Number of outstanding Icache misses that were squashed
|
||||
system.cpu.fetch.Insts 544184292 # Number of instructions fetch has processed
|
||||
system.cpu.fetch.SquashCycles 5877257 # Number of cycles fetch has spent squashing
|
||||
system.cpu.fetch.branchRate 0.230706 # Number of branch fetches per cycle
|
||||
system.cpu.fetch.icacheStallCycles 63793845 # Number of cycles fetch is stalled on an Icache miss
|
||||
system.cpu.fetch.predictedBranches 47890126 # Number of branches that fetch has predicted taken
|
||||
system.cpu.fetch.rate 2.020796 # Number of inst fetches per cycle
|
||||
system.cpu.fetch.rateDist::samples 269151403 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::mean 2.021852 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::stdev 3.019136 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::0-1 164102333 60.81% 60.81% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::1-2 12367121 4.58% 65.39% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::2-3 12410556 4.60% 69.99% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::3-4 6615129 2.45% 72.45% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::4-5 15923029 5.90% 78.35% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::5-6 8709903 3.23% 81.57% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::6-7 6580254 2.44% 84.01% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::7-8 4007808 1.49% 85.50% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::8 39136514 14.50% 100.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::0-1 165698966 61.56% 61.56% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::1-2 11106934 4.13% 65.69% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::2-3 11530416 4.28% 69.97% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::3-4 6307474 2.34% 72.32% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::4-5 14437862 5.36% 77.68% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::5-6 9686725 3.60% 81.28% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::6-7 7134176 2.65% 83.93% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::7-8 3886825 1.44% 85.38% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::8 39362025 14.62% 100.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::total 269852647 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.icache.ReadReq_accesses 63866189 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.icache.ReadReq_avg_miss_latency 32249.018798 # average ReadReq miss latency
|
||||
system.cpu.icache.ReadReq_avg_mshr_miss_latency 30883.598563 # average ReadReq mshr miss latency
|
||||
system.cpu.icache.ReadReq_hits 63861348 # number of ReadReq hits
|
||||
system.cpu.icache.ReadReq_miss_latency 156117500 # number of ReadReq miss cycles
|
||||
system.cpu.fetch.rateDist::total 269151403 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.icache.ReadReq_accesses 63793845 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.icache.ReadReq_avg_miss_latency 32214.491857 # average ReadReq miss latency
|
||||
system.cpu.icache.ReadReq_avg_mshr_miss_latency 30831.032720 # average ReadReq mshr miss latency
|
||||
system.cpu.icache.ReadReq_hits 63788994 # number of ReadReq hits
|
||||
system.cpu.icache.ReadReq_miss_latency 156272500 # number of ReadReq miss cycles
|
||||
system.cpu.icache.ReadReq_miss_rate 0.000076 # miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_misses 4841 # number of ReadReq misses
|
||||
system.cpu.icache.ReadReq_mshr_hits 945 # number of ReadReq MSHR hits
|
||||
system.cpu.icache.ReadReq_mshr_miss_latency 120322500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.icache.ReadReq_misses 4851 # number of ReadReq misses
|
||||
system.cpu.icache.ReadReq_mshr_hits 939 # number of ReadReq MSHR hits
|
||||
system.cpu.icache.ReadReq_mshr_miss_latency 120611000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.icache.ReadReq_mshr_miss_rate 0.000061 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_mshr_misses 3896 # number of ReadReq MSHR misses
|
||||
system.cpu.icache.ReadReq_mshr_misses 3912 # number of ReadReq MSHR misses
|
||||
system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
||||
system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
|
||||
system.cpu.icache.avg_refs 16391.516427 # Average number of references to valid blocks.
|
||||
system.cpu.icache.avg_refs 16305.980061 # Average number of references to valid blocks.
|
||||
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.icache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.icache.demand_accesses 63866189 # number of demand (read+write) accesses
|
||||
system.cpu.icache.demand_avg_miss_latency 32249.018798 # average overall miss latency
|
||||
system.cpu.icache.demand_avg_mshr_miss_latency 30883.598563 # average overall mshr miss latency
|
||||
system.cpu.icache.demand_hits 63861348 # number of demand (read+write) hits
|
||||
system.cpu.icache.demand_miss_latency 156117500 # number of demand (read+write) miss cycles
|
||||
system.cpu.icache.demand_accesses 63793845 # number of demand (read+write) accesses
|
||||
system.cpu.icache.demand_avg_miss_latency 32214.491857 # average overall miss latency
|
||||
system.cpu.icache.demand_avg_mshr_miss_latency 30831.032720 # average overall mshr miss latency
|
||||
system.cpu.icache.demand_hits 63788994 # number of demand (read+write) hits
|
||||
system.cpu.icache.demand_miss_latency 156272500 # number of demand (read+write) miss cycles
|
||||
system.cpu.icache.demand_miss_rate 0.000076 # miss rate for demand accesses
|
||||
system.cpu.icache.demand_misses 4841 # number of demand (read+write) misses
|
||||
system.cpu.icache.demand_mshr_hits 945 # number of demand (read+write) MSHR hits
|
||||
system.cpu.icache.demand_mshr_miss_latency 120322500 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.icache.demand_misses 4851 # number of demand (read+write) misses
|
||||
system.cpu.icache.demand_mshr_hits 939 # number of demand (read+write) MSHR hits
|
||||
system.cpu.icache.demand_mshr_miss_latency 120611000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.icache.demand_mshr_miss_rate 0.000061 # mshr miss rate for demand accesses
|
||||
system.cpu.icache.demand_mshr_misses 3896 # number of demand (read+write) MSHR misses
|
||||
system.cpu.icache.demand_mshr_misses 3912 # number of demand (read+write) MSHR misses
|
||||
system.cpu.icache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.icache.occ_%::0 0.890401 # Average percentage of cache occupancy
|
||||
system.cpu.icache.occ_blocks::0 1823.540410 # Average occupied blocks per context
|
||||
system.cpu.icache.overall_accesses 63866189 # number of overall (read+write) accesses
|
||||
system.cpu.icache.overall_avg_miss_latency 32249.018798 # average overall miss latency
|
||||
system.cpu.icache.overall_avg_mshr_miss_latency 30883.598563 # average overall mshr miss latency
|
||||
system.cpu.icache.occ_%::0 0.890533 # Average percentage of cache occupancy
|
||||
system.cpu.icache.occ_blocks::0 1823.811736 # Average occupied blocks per context
|
||||
system.cpu.icache.overall_accesses 63793845 # number of overall (read+write) accesses
|
||||
system.cpu.icache.overall_avg_miss_latency 32214.491857 # average overall miss latency
|
||||
system.cpu.icache.overall_avg_mshr_miss_latency 30831.032720 # average overall mshr miss latency
|
||||
system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.icache.overall_hits 63861348 # number of overall hits
|
||||
system.cpu.icache.overall_miss_latency 156117500 # number of overall miss cycles
|
||||
system.cpu.icache.overall_hits 63788994 # number of overall hits
|
||||
system.cpu.icache.overall_miss_latency 156272500 # number of overall miss cycles
|
||||
system.cpu.icache.overall_miss_rate 0.000076 # miss rate for overall accesses
|
||||
system.cpu.icache.overall_misses 4841 # number of overall misses
|
||||
system.cpu.icache.overall_mshr_hits 945 # number of overall MSHR hits
|
||||
system.cpu.icache.overall_mshr_miss_latency 120322500 # number of overall MSHR miss cycles
|
||||
system.cpu.icache.overall_misses 4851 # number of overall misses
|
||||
system.cpu.icache.overall_mshr_hits 939 # number of overall MSHR hits
|
||||
system.cpu.icache.overall_mshr_miss_latency 120611000 # number of overall MSHR miss cycles
|
||||
system.cpu.icache.overall_mshr_miss_rate 0.000061 # mshr miss rate for overall accesses
|
||||
system.cpu.icache.overall_mshr_misses 3896 # number of overall MSHR misses
|
||||
system.cpu.icache.overall_mshr_misses 3912 # number of overall MSHR misses
|
||||
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
||||
system.cpu.icache.replacements 1975 # number of replacements
|
||||
system.cpu.icache.sampled_refs 3896 # Sample count of references to valid blocks.
|
||||
system.cpu.icache.replacements 1991 # number of replacements
|
||||
system.cpu.icache.sampled_refs 3912 # Sample count of references to valid blocks.
|
||||
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.icache.tagsinuse 1823.540410 # Cycle average of tags in use
|
||||
system.cpu.icache.total_refs 63861348 # Total number of references to valid blocks.
|
||||
system.cpu.icache.tagsinuse 1823.811736 # Cycle average of tags in use
|
||||
system.cpu.icache.total_refs 63788994 # Total number of references to valid blocks.
|
||||
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.icache.writebacks 0 # number of writebacks
|
||||
system.cpu.idleCycles 140725 # Total number of cycles that the CPU has spent unscheduled due to idling
|
||||
system.cpu.iew.EXEC:branches 50976851 # Number of branches executed
|
||||
system.cpu.iew.EXEC:nop 27164335 # number of nop insts executed
|
||||
system.cpu.iew.EXEC:rate 1.553144 # Inst execution rate
|
||||
system.cpu.iew.EXEC:refs 191842297 # number of memory reference insts executed
|
||||
system.cpu.iew.EXEC:stores 80676625 # Number of stores executed
|
||||
system.cpu.idleCycles 140695 # Total number of cycles that the CPU has spent unscheduled due to idling
|
||||
system.cpu.iew.EXEC:branches 51026412 # Number of branches executed
|
||||
system.cpu.iew.EXEC:nop 27112711 # number of nop insts executed
|
||||
system.cpu.iew.EXEC:rate 1.557485 # Inst execution rate
|
||||
system.cpu.iew.EXEC:refs 191688570 # number of memory reference insts executed
|
||||
system.cpu.iew.EXEC:stores 80679099 # Number of stores executed
|
||||
system.cpu.iew.EXEC:swp 0 # number of swp insts executed
|
||||
system.cpu.iew.WB:consumers 285463485 # num instructions consuming a value
|
||||
system.cpu.iew.WB:count 415481237 # cumulative count of insts written-back
|
||||
system.cpu.iew.WB:fanout 0.703314 # average fanout of values written-back
|
||||
system.cpu.iew.WB:consumers 288216530 # num instructions consuming a value
|
||||
system.cpu.iew.WB:count 415792778 # cumulative count of insts written-back
|
||||
system.cpu.iew.WB:fanout 0.699054 # average fanout of values written-back
|
||||
system.cpu.iew.WB:penalized 0 # number of instrctions required to write to 'other' IQ
|
||||
system.cpu.iew.WB:penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
|
||||
system.cpu.iew.WB:producers 200770520 # num instructions producing a value
|
||||
system.cpu.iew.WB:rate 1.538857 # insts written-back per cycle
|
||||
system.cpu.iew.WB:sent 416287464 # cumulative count of insts sent to commit
|
||||
system.cpu.iew.branchMispredicts 6390313 # Number of branch mispredicts detected at execute
|
||||
system.cpu.iew.iewBlockCycles 2178518 # Number of cycles IEW is blocking
|
||||
system.cpu.iew.iewDispLoadInsts 124841223 # Number of dispatched load instructions
|
||||
system.cpu.iew.iewDispNonSpecInsts 239 # Number of dispatched non-speculative instructions
|
||||
system.cpu.iew.iewDispSquashedInsts 6302760 # Number of squashed instructions skipped by dispatch
|
||||
system.cpu.iew.iewDispStoreInsts 92324076 # Number of dispatched store instructions
|
||||
system.cpu.iew.iewDispatchedInsts 493447669 # Number of instructions dispatched to IQ
|
||||
system.cpu.iew.iewExecLoadInsts 111165672 # Number of load instructions executed
|
||||
system.cpu.iew.iewExecSquashedInsts 10261544 # Number of squashed instructions skipped in execute
|
||||
system.cpu.iew.iewExecutedInsts 419338652 # Number of executed instructions
|
||||
system.cpu.iew.iewIQFullEvents 25079 # Number of times the IQ has become full, causing a stall
|
||||
system.cpu.iew.WB:producers 201478800 # num instructions producing a value
|
||||
system.cpu.iew.WB:rate 1.544021 # insts written-back per cycle
|
||||
system.cpu.iew.WB:sent 416379790 # cumulative count of insts sent to commit
|
||||
system.cpu.iew.branchMispredicts 6053312 # Number of branch mispredicts detected at execute
|
||||
system.cpu.iew.iewBlockCycles 2368258 # Number of cycles IEW is blocking
|
||||
system.cpu.iew.iewDispLoadInsts 124922222 # Number of dispatched load instructions
|
||||
system.cpu.iew.iewDispNonSpecInsts 241 # Number of dispatched non-speculative instructions
|
||||
system.cpu.iew.iewDispSquashedInsts 6336167 # Number of squashed instructions skipped by dispatch
|
||||
system.cpu.iew.iewDispStoreInsts 92376215 # Number of dispatched store instructions
|
||||
system.cpu.iew.iewDispatchedInsts 493684492 # Number of instructions dispatched to IQ
|
||||
system.cpu.iew.iewExecLoadInsts 111009471 # Number of load instructions executed
|
||||
system.cpu.iew.iewExecSquashedInsts 9414741 # Number of squashed instructions skipped in execute
|
||||
system.cpu.iew.iewExecutedInsts 419418502 # Number of executed instructions
|
||||
system.cpu.iew.iewIQFullEvents 122120 # Number of times the IQ has become full, causing a stall
|
||||
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
|
||||
system.cpu.iew.iewLSQFullEvents 23746 # Number of times the LSQ has become full, causing a stall
|
||||
system.cpu.iew.iewSquashCycles 15306974 # Number of cycles IEW is squashing
|
||||
system.cpu.iew.iewUnblockCycles 341836 # Number of cycles IEW is unblocking
|
||||
system.cpu.iew.iewLSQFullEvents 26143 # Number of times the LSQ has become full, causing a stall
|
||||
system.cpu.iew.iewSquashCycles 15215664 # Number of cycles IEW is squashing
|
||||
system.cpu.iew.iewUnblockCycles 517890 # Number of cycles IEW is unblocking
|
||||
system.cpu.iew.lsq.thread.0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
|
||||
system.cpu.iew.lsq.thread.0.cacheBlocked 30 # Number of times an access to memory failed due to the cache being blocked
|
||||
system.cpu.iew.lsq.thread.0.forwLoads 8734674 # Number of loads that had data forwarded from stores
|
||||
system.cpu.iew.lsq.thread.0.ignoredResponses 2193 # Number of memory responses ignored because the instruction is squashed
|
||||
system.cpu.iew.lsq.thread.0.cacheBlocked 33 # Number of times an access to memory failed due to the cache being blocked
|
||||
system.cpu.iew.lsq.thread.0.forwLoads 8752772 # Number of loads that had data forwarded from stores
|
||||
system.cpu.iew.lsq.thread.0.ignoredResponses 41071 # Number of memory responses ignored because the instruction is squashed
|
||||
system.cpu.iew.lsq.thread.0.invAddrLoads 0 # Number of loads ignored due to an invalid address
|
||||
system.cpu.iew.lsq.thread.0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
|
||||
system.cpu.iew.lsq.thread.0.memOrderViolation 436213 # Number of memory ordering violations
|
||||
system.cpu.iew.lsq.thread.0.rescheduledLoads 176181 # Number of loads that were rescheduled
|
||||
system.cpu.iew.lsq.thread.0.squashedLoads 24189228 # Number of loads squashed
|
||||
system.cpu.iew.lsq.thread.0.squashedStores 18792674 # Number of stores squashed
|
||||
system.cpu.iew.memOrderViolationEvents 436213 # Number of memory order violations
|
||||
system.cpu.iew.predictedNotTakenIncorrect 847804 # Number of branches that were predicted not taken incorrectly
|
||||
system.cpu.iew.predictedTakenIncorrect 5542509 # Number of branches that were predicted taken incorrectly
|
||||
system.cpu.ipc 1.391052 # IPC: Instructions Per Cycle
|
||||
system.cpu.ipc_total 1.391052 # IPC: Total IPC of All Threads
|
||||
system.cpu.iew.lsq.thread.0.memOrderViolation 605872 # Number of memory ordering violations
|
||||
system.cpu.iew.lsq.thread.0.rescheduledLoads 176126 # Number of loads that were rescheduled
|
||||
system.cpu.iew.lsq.thread.0.squashedLoads 24270227 # Number of loads squashed
|
||||
system.cpu.iew.lsq.thread.0.squashedStores 18844813 # Number of stores squashed
|
||||
system.cpu.iew.memOrderViolationEvents 605872 # Number of memory order violations
|
||||
system.cpu.iew.predictedNotTakenIncorrect 1054390 # Number of branches that were predicted not taken incorrectly
|
||||
system.cpu.iew.predictedTakenIncorrect 4998922 # Number of branches that were predicted taken incorrectly
|
||||
system.cpu.ipc 1.394674 # IPC: Instructions Per Cycle
|
||||
system.cpu.ipc_total 1.394674 # IPC: Total IPC of All Threads
|
||||
system.cpu.iq.ISSUE:FU_type_0::No_OpClass 33581 0.01% 0.01% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntAlu 166319014 38.71% 38.72% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntMult 2152935 0.50% 39.22% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntDiv 0 0.00% 39.22% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatAdd 35077566 8.17% 47.39% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCmp 7830879 1.82% 49.21% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCvt 2898460 0.67% 49.89% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatMult 16788316 3.91% 53.79% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatDiv 1569716 0.37% 54.16% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatSqrt 0 0.00% 54.16% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemRead 113503270 26.42% 80.58% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemWrite 83426459 19.42% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntAlu 166405736 38.80% 38.81% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntMult 2152798 0.50% 39.31% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntDiv 0 0.00% 39.31% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatAdd 34694447 8.09% 47.40% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCmp 7781263 1.81% 49.22% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCvt 2950957 0.69% 49.91% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatMult 16800389 3.92% 53.82% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatDiv 1571056 0.37% 54.19% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatSqrt 0 0.00% 54.19% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemRead 113131674 26.38% 80.57% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemWrite 83311342 19.43% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::total 429600196 # Type of FU issued
|
||||
system.cpu.iq.ISSUE:fu_busy_cnt 10457046 # FU busy when requested
|
||||
system.cpu.iq.ISSUE:fu_busy_rate 0.024341 # FU busy rate (busy events/executed inst)
|
||||
system.cpu.iq.ISSUE:FU_type_0::total 428833243 # Type of FU issued
|
||||
system.cpu.iq.ISSUE:fu_busy_cnt 10058147 # FU busy when requested
|
||||
system.cpu.iq.ISSUE:fu_busy_rate 0.023455 # FU busy rate (busy events/executed inst)
|
||||
system.cpu.iq.ISSUE:fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntAlu 40640 0.39% 0.39% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntMult 0 0.00% 0.39% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntDiv 0 0.00% 0.39% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatAdd 76056 0.73% 1.12% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCmp 13381 0.13% 1.24% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCvt 12891 0.12% 1.37% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatMult 1723474 16.48% 17.85% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatDiv 1473560 14.09% 31.94% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatSqrt 0 0.00% 31.94% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemRead 5907144 56.49% 88.43% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemWrite 1209900 11.57% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntAlu 25860 0.26% 0.26% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntMult 0 0.00% 0.26% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntDiv 0 0.00% 0.26% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatAdd 93260 0.93% 1.18% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCmp 5650 0.06% 1.24% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCvt 7446 0.07% 1.31% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatMult 1317455 13.10% 14.41% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatDiv 1454078 14.46% 28.87% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatSqrt 0 0.00% 28.87% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemRead 5920939 58.87% 87.74% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemWrite 1233459 12.26% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::samples 269852647 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::mean 1.591981 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::stdev 1.720906 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::samples 269151403 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::mean 1.593279 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::stdev 1.717169 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::0-1 99465935 36.86% 36.86% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::1-2 57766030 21.41% 58.27% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::2-3 39984554 14.82% 73.08% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::3-4 29664959 10.99% 84.08% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::4-5 23966120 8.88% 92.96% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::5-6 10452563 3.87% 96.83% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::6-7 5712016 2.12% 98.95% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::7-8 2252970 0.83% 99.78% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::8 587500 0.22% 100.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::0-1 98731931 36.68% 36.68% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::1-2 57661044 21.42% 58.11% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::2-3 40586976 15.08% 73.19% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::3-4 29421704 10.93% 84.12% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::4-5 23908046 8.88% 93.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::5-6 10239078 3.80% 96.80% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::6-7 5871323 2.18% 98.99% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::7-8 2172785 0.81% 99.79% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::8 558516 0.21% 100.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::min_value 0 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::max_value 8 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::total 269852647 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:rate 1.591151 # Inst issue rate
|
||||
system.cpu.iq.iqInstsAdded 466283095 # Number of instructions added to the IQ (excludes non-spec)
|
||||
system.cpu.iq.iqInstsIssued 429600196 # Number of instructions issued
|
||||
system.cpu.iq.iqNonSpecInstsAdded 239 # Number of non-speculative instructions added to the IQ
|
||||
system.cpu.iq.iqSquashedInstsExamined 89615992 # Number of squashed instructions iterated over during squash; mainly for profiling
|
||||
system.cpu.iq.iqSquashedInstsIssued 918381 # Number of squashed instructions issued
|
||||
system.cpu.iq.iqSquashedNonSpecRemoved 24 # Number of squashed non-spec instructions that were removed
|
||||
system.cpu.iq.iqSquashedOperandsExamined 68228113 # Number of squashed operands that are examined and possibly removed from graph
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::total 269151403 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:rate 1.592446 # Inst issue rate
|
||||
system.cpu.iq.iqInstsAdded 466571540 # Number of instructions added to the IQ (excludes non-spec)
|
||||
system.cpu.iq.iqInstsIssued 428833243 # Number of instructions issued
|
||||
system.cpu.iq.iqNonSpecInstsAdded 241 # Number of non-speculative instructions added to the IQ
|
||||
system.cpu.iq.iqSquashedInstsExamined 89966373 # Number of squashed instructions iterated over during squash; mainly for profiling
|
||||
system.cpu.iq.iqSquashedInstsIssued 863763 # Number of squashed instructions issued
|
||||
system.cpu.iq.iqSquashedNonSpecRemoved 26 # Number of squashed non-spec instructions that were removed
|
||||
system.cpu.iq.iqSquashedOperandsExamined 69307198 # Number of squashed operands that are examined and possibly removed from graph
|
||||
system.cpu.itb.data_accesses 0 # DTB accesses
|
||||
system.cpu.itb.data_acv 0 # DTB access violations
|
||||
system.cpu.itb.data_hits 0 # DTB hits
|
||||
system.cpu.itb.data_misses 0 # DTB misses
|
||||
system.cpu.itb.fetch_accesses 63866476 # ITB accesses
|
||||
system.cpu.itb.fetch_accesses 63794154 # ITB accesses
|
||||
system.cpu.itb.fetch_acv 0 # ITB acv
|
||||
system.cpu.itb.fetch_hits 63866189 # ITB hits
|
||||
system.cpu.itb.fetch_misses 287 # ITB misses
|
||||
system.cpu.itb.fetch_hits 63793845 # ITB hits
|
||||
system.cpu.itb.fetch_misses 309 # ITB misses
|
||||
system.cpu.itb.read_accesses 0 # DTB read accesses
|
||||
system.cpu.itb.read_acv 0 # DTB read access violations
|
||||
system.cpu.itb.read_hits 0 # DTB read hits
|
||||
|
@ -343,106 +343,106 @@ system.cpu.itb.write_accesses 0 # DT
|
|||
system.cpu.itb.write_acv 0 # DTB write access violations
|
||||
system.cpu.itb.write_hits 0 # DTB write hits
|
||||
system.cpu.itb.write_misses 0 # DTB write misses
|
||||
system.cpu.l2cache.ReadExReq_accesses 3197 # number of ReadExReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadExReq_avg_miss_latency 34596.340006 # average ReadExReq miss latency
|
||||
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31467.625899 # average ReadExReq mshr miss latency
|
||||
system.cpu.l2cache.ReadExReq_miss_latency 110604499 # number of ReadExReq miss cycles
|
||||
system.cpu.l2cache.ReadExReq_accesses 3200 # number of ReadExReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadExReq_avg_miss_latency 34587.968437 # average ReadExReq miss latency
|
||||
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31457.812500 # average ReadExReq mshr miss latency
|
||||
system.cpu.l2cache.ReadExReq_miss_latency 110681499 # number of ReadExReq miss cycles
|
||||
system.cpu.l2cache.ReadExReq_miss_rate 1 # miss rate for ReadExReq accesses
|
||||
system.cpu.l2cache.ReadExReq_misses 3197 # number of ReadExReq misses
|
||||
system.cpu.l2cache.ReadExReq_mshr_miss_latency 100602000 # number of ReadExReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadExReq_misses 3200 # number of ReadExReq misses
|
||||
system.cpu.l2cache.ReadExReq_mshr_miss_latency 100665000 # number of ReadExReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadExReq_mshr_miss_rate 1 # mshr miss rate for ReadExReq accesses
|
||||
system.cpu.l2cache.ReadExReq_mshr_misses 3197 # number of ReadExReq MSHR misses
|
||||
system.cpu.l2cache.ReadReq_accesses 4876 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadReq_avg_miss_latency 34359.867330 # average ReadReq miss latency
|
||||
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31168.325041 # average ReadReq mshr miss latency
|
||||
system.cpu.l2cache.ReadReq_hits 655 # number of ReadReq hits
|
||||
system.cpu.l2cache.ReadReq_miss_latency 145033000 # number of ReadReq miss cycles
|
||||
system.cpu.l2cache.ReadReq_miss_rate 0.865669 # miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_misses 4221 # number of ReadReq misses
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_latency 131561500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_rate 0.865669 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_mshr_misses 4221 # number of ReadReq MSHR misses
|
||||
system.cpu.l2cache.ReadExReq_mshr_misses 3200 # number of ReadExReq MSHR misses
|
||||
system.cpu.l2cache.ReadReq_accesses 4893 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadReq_avg_miss_latency 34357.615894 # average ReadReq miss latency
|
||||
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31171.594134 # average ReadReq mshr miss latency
|
||||
system.cpu.l2cache.ReadReq_hits 665 # number of ReadReq hits
|
||||
system.cpu.l2cache.ReadReq_miss_latency 145264000 # number of ReadReq miss cycles
|
||||
system.cpu.l2cache.ReadReq_miss_rate 0.864092 # miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_misses 4228 # number of ReadReq misses
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_latency 131793500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_rate 0.864092 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_mshr_misses 4228 # number of ReadReq MSHR misses
|
||||
system.cpu.l2cache.UpgradeReq_accesses 119 # number of UpgradeReq accesses(hits+misses)
|
||||
system.cpu.l2cache.UpgradeReq_avg_miss_latency 34441.176471 # average UpgradeReq miss latency
|
||||
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 31285.714286 # average UpgradeReq mshr miss latency
|
||||
system.cpu.l2cache.UpgradeReq_miss_latency 4098500 # number of UpgradeReq miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_avg_miss_latency 34466.386555 # average UpgradeReq miss latency
|
||||
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 31289.915966 # average UpgradeReq mshr miss latency
|
||||
system.cpu.l2cache.UpgradeReq_miss_latency 4101500 # number of UpgradeReq miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_miss_rate 1 # miss rate for UpgradeReq accesses
|
||||
system.cpu.l2cache.UpgradeReq_misses 119 # number of UpgradeReq misses
|
||||
system.cpu.l2cache.UpgradeReq_mshr_miss_latency 3723000 # number of UpgradeReq MSHR miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_mshr_miss_latency 3723500 # number of UpgradeReq MSHR miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_mshr_miss_rate 1 # mshr miss rate for UpgradeReq accesses
|
||||
system.cpu.l2cache.UpgradeReq_mshr_misses 119 # number of UpgradeReq MSHR misses
|
||||
system.cpu.l2cache.Writeback_accesses 635 # number of Writeback accesses(hits+misses)
|
||||
system.cpu.l2cache.Writeback_hits 635 # number of Writeback hits
|
||||
system.cpu.l2cache.avg_blocked_cycles::no_mshrs 3000 # average number of cycles each access was blocked
|
||||
system.cpu.l2cache.Writeback_accesses 639 # number of Writeback accesses(hits+misses)
|
||||
system.cpu.l2cache.Writeback_hits 639 # number of Writeback hits
|
||||
system.cpu.l2cache.avg_blocked_cycles::no_mshrs 2666.666667 # average number of cycles each access was blocked
|
||||
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
|
||||
system.cpu.l2cache.avg_refs 0.130240 # Average number of references to valid blocks.
|
||||
system.cpu.l2cache.blocked::no_mshrs 2 # number of cycles access was blocked
|
||||
system.cpu.l2cache.avg_refs 0.131910 # Average number of references to valid blocks.
|
||||
system.cpu.l2cache.blocked::no_mshrs 3 # number of cycles access was blocked
|
||||
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.l2cache.blocked_cycles::no_mshrs 6000 # number of cycles access was blocked
|
||||
system.cpu.l2cache.blocked_cycles::no_mshrs 8000 # number of cycles access was blocked
|
||||
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.l2cache.demand_accesses 8073 # number of demand (read+write) accesses
|
||||
system.cpu.l2cache.demand_avg_miss_latency 34461.782017 # average overall miss latency
|
||||
system.cpu.l2cache.demand_avg_mshr_miss_latency 31297.317336 # average overall mshr miss latency
|
||||
system.cpu.l2cache.demand_hits 655 # number of demand (read+write) hits
|
||||
system.cpu.l2cache.demand_miss_latency 255637499 # number of demand (read+write) miss cycles
|
||||
system.cpu.l2cache.demand_miss_rate 0.918865 # miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_misses 7418 # number of demand (read+write) misses
|
||||
system.cpu.l2cache.demand_accesses 8093 # number of demand (read+write) accesses
|
||||
system.cpu.l2cache.demand_avg_miss_latency 34456.852316 # average overall miss latency
|
||||
system.cpu.l2cache.demand_avg_mshr_miss_latency 31294.897684 # average overall mshr miss latency
|
||||
system.cpu.l2cache.demand_hits 665 # number of demand (read+write) hits
|
||||
system.cpu.l2cache.demand_miss_latency 255945499 # number of demand (read+write) miss cycles
|
||||
system.cpu.l2cache.demand_miss_rate 0.917830 # miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_misses 7428 # number of demand (read+write) misses
|
||||
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
|
||||
system.cpu.l2cache.demand_mshr_miss_latency 232163500 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.l2cache.demand_mshr_miss_rate 0.918865 # mshr miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_mshr_misses 7418 # number of demand (read+write) MSHR misses
|
||||
system.cpu.l2cache.demand_mshr_miss_latency 232458500 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.l2cache.demand_mshr_miss_rate 0.917830 # mshr miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_mshr_misses 7428 # number of demand (read+write) MSHR misses
|
||||
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.l2cache.occ_%::0 0.106709 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_%::1 0.011557 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_blocks::0 3496.652993 # Average occupied blocks per context
|
||||
system.cpu.l2cache.occ_blocks::1 378.690415 # Average occupied blocks per context
|
||||
system.cpu.l2cache.overall_accesses 8073 # number of overall (read+write) accesses
|
||||
system.cpu.l2cache.overall_avg_miss_latency 34461.782017 # average overall miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_miss_latency 31297.317336 # average overall mshr miss latency
|
||||
system.cpu.l2cache.occ_%::0 0.106843 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_%::1 0.011587 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_blocks::0 3501.040941 # Average occupied blocks per context
|
||||
system.cpu.l2cache.occ_blocks::1 379.684950 # Average occupied blocks per context
|
||||
system.cpu.l2cache.overall_accesses 8093 # number of overall (read+write) accesses
|
||||
system.cpu.l2cache.overall_avg_miss_latency 34456.852316 # average overall miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_miss_latency 31294.897684 # average overall mshr miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.l2cache.overall_hits 655 # number of overall hits
|
||||
system.cpu.l2cache.overall_miss_latency 255637499 # number of overall miss cycles
|
||||
system.cpu.l2cache.overall_miss_rate 0.918865 # miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_misses 7418 # number of overall misses
|
||||
system.cpu.l2cache.overall_hits 665 # number of overall hits
|
||||
system.cpu.l2cache.overall_miss_latency 255945499 # number of overall miss cycles
|
||||
system.cpu.l2cache.overall_miss_rate 0.917830 # miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_misses 7428 # number of overall misses
|
||||
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
|
||||
system.cpu.l2cache.overall_mshr_miss_latency 232163500 # number of overall MSHR miss cycles
|
||||
system.cpu.l2cache.overall_mshr_miss_rate 0.918865 # mshr miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_mshr_misses 7418 # number of overall MSHR misses
|
||||
system.cpu.l2cache.overall_mshr_miss_latency 232458500 # number of overall MSHR miss cycles
|
||||
system.cpu.l2cache.overall_mshr_miss_rate 0.917830 # mshr miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_mshr_misses 7428 # number of overall MSHR misses
|
||||
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
||||
system.cpu.l2cache.replacements 14 # number of replacements
|
||||
system.cpu.l2cache.sampled_refs 4676 # Sample count of references to valid blocks.
|
||||
system.cpu.l2cache.replacements 15 # number of replacements
|
||||
system.cpu.l2cache.sampled_refs 4685 # Sample count of references to valid blocks.
|
||||
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.l2cache.tagsinuse 3875.343408 # Cycle average of tags in use
|
||||
system.cpu.l2cache.total_refs 609 # Total number of references to valid blocks.
|
||||
system.cpu.l2cache.tagsinuse 3880.725891 # Cycle average of tags in use
|
||||
system.cpu.l2cache.total_refs 618 # Total number of references to valid blocks.
|
||||
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.l2cache.writebacks 0 # number of writebacks
|
||||
system.cpu.memDep0.conflictingLoads 73961217 # Number of conflicting loads.
|
||||
system.cpu.memDep0.conflictingStores 54131405 # Number of conflicting stores.
|
||||
system.cpu.memDep0.insertedLoads 124841223 # Number of loads inserted to the mem dependence unit.
|
||||
system.cpu.memDep0.insertedStores 92324076 # Number of stores inserted to the mem dependence unit.
|
||||
system.cpu.numCycles 269993372 # number of cpu cycles simulated
|
||||
system.cpu.rename.RENAME:BlockCycles 8452992 # Number of cycles rename is blocking
|
||||
system.cpu.memDep0.conflictingLoads 74849853 # Number of conflicting loads.
|
||||
system.cpu.memDep0.conflictingStores 55363768 # Number of conflicting stores.
|
||||
system.cpu.memDep0.insertedLoads 124922222 # Number of loads inserted to the mem dependence unit.
|
||||
system.cpu.memDep0.insertedStores 92376215 # Number of stores inserted to the mem dependence unit.
|
||||
system.cpu.numCycles 269292098 # number of cpu cycles simulated
|
||||
system.cpu.rename.RENAME:BlockCycles 9673248 # Number of cycles rename is blocking
|
||||
system.cpu.rename.RENAME:CommittedMaps 259532341 # Number of HB maps that are committed
|
||||
system.cpu.rename.RENAME:IQFullEvents 1780176 # Number of times rename has blocked due to IQ full
|
||||
system.cpu.rename.RENAME:IdleCycles 137359458 # Number of cycles rename is idle
|
||||
system.cpu.rename.RENAME:LSQFullEvents 7392558 # Number of times rename has blocked due to LSQ full
|
||||
system.cpu.rename.RENAME:IQFullEvents 1504479 # Number of times rename has blocked due to IQ full
|
||||
system.cpu.rename.RENAME:IdleCycles 137416112 # Number of cycles rename is idle
|
||||
system.cpu.rename.RENAME:LSQFullEvents 8012015 # Number of times rename has blocked due to LSQ full
|
||||
system.cpu.rename.RENAME:ROBFullEvents 2 # Number of times rename has blocked due to ROB full
|
||||
system.cpu.rename.RENAME:RenameLookups 684397837 # Number of register rename lookups that rename has made
|
||||
system.cpu.rename.RENAME:RenamedInsts 518816398 # Number of instructions processed by rename
|
||||
system.cpu.rename.RENAME:RenamedOperands 335732022 # Number of destination operands rename has renamed
|
||||
system.cpu.rename.RENAME:RunCycles 97960614 # Number of cycles rename is running
|
||||
system.cpu.rename.RENAME:SquashCycles 15306974 # Number of cycles rename is squashing
|
||||
system.cpu.rename.RENAME:UnblockCycles 10399659 # Number of cycles rename is unblocking
|
||||
system.cpu.rename.RENAME:UndoneMaps 76199681 # Number of HB maps that are undone due to squashing
|
||||
system.cpu.rename.RENAME:serializeStallCycles 372950 # count of cycles rename stalled for serializing inst
|
||||
system.cpu.rename.RENAME:serializingInsts 37950 # count of serializing insts renamed
|
||||
system.cpu.rename.RENAME:skidInsts 22290547 # count of insts added to the skid buffer
|
||||
system.cpu.rename.RENAME:tempSerializingInsts 251 # count of temporary serializing insts renamed
|
||||
system.cpu.timesIdled 3086 # Number of times that the entire CPU went into an idle state and unscheduled itself
|
||||
system.cpu.rename.RENAME:RenameLookups 682754738 # Number of register rename lookups that rename has made
|
||||
system.cpu.rename.RENAME:RenamedInsts 518229128 # Number of instructions processed by rename
|
||||
system.cpu.rename.RENAME:RenamedOperands 335302113 # Number of destination operands rename has renamed
|
||||
system.cpu.rename.RENAME:RunCycles 95729398 # Number of cycles rename is running
|
||||
system.cpu.rename.RENAME:SquashCycles 15215664 # Number of cycles rename is squashing
|
||||
system.cpu.rename.RENAME:UnblockCycles 10747190 # Number of cycles rename is unblocking
|
||||
system.cpu.rename.RENAME:UndoneMaps 75769772 # Number of HB maps that are undone due to squashing
|
||||
system.cpu.rename.RENAME:serializeStallCycles 369791 # count of cycles rename stalled for serializing inst
|
||||
system.cpu.rename.RENAME:serializingInsts 37587 # count of serializing insts renamed
|
||||
system.cpu.rename.RENAME:skidInsts 23404736 # count of insts added to the skid buffer
|
||||
system.cpu.rename.RENAME:tempSerializingInsts 258 # count of temporary serializing insts renamed
|
||||
system.cpu.timesIdled 3105 # Number of times that the entire CPU went into an idle state and unscheduled itself
|
||||
system.cpu.workload.PROG:num_syscalls 215 # Number of system calls
|
||||
|
||||
---------- End Simulation Statistics ----------
|
||||
|
|
|
@ -358,7 +358,7 @@ egid=100
|
|||
env=
|
||||
errout=cerr
|
||||
euid=100
|
||||
executable=/proj/aatl_perfmod_arch/m5_binaries/cpu2000/binaries/alpha/tru64/perlbmk
|
||||
executable=/dist/m5/cpu2000/binaries/alpha/tru64/perlbmk
|
||||
gid=100
|
||||
input=cin
|
||||
max_stack_size=67108864
|
||||
|
|
|
@ -5,10 +5,10 @@ The Regents of The University of Michigan
|
|||
All Rights Reserved
|
||||
|
||||
|
||||
M5 compiled Feb 24 2010 23:12:40
|
||||
M5 revision 1a33ca29ec29 6980 default share-aware-test-update.patch tip qtip
|
||||
M5 started Feb 25 2010 02:45:31
|
||||
M5 executing on SC2B0619
|
||||
M5 compiled May 12 2010 01:43:39
|
||||
M5 revision 3f044cf767ee 7080 default qtip bp_regress.patch tip
|
||||
M5 started May 12 2010 01:44:11
|
||||
M5 executing on zizzer
|
||||
command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/40.perlbmk/alpha/tru64/o3-timing -re tests/run.py build/ALPHA_SE/tests/fast/long/40.perlbmk/alpha/tru64/o3-timing
|
||||
Global frequency set at 1000000000000 ticks per second
|
||||
info: Entering event queue @ 0. Starting simulation...
|
||||
|
|
|
@ -1,295 +1,295 @@
|
|||
|
||||
---------- Begin Simulation Statistics ----------
|
||||
host_inst_rate 178423 # Simulator instruction rate (inst/s)
|
||||
host_mem_usage 199584 # Number of bytes of host memory used
|
||||
host_seconds 10217.56 # Real time elapsed on the host
|
||||
host_tick_rate 69014447 # Simulator tick rate (ticks/s)
|
||||
host_inst_rate 173583 # Simulator instruction rate (inst/s)
|
||||
host_mem_usage 213764 # Number of bytes of host memory used
|
||||
host_seconds 10502.41 # Real time elapsed on the host
|
||||
host_tick_rate 66694888 # Simulator tick rate (ticks/s)
|
||||
sim_freq 1000000000000 # Frequency of simulated ticks
|
||||
sim_insts 1823043370 # Number of instructions simulated
|
||||
sim_seconds 0.705159 # Number of seconds simulated
|
||||
sim_ticks 705159454500 # Number of ticks simulated
|
||||
sim_seconds 0.700457 # Number of seconds simulated
|
||||
sim_ticks 700456762500 # Number of ticks simulated
|
||||
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
|
||||
system.cpu.BPredUnit.BTBHits 240462096 # Number of BTB hits
|
||||
system.cpu.BPredUnit.BTBLookups 294213603 # Number of BTB lookups
|
||||
system.cpu.BPredUnit.RASInCorrect 3593 # Number of incorrect RAS predictions.
|
||||
system.cpu.BPredUnit.condIncorrect 29107758 # Number of conditional branches incorrect
|
||||
system.cpu.BPredUnit.condPredicted 233918302 # Number of conditional branches predicted
|
||||
system.cpu.BPredUnit.lookups 349424731 # Number of BP lookups
|
||||
system.cpu.BPredUnit.usedRAS 49888256 # Number of times the RAS was used to get a target.
|
||||
system.cpu.BPredUnit.BTBHits 237313176 # Number of BTB hits
|
||||
system.cpu.BPredUnit.BTBLookups 290294551 # Number of BTB lookups
|
||||
system.cpu.BPredUnit.RASInCorrect 3578 # Number of incorrect RAS predictions.
|
||||
system.cpu.BPredUnit.condIncorrect 28357853 # Number of conditional branches incorrect
|
||||
system.cpu.BPredUnit.condPredicted 231827098 # Number of conditional branches predicted
|
||||
system.cpu.BPredUnit.lookups 346133867 # Number of BP lookups
|
||||
system.cpu.BPredUnit.usedRAS 49328779 # Number of times the RAS was used to get a target.
|
||||
system.cpu.commit.COM:branches 266706457 # Number of branches committed
|
||||
system.cpu.commit.COM:bw_lim_events 68860244 # number cycles where commit BW limit reached
|
||||
system.cpu.commit.COM:bw_lim_events 69311011 # number cycles where commit BW limit reached
|
||||
system.cpu.commit.COM:bw_limited 0 # number of insts not committed due to BW limits
|
||||
system.cpu.commit.COM:committed_per_cycle::samples 1310002801 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::mean 1.533575 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::stdev 2.199105 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::samples 1302157693 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::mean 1.542814 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::stdev 2.203929 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::0-1 603585597 46.08% 46.08% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::1-2 273587005 20.88% 66.96% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::2-3 174037133 13.29% 80.24% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::3-4 65399708 4.99% 85.24% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::4-5 48333001 3.69% 88.93% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::5-6 34003110 2.60% 91.52% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::6-7 18481318 1.41% 92.93% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::7-8 23715685 1.81% 94.74% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::8 68860244 5.26% 100.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::0-1 596380613 45.80% 45.80% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::1-2 273242120 20.98% 66.78% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::2-3 173533589 13.33% 80.11% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::3-4 65306568 5.02% 85.13% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::4-5 48690140 3.74% 88.86% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::5-6 33944722 2.61% 91.47% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::6-7 18456166 1.42% 92.89% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::7-8 23292764 1.79% 94.68% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::8 69311011 5.32% 100.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::min_value 0 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::max_value 8 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::total 1310002801 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::total 1302157693 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:count 2008987604 # Number of instructions committed
|
||||
system.cpu.commit.COM:loads 511595302 # Number of loads committed
|
||||
system.cpu.commit.COM:membars 0 # Number of memory barriers committed
|
||||
system.cpu.commit.COM:refs 722390433 # Number of memory references committed
|
||||
system.cpu.commit.COM:swp_count 0 # Number of s/w prefetches committed
|
||||
system.cpu.commit.branchMispredicts 29095954 # The number of times a branch was mispredicted
|
||||
system.cpu.commit.branchMispredicts 28346017 # The number of times a branch was mispredicted
|
||||
system.cpu.commit.commitCommittedInsts 2008987604 # The number of committed instructions
|
||||
system.cpu.commit.commitNonSpecStalls 39 # The number of times commit has been forced to stall to communicate backwards
|
||||
system.cpu.commit.commitSquashedInsts 696013930 # The number of squashed insts skipped by commit
|
||||
system.cpu.commit.commitSquashedInsts 686852992 # The number of squashed insts skipped by commit
|
||||
system.cpu.committedInsts 1823043370 # Number of Instructions Simulated
|
||||
system.cpu.committedInsts_total 1823043370 # Number of Instructions Simulated
|
||||
system.cpu.cpi 0.773607 # CPI: Cycles Per Instruction
|
||||
system.cpu.cpi_total 0.773607 # CPI: Total CPI of All Threads
|
||||
system.cpu.dcache.LoadLockedReq_accesses 6 # number of LoadLockedReq accesses(hits+misses)
|
||||
system.cpu.dcache.LoadLockedReq_hits 6 # number of LoadLockedReq hits
|
||||
system.cpu.dcache.ReadReq_accesses 465737269 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.dcache.ReadReq_avg_miss_latency 37550.774879 # average ReadReq miss latency
|
||||
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 34829.991989 # average ReadReq mshr miss latency
|
||||
system.cpu.dcache.ReadReq_hits 463802710 # number of ReadReq hits
|
||||
system.cpu.dcache.ReadReq_miss_latency 72644189500 # number of ReadReq miss cycles
|
||||
system.cpu.dcache.ReadReq_miss_rate 0.004154 # miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_misses 1934559 # number of ReadReq misses
|
||||
system.cpu.dcache.ReadReq_mshr_hits 475266 # number of ReadReq MSHR hits
|
||||
system.cpu.dcache.ReadReq_mshr_miss_latency 50827163500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.dcache.ReadReq_mshr_miss_rate 0.003133 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_mshr_misses 1459293 # number of ReadReq MSHR misses
|
||||
system.cpu.cpi 0.768448 # CPI: Cycles Per Instruction
|
||||
system.cpu.cpi_total 0.768448 # CPI: Total CPI of All Threads
|
||||
system.cpu.dcache.LoadLockedReq_accesses 9 # number of LoadLockedReq accesses(hits+misses)
|
||||
system.cpu.dcache.LoadLockedReq_hits 9 # number of LoadLockedReq hits
|
||||
system.cpu.dcache.ReadReq_accesses 463363512 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.dcache.ReadReq_avg_miss_latency 37524.078898 # average ReadReq miss latency
|
||||
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 34794.219854 # average ReadReq mshr miss latency
|
||||
system.cpu.dcache.ReadReq_hits 461428955 # number of ReadReq hits
|
||||
system.cpu.dcache.ReadReq_miss_latency 72592469500 # number of ReadReq miss cycles
|
||||
system.cpu.dcache.ReadReq_miss_rate 0.004175 # miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_misses 1934557 # number of ReadReq misses
|
||||
system.cpu.dcache.ReadReq_mshr_hits 475286 # number of ReadReq MSHR hits
|
||||
system.cpu.dcache.ReadReq_mshr_miss_latency 50774196000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.dcache.ReadReq_mshr_miss_rate 0.003149 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_mshr_misses 1459271 # number of ReadReq MSHR misses
|
||||
system.cpu.dcache.WriteReq_accesses 210794896 # number of WriteReq accesses(hits+misses)
|
||||
system.cpu.dcache.WriteReq_avg_miss_latency 38583.618605 # average WriteReq miss latency
|
||||
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 36524.752250 # average WriteReq mshr miss latency
|
||||
system.cpu.dcache.WriteReq_hits 210235541 # number of WriteReq hits
|
||||
system.cpu.dcache.WriteReq_miss_latency 21581939985 # number of WriteReq miss cycles
|
||||
system.cpu.dcache.WriteReq_avg_miss_latency 38582.382670 # average WriteReq miss latency
|
||||
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 36523.414699 # average WriteReq mshr miss latency
|
||||
system.cpu.dcache.WriteReq_hits 210235446 # number of WriteReq hits
|
||||
system.cpu.dcache.WriteReq_miss_latency 21584913985 # number of WriteReq miss cycles
|
||||
system.cpu.dcache.WriteReq_miss_rate 0.002654 # miss rate for WriteReq accesses
|
||||
system.cpu.dcache.WriteReq_misses 559355 # number of WriteReq misses
|
||||
system.cpu.dcache.WriteReq_mshr_hits 484574 # number of WriteReq MSHR hits
|
||||
system.cpu.dcache.WriteReq_mshr_miss_latency 2731357498 # number of WriteReq MSHR miss cycles
|
||||
system.cpu.dcache.WriteReq_misses 559450 # number of WriteReq misses
|
||||
system.cpu.dcache.WriteReq_mshr_hits 484668 # number of WriteReq MSHR hits
|
||||
system.cpu.dcache.WriteReq_mshr_miss_latency 2731293998 # number of WriteReq MSHR miss cycles
|
||||
system.cpu.dcache.WriteReq_mshr_miss_rate 0.000355 # mshr miss rate for WriteReq accesses
|
||||
system.cpu.dcache.WriteReq_mshr_misses 74781 # number of WriteReq MSHR misses
|
||||
system.cpu.dcache.avg_blocked_cycles::no_mshrs 5124.928571 # average number of cycles each access was blocked
|
||||
system.cpu.dcache.avg_blocked_cycles::no_targets 18000 # average number of cycles each access was blocked
|
||||
system.cpu.dcache.avg_refs 440.284636 # Average number of references to valid blocks.
|
||||
system.cpu.dcache.blocked::no_mshrs 28 # number of cycles access was blocked
|
||||
system.cpu.dcache.WriteReq_mshr_misses 74782 # number of WriteReq MSHR misses
|
||||
system.cpu.dcache.avg_blocked_cycles::no_mshrs 4879.241379 # average number of cycles each access was blocked
|
||||
system.cpu.dcache.avg_blocked_cycles::no_targets 14500 # average number of cycles each access was blocked
|
||||
system.cpu.dcache.avg_refs 438.740100 # Average number of references to valid blocks.
|
||||
system.cpu.dcache.blocked::no_mshrs 29 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked::no_targets 1 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked_cycles::no_mshrs 143498 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked_cycles::no_targets 18000 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked_cycles::no_mshrs 141498 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked_cycles::no_targets 14500 # number of cycles access was blocked
|
||||
system.cpu.dcache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.dcache.demand_accesses 676532165 # number of demand (read+write) accesses
|
||||
system.cpu.dcache.demand_avg_miss_latency 37782.429340 # average overall miss latency
|
||||
system.cpu.dcache.demand_avg_mshr_miss_latency 34912.605909 # average overall mshr miss latency
|
||||
system.cpu.dcache.demand_hits 674038251 # number of demand (read+write) hits
|
||||
system.cpu.dcache.demand_miss_latency 94226129485 # number of demand (read+write) miss cycles
|
||||
system.cpu.dcache.demand_miss_rate 0.003686 # miss rate for demand accesses
|
||||
system.cpu.dcache.demand_misses 2493914 # number of demand (read+write) misses
|
||||
system.cpu.dcache.demand_mshr_hits 959840 # number of demand (read+write) MSHR hits
|
||||
system.cpu.dcache.demand_mshr_miss_latency 53558520998 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.dcache.demand_mshr_miss_rate 0.002268 # mshr miss rate for demand accesses
|
||||
system.cpu.dcache.demand_mshr_misses 1534074 # number of demand (read+write) MSHR misses
|
||||
system.cpu.dcache.demand_accesses 674158408 # number of demand (read+write) accesses
|
||||
system.cpu.dcache.demand_avg_miss_latency 37761.475202 # average overall miss latency
|
||||
system.cpu.dcache.demand_avg_mshr_miss_latency 34878.514626 # average overall mshr miss latency
|
||||
system.cpu.dcache.demand_hits 671664401 # number of demand (read+write) hits
|
||||
system.cpu.dcache.demand_miss_latency 94177383485 # number of demand (read+write) miss cycles
|
||||
system.cpu.dcache.demand_miss_rate 0.003699 # miss rate for demand accesses
|
||||
system.cpu.dcache.demand_misses 2494007 # number of demand (read+write) misses
|
||||
system.cpu.dcache.demand_mshr_hits 959954 # number of demand (read+write) MSHR hits
|
||||
system.cpu.dcache.demand_mshr_miss_latency 53505489998 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.dcache.demand_mshr_miss_rate 0.002276 # mshr miss rate for demand accesses
|
||||
system.cpu.dcache.demand_mshr_misses 1534053 # number of demand (read+write) MSHR misses
|
||||
system.cpu.dcache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.dcache.occ_%::0 0.999781 # Average percentage of cache occupancy
|
||||
system.cpu.dcache.occ_blocks::0 4095.104513 # Average occupied blocks per context
|
||||
system.cpu.dcache.overall_accesses 676532165 # number of overall (read+write) accesses
|
||||
system.cpu.dcache.overall_avg_miss_latency 37782.429340 # average overall miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_miss_latency 34912.605909 # average overall mshr miss latency
|
||||
system.cpu.dcache.occ_%::0 0.999780 # Average percentage of cache occupancy
|
||||
system.cpu.dcache.occ_blocks::0 4095.099733 # Average occupied blocks per context
|
||||
system.cpu.dcache.overall_accesses 674158408 # number of overall (read+write) accesses
|
||||
system.cpu.dcache.overall_avg_miss_latency 37761.475202 # average overall miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_miss_latency 34878.514626 # average overall mshr miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.dcache.overall_hits 674038251 # number of overall hits
|
||||
system.cpu.dcache.overall_miss_latency 94226129485 # number of overall miss cycles
|
||||
system.cpu.dcache.overall_miss_rate 0.003686 # miss rate for overall accesses
|
||||
system.cpu.dcache.overall_misses 2493914 # number of overall misses
|
||||
system.cpu.dcache.overall_mshr_hits 959840 # number of overall MSHR hits
|
||||
system.cpu.dcache.overall_mshr_miss_latency 53558520998 # number of overall MSHR miss cycles
|
||||
system.cpu.dcache.overall_mshr_miss_rate 0.002268 # mshr miss rate for overall accesses
|
||||
system.cpu.dcache.overall_mshr_misses 1534074 # number of overall MSHR misses
|
||||
system.cpu.dcache.overall_hits 671664401 # number of overall hits
|
||||
system.cpu.dcache.overall_miss_latency 94177383485 # number of overall miss cycles
|
||||
system.cpu.dcache.overall_miss_rate 0.003699 # miss rate for overall accesses
|
||||
system.cpu.dcache.overall_misses 2494007 # number of overall misses
|
||||
system.cpu.dcache.overall_mshr_hits 959954 # number of overall MSHR hits
|
||||
system.cpu.dcache.overall_mshr_miss_latency 53505489998 # number of overall MSHR miss cycles
|
||||
system.cpu.dcache.overall_mshr_miss_rate 0.002276 # mshr miss rate for overall accesses
|
||||
system.cpu.dcache.overall_mshr_misses 1534053 # number of overall MSHR misses
|
||||
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
||||
system.cpu.dcache.replacements 1526847 # number of replacements
|
||||
system.cpu.dcache.sampled_refs 1530943 # Sample count of references to valid blocks.
|
||||
system.cpu.dcache.replacements 1526826 # number of replacements
|
||||
system.cpu.dcache.sampled_refs 1530922 # Sample count of references to valid blocks.
|
||||
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.dcache.tagsinuse 4095.104513 # Cycle average of tags in use
|
||||
system.cpu.dcache.total_refs 674050682 # Total number of references to valid blocks.
|
||||
system.cpu.dcache.warmup_cycle 274499000 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.dcache.tagsinuse 4095.099733 # Cycle average of tags in use
|
||||
system.cpu.dcache.total_refs 671676872 # Total number of references to valid blocks.
|
||||
system.cpu.dcache.warmup_cycle 274383000 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.dcache.writebacks 74589 # number of writebacks
|
||||
system.cpu.decode.DECODE:BlockedCycles 32190527 # Number of cycles decode is blocked
|
||||
system.cpu.decode.DECODE:BranchMispred 12129 # Number of times decode detected a branch misprediction
|
||||
system.cpu.decode.DECODE:BranchResolved 30585324 # Number of times decode resolved a branch
|
||||
system.cpu.decode.DECODE:DecodedInsts 2936172402 # Number of instructions handled by decode
|
||||
system.cpu.decode.DECODE:IdleCycles 716337474 # Number of cycles decode is idle
|
||||
system.cpu.decode.DECODE:RunCycles 561391036 # Number of cycles decode is running
|
||||
system.cpu.decode.DECODE:SquashCycles 100159084 # Number of cycles decode is squashing
|
||||
system.cpu.decode.DECODE:SquashedInsts 45706 # Number of squashed instructions handled by decode
|
||||
system.cpu.decode.DECODE:UnblockCycles 83764 # Number of cycles decode is unblocking
|
||||
system.cpu.dtb.data_accesses 775959987 # DTB accesses
|
||||
system.cpu.decode.DECODE:BlockedCycles 32140341 # Number of cycles decode is blocked
|
||||
system.cpu.decode.DECODE:BranchMispred 12074 # Number of times decode detected a branch misprediction
|
||||
system.cpu.decode.DECODE:BranchResolved 30417175 # Number of times decode resolved a branch
|
||||
system.cpu.decode.DECODE:DecodedInsts 2923062124 # Number of instructions handled by decode
|
||||
system.cpu.decode.DECODE:IdleCycles 711773443 # Number of cycles decode is idle
|
||||
system.cpu.decode.DECODE:RunCycles 558159581 # Number of cycles decode is running
|
||||
system.cpu.decode.DECODE:SquashCycles 98598096 # Number of cycles decode is squashing
|
||||
system.cpu.decode.DECODE:SquashedInsts 45812 # Number of squashed instructions handled by decode
|
||||
system.cpu.decode.DECODE:UnblockCycles 84328 # Number of cycles decode is unblocking
|
||||
system.cpu.dtb.data_accesses 772918649 # DTB accesses
|
||||
system.cpu.dtb.data_acv 0 # DTB access violations
|
||||
system.cpu.dtb.data_hits 775335043 # DTB hits
|
||||
system.cpu.dtb.data_misses 624944 # DTB misses
|
||||
system.cpu.dtb.data_hits 772293170 # DTB hits
|
||||
system.cpu.dtb.data_misses 625479 # DTB misses
|
||||
system.cpu.dtb.fetch_accesses 0 # ITB accesses
|
||||
system.cpu.dtb.fetch_acv 0 # ITB acv
|
||||
system.cpu.dtb.fetch_hits 0 # ITB hits
|
||||
system.cpu.dtb.fetch_misses 0 # ITB misses
|
||||
system.cpu.dtb.read_accesses 516992085 # DTB read accesses
|
||||
system.cpu.dtb.read_accesses 514591069 # DTB read accesses
|
||||
system.cpu.dtb.read_acv 0 # DTB read access violations
|
||||
system.cpu.dtb.read_hits 516404963 # DTB read hits
|
||||
system.cpu.dtb.read_misses 587122 # DTB read misses
|
||||
system.cpu.dtb.write_accesses 258967902 # DTB write accesses
|
||||
system.cpu.dtb.read_hits 514003488 # DTB read hits
|
||||
system.cpu.dtb.read_misses 587581 # DTB read misses
|
||||
system.cpu.dtb.write_accesses 258327580 # DTB write accesses
|
||||
system.cpu.dtb.write_acv 0 # DTB write access violations
|
||||
system.cpu.dtb.write_hits 258930080 # DTB write hits
|
||||
system.cpu.dtb.write_misses 37822 # DTB write misses
|
||||
system.cpu.fetch.Branches 349424731 # Number of branches that fetch encountered
|
||||
system.cpu.fetch.CacheLines 348447899 # Number of cache lines fetched
|
||||
system.cpu.fetch.Cycles 928021937 # Number of cycles fetch has run and was not squashing or blocked
|
||||
system.cpu.fetch.IcacheSquashes 4387629 # Number of outstanding Icache misses that were squashed
|
||||
system.cpu.fetch.Insts 3030218619 # Number of instructions fetch has processed
|
||||
system.cpu.fetch.SquashCycles 29544621 # Number of cycles fetch has spent squashing
|
||||
system.cpu.fetch.branchRate 0.247763 # Number of branch fetches per cycle
|
||||
system.cpu.fetch.icacheStallCycles 348447899 # Number of cycles fetch is stalled on an Icache miss
|
||||
system.cpu.fetch.predictedBranches 290350352 # Number of branches that fetch has predicted taken
|
||||
system.cpu.fetch.rate 2.148605 # Number of inst fetches per cycle
|
||||
system.cpu.fetch.rateDist::samples 1410161885 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::mean 2.148845 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::stdev 3.029305 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.dtb.write_hits 258289682 # DTB write hits
|
||||
system.cpu.dtb.write_misses 37898 # DTB write misses
|
||||
system.cpu.fetch.Branches 346133867 # Number of branches that fetch encountered
|
||||
system.cpu.fetch.CacheLines 346369631 # Number of cache lines fetched
|
||||
system.cpu.fetch.Cycles 922290632 # Number of cycles fetch has run and was not squashing or blocked
|
||||
system.cpu.fetch.IcacheSquashes 4326238 # Number of outstanding Icache misses that were squashed
|
||||
system.cpu.fetch.Insts 3015904698 # Number of instructions fetch has processed
|
||||
system.cpu.fetch.SquashCycles 28794725 # Number of cycles fetch has spent squashing
|
||||
system.cpu.fetch.branchRate 0.247077 # Number of branch fetches per cycle
|
||||
system.cpu.fetch.icacheStallCycles 346369631 # Number of cycles fetch is stalled on an Icache miss
|
||||
system.cpu.fetch.predictedBranches 286641955 # Number of branches that fetch has predicted taken
|
||||
system.cpu.fetch.rate 2.152813 # Number of inst fetches per cycle
|
||||
system.cpu.fetch.rateDist::samples 1400755789 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::mean 2.153055 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::stdev 3.032526 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::0-1 830588040 58.90% 58.90% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::1-2 53463106 3.79% 62.69% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::2-3 39766072 2.82% 65.51% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::3-4 63538024 4.51% 70.02% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::4-5 121390719 8.61% 78.63% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::5-6 35256321 2.50% 81.13% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::6-7 38761682 2.75% 83.87% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::7-8 6988644 0.50% 84.37% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::8 220409277 15.63% 100.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::0-1 824834992 58.88% 58.88% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::1-2 53206817 3.80% 62.68% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::2-3 38924738 2.78% 65.46% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::3-4 62366133 4.45% 69.91% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::4-5 120532729 8.60% 78.52% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::5-6 35808657 2.56% 81.08% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::6-7 38526871 2.75% 83.83% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::7-8 7024237 0.50% 84.33% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::8 219530615 15.67% 100.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::total 1410161885 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.icache.ReadReq_accesses 348447899 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.icache.ReadReq_avg_miss_latency 15851.065828 # average ReadReq miss latency
|
||||
system.cpu.icache.ReadReq_avg_mshr_miss_latency 11638.513514 # average ReadReq mshr miss latency
|
||||
system.cpu.icache.ReadReq_hits 348437250 # number of ReadReq hits
|
||||
system.cpu.icache.ReadReq_miss_latency 168798000 # number of ReadReq miss cycles
|
||||
system.cpu.fetch.rateDist::total 1400755789 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.icache.ReadReq_accesses 346369631 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.icache.ReadReq_avg_miss_latency 15843.963981 # average ReadReq miss latency
|
||||
system.cpu.icache.ReadReq_avg_mshr_miss_latency 11642.396973 # average ReadReq mshr miss latency
|
||||
system.cpu.icache.ReadReq_hits 346358970 # number of ReadReq hits
|
||||
system.cpu.icache.ReadReq_miss_latency 168912500 # number of ReadReq miss cycles
|
||||
system.cpu.icache.ReadReq_miss_rate 0.000031 # miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_misses 10649 # number of ReadReq misses
|
||||
system.cpu.icache.ReadReq_mshr_hits 881 # number of ReadReq MSHR hits
|
||||
system.cpu.icache.ReadReq_mshr_miss_latency 113685000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.icache.ReadReq_misses 10661 # number of ReadReq misses
|
||||
system.cpu.icache.ReadReq_mshr_hits 882 # number of ReadReq MSHR hits
|
||||
system.cpu.icache.ReadReq_mshr_miss_latency 113851000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.icache.ReadReq_mshr_miss_rate 0.000028 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_mshr_misses 9768 # number of ReadReq MSHR misses
|
||||
system.cpu.icache.ReadReq_mshr_misses 9779 # number of ReadReq MSHR misses
|
||||
system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
||||
system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
|
||||
system.cpu.icache.avg_refs 35671.299140 # Average number of references to valid blocks.
|
||||
system.cpu.icache.avg_refs 35418.649146 # Average number of references to valid blocks.
|
||||
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.icache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.icache.demand_accesses 348447899 # number of demand (read+write) accesses
|
||||
system.cpu.icache.demand_avg_miss_latency 15851.065828 # average overall miss latency
|
||||
system.cpu.icache.demand_avg_mshr_miss_latency 11638.513514 # average overall mshr miss latency
|
||||
system.cpu.icache.demand_hits 348437250 # number of demand (read+write) hits
|
||||
system.cpu.icache.demand_miss_latency 168798000 # number of demand (read+write) miss cycles
|
||||
system.cpu.icache.demand_accesses 346369631 # number of demand (read+write) accesses
|
||||
system.cpu.icache.demand_avg_miss_latency 15843.963981 # average overall miss latency
|
||||
system.cpu.icache.demand_avg_mshr_miss_latency 11642.396973 # average overall mshr miss latency
|
||||
system.cpu.icache.demand_hits 346358970 # number of demand (read+write) hits
|
||||
system.cpu.icache.demand_miss_latency 168912500 # number of demand (read+write) miss cycles
|
||||
system.cpu.icache.demand_miss_rate 0.000031 # miss rate for demand accesses
|
||||
system.cpu.icache.demand_misses 10649 # number of demand (read+write) misses
|
||||
system.cpu.icache.demand_mshr_hits 881 # number of demand (read+write) MSHR hits
|
||||
system.cpu.icache.demand_mshr_miss_latency 113685000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.icache.demand_misses 10661 # number of demand (read+write) misses
|
||||
system.cpu.icache.demand_mshr_hits 882 # number of demand (read+write) MSHR hits
|
||||
system.cpu.icache.demand_mshr_miss_latency 113851000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.icache.demand_mshr_miss_rate 0.000028 # mshr miss rate for demand accesses
|
||||
system.cpu.icache.demand_mshr_misses 9768 # number of demand (read+write) MSHR misses
|
||||
system.cpu.icache.demand_mshr_misses 9779 # number of demand (read+write) MSHR misses
|
||||
system.cpu.icache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.icache.occ_%::0 0.788136 # Average percentage of cache occupancy
|
||||
system.cpu.icache.occ_blocks::0 1614.102824 # Average occupied blocks per context
|
||||
system.cpu.icache.overall_accesses 348447899 # number of overall (read+write) accesses
|
||||
system.cpu.icache.overall_avg_miss_latency 15851.065828 # average overall miss latency
|
||||
system.cpu.icache.overall_avg_mshr_miss_latency 11638.513514 # average overall mshr miss latency
|
||||
system.cpu.icache.occ_%::0 0.788131 # Average percentage of cache occupancy
|
||||
system.cpu.icache.occ_blocks::0 1614.092315 # Average occupied blocks per context
|
||||
system.cpu.icache.overall_accesses 346369631 # number of overall (read+write) accesses
|
||||
system.cpu.icache.overall_avg_miss_latency 15843.963981 # average overall miss latency
|
||||
system.cpu.icache.overall_avg_mshr_miss_latency 11642.396973 # average overall mshr miss latency
|
||||
system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.icache.overall_hits 348437250 # number of overall hits
|
||||
system.cpu.icache.overall_miss_latency 168798000 # number of overall miss cycles
|
||||
system.cpu.icache.overall_hits 346358970 # number of overall hits
|
||||
system.cpu.icache.overall_miss_latency 168912500 # number of overall miss cycles
|
||||
system.cpu.icache.overall_miss_rate 0.000031 # miss rate for overall accesses
|
||||
system.cpu.icache.overall_misses 10649 # number of overall misses
|
||||
system.cpu.icache.overall_mshr_hits 881 # number of overall MSHR hits
|
||||
system.cpu.icache.overall_mshr_miss_latency 113685000 # number of overall MSHR miss cycles
|
||||
system.cpu.icache.overall_misses 10661 # number of overall misses
|
||||
system.cpu.icache.overall_mshr_hits 882 # number of overall MSHR hits
|
||||
system.cpu.icache.overall_mshr_miss_latency 113851000 # number of overall MSHR miss cycles
|
||||
system.cpu.icache.overall_mshr_miss_rate 0.000028 # mshr miss rate for overall accesses
|
||||
system.cpu.icache.overall_mshr_misses 9768 # number of overall MSHR misses
|
||||
system.cpu.icache.overall_mshr_misses 9779 # number of overall MSHR misses
|
||||
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
||||
system.cpu.icache.replacements 8097 # number of replacements
|
||||
system.cpu.icache.sampled_refs 9768 # Sample count of references to valid blocks.
|
||||
system.cpu.icache.replacements 8106 # number of replacements
|
||||
system.cpu.icache.sampled_refs 9779 # Sample count of references to valid blocks.
|
||||
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.icache.tagsinuse 1614.102824 # Cycle average of tags in use
|
||||
system.cpu.icache.total_refs 348437250 # Total number of references to valid blocks.
|
||||
system.cpu.icache.tagsinuse 1614.092315 # Cycle average of tags in use
|
||||
system.cpu.icache.total_refs 346358970 # Total number of references to valid blocks.
|
||||
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.icache.writebacks 0 # number of writebacks
|
||||
system.cpu.idleCycles 157025 # Total number of cycles that the CPU has spent unscheduled due to idling
|
||||
system.cpu.iew.EXEC:branches 274534145 # Number of branches executed
|
||||
system.cpu.iew.EXEC:nop 329178061 # number of nop insts executed
|
||||
system.cpu.iew.EXEC:rate 1.421117 # Inst execution rate
|
||||
system.cpu.iew.EXEC:refs 776495503 # number of memory reference insts executed
|
||||
system.cpu.iew.EXEC:stores 258968900 # Number of stores executed
|
||||
system.cpu.idleCycles 157737 # Total number of cycles that the CPU has spent unscheduled due to idling
|
||||
system.cpu.iew.EXEC:branches 273840918 # Number of branches executed
|
||||
system.cpu.iew.EXEC:nop 328413541 # number of nop insts executed
|
||||
system.cpu.iew.EXEC:rate 1.427157 # Inst execution rate
|
||||
system.cpu.iew.EXEC:refs 773454371 # number of memory reference insts executed
|
||||
system.cpu.iew.EXEC:stores 258328581 # Number of stores executed
|
||||
system.cpu.iew.EXEC:swp 0 # number of swp insts executed
|
||||
system.cpu.iew.WB:consumers 1631503179 # num instructions consuming a value
|
||||
system.cpu.iew.WB:count 2002130585 # cumulative count of insts written-back
|
||||
system.cpu.iew.WB:fanout 0.696431 # average fanout of values written-back
|
||||
system.cpu.iew.WB:consumers 1628963056 # num instructions consuming a value
|
||||
system.cpu.iew.WB:count 1998305294 # cumulative count of insts written-back
|
||||
system.cpu.iew.WB:fanout 0.696273 # average fanout of values written-back
|
||||
system.cpu.iew.WB:penalized 0 # number of instrctions required to write to 'other' IQ
|
||||
system.cpu.iew.WB:penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
|
||||
system.cpu.iew.WB:producers 1136229268 # num instructions producing a value
|
||||
system.cpu.iew.WB:rate 1.419630 # insts written-back per cycle
|
||||
system.cpu.iew.WB:sent 2003425032 # cumulative count of insts sent to commit
|
||||
system.cpu.iew.branchMispredicts 31680133 # Number of branch mispredicts detected at execute
|
||||
system.cpu.iew.iewBlockCycles 3459468 # Number of cycles IEW is blocking
|
||||
system.cpu.iew.iewDispLoadInsts 655954745 # Number of dispatched load instructions
|
||||
system.cpu.iew.iewDispNonSpecInsts 57 # Number of dispatched non-speculative instructions
|
||||
system.cpu.iew.iewDispSquashedInsts 62130 # Number of squashed instructions skipped by dispatch
|
||||
system.cpu.iew.iewDispStoreInsts 303651290 # Number of dispatched store instructions
|
||||
system.cpu.iew.iewDispatchedInsts 2715209778 # Number of instructions dispatched to IQ
|
||||
system.cpu.iew.iewExecLoadInsts 517526603 # Number of load instructions executed
|
||||
system.cpu.iew.iewExecSquashedInsts 85279852 # Number of squashed instructions skipped in execute
|
||||
system.cpu.iew.iewExecutedInsts 2004227953 # Number of executed instructions
|
||||
system.cpu.iew.iewIQFullEvents 131519 # Number of times the IQ has become full, causing a stall
|
||||
system.cpu.iew.WB:producers 1134203072 # num instructions producing a value
|
||||
system.cpu.iew.WB:rate 1.426430 # insts written-back per cycle
|
||||
system.cpu.iew.WB:sent 1999262446 # cumulative count of insts sent to commit
|
||||
system.cpu.iew.branchMispredicts 30877558 # Number of branch mispredicts detected at execute
|
||||
system.cpu.iew.iewBlockCycles 3458881 # Number of cycles IEW is blocking
|
||||
system.cpu.iew.iewDispLoadInsts 652332333 # Number of dispatched load instructions
|
||||
system.cpu.iew.iewDispNonSpecInsts 67 # Number of dispatched non-speculative instructions
|
||||
system.cpu.iew.iewDispSquashedInsts 52328 # Number of squashed instructions skipped by dispatch
|
||||
system.cpu.iew.iewDispStoreInsts 302847672 # Number of dispatched store instructions
|
||||
system.cpu.iew.iewDispatchedInsts 2706062248 # Number of instructions dispatched to IQ
|
||||
system.cpu.iew.iewExecLoadInsts 515125790 # Number of load instructions executed
|
||||
system.cpu.iew.iewExecSquashedInsts 84024827 # Number of squashed instructions skipped in execute
|
||||
system.cpu.iew.iewExecutedInsts 1999323821 # Number of executed instructions
|
||||
system.cpu.iew.iewIQFullEvents 131467 # Number of times the IQ has become full, causing a stall
|
||||
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
|
||||
system.cpu.iew.iewLSQFullEvents 3361 # Number of times the LSQ has become full, causing a stall
|
||||
system.cpu.iew.iewSquashCycles 100159084 # Number of cycles IEW is squashing
|
||||
system.cpu.iew.iewUnblockCycles 141229 # Number of cycles IEW is unblocking
|
||||
system.cpu.iew.iewLSQFullEvents 2941 # Number of times the LSQ has become full, causing a stall
|
||||
system.cpu.iew.iewSquashCycles 98598096 # Number of cycles IEW is squashing
|
||||
system.cpu.iew.iewUnblockCycles 141241 # Number of cycles IEW is unblocking
|
||||
system.cpu.iew.lsq.thread.0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
|
||||
system.cpu.iew.lsq.thread.0.cacheBlocked 64 # Number of times an access to memory failed due to the cache being blocked
|
||||
system.cpu.iew.lsq.thread.0.forwLoads 50663539 # Number of loads that had data forwarded from stores
|
||||
system.cpu.iew.lsq.thread.0.ignoredResponses 152 # Number of memory responses ignored because the instruction is squashed
|
||||
system.cpu.iew.lsq.thread.0.cacheBlocked 63 # Number of times an access to memory failed due to the cache being blocked
|
||||
system.cpu.iew.lsq.thread.0.forwLoads 50635810 # Number of loads that had data forwarded from stores
|
||||
system.cpu.iew.lsq.thread.0.ignoredResponses 214 # Number of memory responses ignored because the instruction is squashed
|
||||
system.cpu.iew.lsq.thread.0.invAddrLoads 0 # Number of loads ignored due to an invalid address
|
||||
system.cpu.iew.lsq.thread.0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
|
||||
system.cpu.iew.lsq.thread.0.memOrderViolation 3589 # Number of memory ordering violations
|
||||
system.cpu.iew.lsq.thread.0.rescheduledLoads 4102 # Number of loads that were rescheduled
|
||||
system.cpu.iew.lsq.thread.0.squashedLoads 144359443 # Number of loads squashed
|
||||
system.cpu.iew.lsq.thread.0.squashedStores 92856159 # Number of stores squashed
|
||||
system.cpu.iew.memOrderViolationEvents 3589 # Number of memory order violations
|
||||
system.cpu.iew.predictedNotTakenIncorrect 816990 # Number of branches that were predicted not taken incorrectly
|
||||
system.cpu.iew.predictedTakenIncorrect 30863143 # Number of branches that were predicted taken incorrectly
|
||||
system.cpu.ipc 1.292646 # IPC: Instructions Per Cycle
|
||||
system.cpu.ipc_total 1.292646 # IPC: Total IPC of All Threads
|
||||
system.cpu.iew.lsq.thread.0.memOrderViolation 3618 # Number of memory ordering violations
|
||||
system.cpu.iew.lsq.thread.0.rescheduledLoads 4111 # Number of loads that were rescheduled
|
||||
system.cpu.iew.lsq.thread.0.squashedLoads 140737031 # Number of loads squashed
|
||||
system.cpu.iew.lsq.thread.0.squashedStores 92052541 # Number of stores squashed
|
||||
system.cpu.iew.memOrderViolationEvents 3618 # Number of memory order violations
|
||||
system.cpu.iew.predictedNotTakenIncorrect 787831 # Number of branches that were predicted not taken incorrectly
|
||||
system.cpu.iew.predictedTakenIncorrect 30089727 # Number of branches that were predicted taken incorrectly
|
||||
system.cpu.ipc 1.301325 # IPC: Instructions Per Cycle
|
||||
system.cpu.ipc_total 1.301325 # IPC: Total IPC of All Threads
|
||||
system.cpu.iq.ISSUE:FU_type_0::No_OpClass 2752 0.00% 0.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntAlu 1204412678 57.64% 57.64% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntMult 17591 0.00% 57.64% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntDiv 0 0.00% 57.64% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatAdd 27851349 1.33% 58.97% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCmp 8254694 0.40% 59.37% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCvt 7204646 0.34% 59.71% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatMult 4 0.00% 59.71% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatDiv 0 0.00% 59.71% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatSqrt 0 0.00% 59.71% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemRead 557993260 26.70% 86.42% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemWrite 283770831 13.58% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntAlu 1201800948 57.69% 57.69% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntMult 17591 0.00% 57.69% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntDiv 0 0.00% 57.69% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatAdd 27851361 1.34% 59.02% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCmp 8254692 0.40% 59.42% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCvt 7204646 0.35% 59.77% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatMult 4 0.00% 59.77% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatDiv 0 0.00% 59.77% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatSqrt 0 0.00% 59.77% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemRead 555085010 26.64% 86.41% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemWrite 283131644 13.59% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::total 2089507805 # Type of FU issued
|
||||
system.cpu.iq.ISSUE:fu_busy_cnt 37093546 # FU busy when requested
|
||||
system.cpu.iq.ISSUE:fu_busy_rate 0.017752 # FU busy rate (busy events/executed inst)
|
||||
system.cpu.iq.ISSUE:FU_type_0::total 2083348648 # Type of FU issued
|
||||
system.cpu.iq.ISSUE:fu_busy_cnt 37044117 # FU busy when requested
|
||||
system.cpu.iq.ISSUE:fu_busy_rate 0.017781 # FU busy rate (busy events/executed inst)
|
||||
system.cpu.iq.ISSUE:fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntAlu 8291 0.02% 0.02% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntAlu 7263 0.02% 0.02% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntMult 0 0.00% 0.02% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntDiv 0 0.00% 0.02% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatAdd 0 0.00% 0.02% # attempts to use FU when none available
|
||||
|
@ -298,43 +298,43 @@ system.cpu.iq.ISSUE:fu_full::FloatCvt 0 0.00% 0.02% # at
|
|||
system.cpu.iq.ISSUE:fu_full::FloatMult 0 0.00% 0.02% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatDiv 0 0.00% 0.02% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatSqrt 0 0.00% 0.02% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemRead 28032977 75.57% 75.60% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemWrite 9052278 24.40% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemRead 27908776 75.34% 75.36% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemWrite 9128078 24.64% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::samples 1410161885 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::mean 1.481750 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::stdev 1.637343 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::samples 1400755789 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::mean 1.487303 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::stdev 1.636763 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::0-1 537278436 38.10% 38.10% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::1-2 285217724 20.23% 58.33% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::2-3 273546804 19.40% 77.72% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::3-4 154810620 10.98% 88.70% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::4-5 63341841 4.49% 93.19% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::5-6 51438515 3.65% 96.84% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::6-7 32491109 2.30% 99.15% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::7-8 9036668 0.64% 99.79% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::8 3000168 0.21% 100.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::0-1 530170444 37.85% 37.85% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::1-2 284246633 20.29% 58.14% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::2-3 272843485 19.48% 77.62% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::3-4 155156600 11.08% 88.70% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::4-5 63055400 4.50% 93.20% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::5-6 50914622 3.63% 96.83% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::6-7 32393130 2.31% 99.15% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::7-8 9012045 0.64% 99.79% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::8 2963430 0.21% 100.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::min_value 0 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::max_value 8 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::total 1410161885 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:rate 1.481585 # Inst issue rate
|
||||
system.cpu.iq.iqInstsAdded 2386031660 # Number of instructions added to the IQ (excludes non-spec)
|
||||
system.cpu.iq.iqInstsIssued 2089507805 # Number of instructions issued
|
||||
system.cpu.iq.iqNonSpecInstsAdded 57 # Number of non-speculative instructions added to the IQ
|
||||
system.cpu.iq.iqSquashedInstsExamined 562621267 # Number of squashed instructions iterated over during squash; mainly for profiling
|
||||
system.cpu.iq.iqSquashedInstsIssued 12403599 # Number of squashed instructions issued
|
||||
system.cpu.iq.iqSquashedNonSpecRemoved 18 # Number of squashed non-spec instructions that were removed
|
||||
system.cpu.iq.iqSquashedOperandsExamined 516017454 # Number of squashed operands that are examined and possibly removed from graph
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::total 1400755789 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:rate 1.487136 # Inst issue rate
|
||||
system.cpu.iq.iqInstsAdded 2377648640 # Number of instructions added to the IQ (excludes non-spec)
|
||||
system.cpu.iq.iqInstsIssued 2083348648 # Number of instructions issued
|
||||
system.cpu.iq.iqNonSpecInstsAdded 67 # Number of non-speculative instructions added to the IQ
|
||||
system.cpu.iq.iqSquashedInstsExamined 554578210 # Number of squashed instructions iterated over during squash; mainly for profiling
|
||||
system.cpu.iq.iqSquashedInstsIssued 12403574 # Number of squashed instructions issued
|
||||
system.cpu.iq.iqSquashedNonSpecRemoved 28 # Number of squashed non-spec instructions that were removed
|
||||
system.cpu.iq.iqSquashedOperandsExamined 512095612 # Number of squashed operands that are examined and possibly removed from graph
|
||||
system.cpu.itb.data_accesses 0 # DTB accesses
|
||||
system.cpu.itb.data_acv 0 # DTB access violations
|
||||
system.cpu.itb.data_hits 0 # DTB hits
|
||||
system.cpu.itb.data_misses 0 # DTB misses
|
||||
system.cpu.itb.fetch_accesses 348448092 # ITB accesses
|
||||
system.cpu.itb.fetch_accesses 346369835 # ITB accesses
|
||||
system.cpu.itb.fetch_acv 0 # ITB acv
|
||||
system.cpu.itb.fetch_hits 348447899 # ITB hits
|
||||
system.cpu.itb.fetch_misses 193 # ITB misses
|
||||
system.cpu.itb.fetch_hits 346369631 # ITB hits
|
||||
system.cpu.itb.fetch_misses 204 # ITB misses
|
||||
system.cpu.itb.read_accesses 0 # DTB read accesses
|
||||
system.cpu.itb.read_acv 0 # DTB read access violations
|
||||
system.cpu.itb.read_hits 0 # DTB read hits
|
||||
|
@ -343,106 +343,106 @@ system.cpu.itb.write_accesses 0 # DT
|
|||
system.cpu.itb.write_acv 0 # DTB write access violations
|
||||
system.cpu.itb.write_hits 0 # DTB write hits
|
||||
system.cpu.itb.write_misses 0 # DTB write misses
|
||||
system.cpu.l2cache.ReadExReq_accesses 71650 # number of ReadExReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadExReq_avg_miss_latency 35090.990928 # average ReadExReq miss latency
|
||||
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 32065.847872 # average ReadExReq mshr miss latency
|
||||
system.cpu.l2cache.ReadExReq_miss_latency 2514269500 # number of ReadExReq miss cycles
|
||||
system.cpu.l2cache.ReadExReq_accesses 71651 # number of ReadExReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadExReq_avg_miss_latency 35090.884984 # average ReadExReq miss latency
|
||||
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 32065.644583 # average ReadExReq mshr miss latency
|
||||
system.cpu.l2cache.ReadExReq_miss_latency 2514297000 # number of ReadExReq miss cycles
|
||||
system.cpu.l2cache.ReadExReq_miss_rate 1 # miss rate for ReadExReq accesses
|
||||
system.cpu.l2cache.ReadExReq_misses 71650 # number of ReadExReq misses
|
||||
system.cpu.l2cache.ReadExReq_mshr_miss_latency 2297518000 # number of ReadExReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadExReq_misses 71651 # number of ReadExReq misses
|
||||
system.cpu.l2cache.ReadExReq_mshr_miss_latency 2297535500 # number of ReadExReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadExReq_mshr_miss_rate 1 # mshr miss rate for ReadExReq accesses
|
||||
system.cpu.l2cache.ReadExReq_mshr_misses 71650 # number of ReadExReq MSHR misses
|
||||
system.cpu.l2cache.ReadReq_accesses 1469061 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadReq_avg_miss_latency 34325.576147 # average ReadReq miss latency
|
||||
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31000.455515 # average ReadReq mshr miss latency
|
||||
system.cpu.l2cache.ReadReq_hits 28934 # number of ReadReq hits
|
||||
system.cpu.l2cache.ReadReq_miss_latency 49433189000 # number of ReadReq miss cycles
|
||||
system.cpu.l2cache.ReadReq_miss_rate 0.980304 # miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_misses 1440127 # number of ReadReq misses
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_latency 44644593000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_rate 0.980304 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_mshr_misses 1440127 # number of ReadReq MSHR misses
|
||||
system.cpu.l2cache.UpgradeReq_accesses 3137 # number of UpgradeReq accesses(hits+misses)
|
||||
system.cpu.l2cache.UpgradeReq_avg_miss_latency 34069.333758 # average UpgradeReq miss latency
|
||||
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 31036.659229 # average UpgradeReq mshr miss latency
|
||||
system.cpu.l2cache.UpgradeReq_miss_latency 106875500 # number of UpgradeReq miss cycles
|
||||
system.cpu.l2cache.ReadExReq_mshr_misses 71651 # number of ReadExReq MSHR misses
|
||||
system.cpu.l2cache.ReadReq_accesses 1469050 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadReq_avg_miss_latency 34290.352977 # average ReadReq miss latency
|
||||
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31000.454128 # average ReadReq mshr miss latency
|
||||
system.cpu.l2cache.ReadReq_hits 28927 # number of ReadReq hits
|
||||
system.cpu.l2cache.ReadReq_miss_latency 49382326000 # number of ReadReq miss cycles
|
||||
system.cpu.l2cache.ReadReq_miss_rate 0.980309 # miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_misses 1440123 # number of ReadReq misses
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_latency 44644467000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_rate 0.980309 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_mshr_misses 1440123 # number of ReadReq MSHR misses
|
||||
system.cpu.l2cache.UpgradeReq_accesses 3136 # number of UpgradeReq accesses(hits+misses)
|
||||
system.cpu.l2cache.UpgradeReq_avg_miss_latency 34061.702806 # average UpgradeReq miss latency
|
||||
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 31036.830357 # average UpgradeReq mshr miss latency
|
||||
system.cpu.l2cache.UpgradeReq_miss_latency 106817500 # number of UpgradeReq miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_miss_rate 1 # miss rate for UpgradeReq accesses
|
||||
system.cpu.l2cache.UpgradeReq_misses 3137 # number of UpgradeReq misses
|
||||
system.cpu.l2cache.UpgradeReq_mshr_miss_latency 97362000 # number of UpgradeReq MSHR miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_misses 3136 # number of UpgradeReq misses
|
||||
system.cpu.l2cache.UpgradeReq_mshr_miss_latency 97331500 # number of UpgradeReq MSHR miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_mshr_miss_rate 1 # mshr miss rate for UpgradeReq accesses
|
||||
system.cpu.l2cache.UpgradeReq_mshr_misses 3137 # number of UpgradeReq MSHR misses
|
||||
system.cpu.l2cache.UpgradeReq_mshr_misses 3136 # number of UpgradeReq MSHR misses
|
||||
system.cpu.l2cache.Writeback_accesses 74589 # number of Writeback accesses(hits+misses)
|
||||
system.cpu.l2cache.Writeback_hits 74589 # number of Writeback hits
|
||||
system.cpu.l2cache.avg_blocked_cycles::no_mshrs 8187.500000 # average number of cycles each access was blocked
|
||||
system.cpu.l2cache.avg_blocked_cycles::no_mshrs 6458.333333 # average number of cycles each access was blocked
|
||||
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
|
||||
system.cpu.l2cache.avg_refs 0.023462 # Average number of references to valid blocks.
|
||||
system.cpu.l2cache.blocked::no_mshrs 8 # number of cycles access was blocked
|
||||
system.cpu.l2cache.avg_refs 0.023460 # Average number of references to valid blocks.
|
||||
system.cpu.l2cache.blocked::no_mshrs 12 # number of cycles access was blocked
|
||||
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.l2cache.blocked_cycles::no_mshrs 65500 # number of cycles access was blocked
|
||||
system.cpu.l2cache.blocked_cycles::no_mshrs 77500 # number of cycles access was blocked
|
||||
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.l2cache.demand_accesses 1540711 # number of demand (read+write) accesses
|
||||
system.cpu.l2cache.demand_avg_miss_latency 34361.852641 # average overall miss latency
|
||||
system.cpu.l2cache.demand_avg_mshr_miss_latency 31050.949313 # average overall mshr miss latency
|
||||
system.cpu.l2cache.demand_hits 28934 # number of demand (read+write) hits
|
||||
system.cpu.l2cache.demand_miss_latency 51947458500 # number of demand (read+write) miss cycles
|
||||
system.cpu.l2cache.demand_miss_rate 0.981220 # miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_misses 1511777 # number of demand (read+write) misses
|
||||
system.cpu.l2cache.demand_accesses 1540701 # number of demand (read+write) accesses
|
||||
system.cpu.l2cache.demand_avg_miss_latency 34328.294441 # average overall miss latency
|
||||
system.cpu.l2cache.demand_avg_mshr_miss_latency 31050.939162 # average overall mshr miss latency
|
||||
system.cpu.l2cache.demand_hits 28927 # number of demand (read+write) hits
|
||||
system.cpu.l2cache.demand_miss_latency 51896623000 # number of demand (read+write) miss cycles
|
||||
system.cpu.l2cache.demand_miss_rate 0.981225 # miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_misses 1511774 # number of demand (read+write) misses
|
||||
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
|
||||
system.cpu.l2cache.demand_mshr_miss_latency 46942111000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.l2cache.demand_mshr_miss_rate 0.981220 # mshr miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_mshr_misses 1511777 # number of demand (read+write) MSHR misses
|
||||
system.cpu.l2cache.demand_mshr_miss_latency 46942002500 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.l2cache.demand_mshr_miss_rate 0.981225 # mshr miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_mshr_misses 1511774 # number of demand (read+write) MSHR misses
|
||||
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.l2cache.occ_%::0 0.927694 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_%::1 0.046416 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_blocks::0 30398.691034 # Average occupied blocks per context
|
||||
system.cpu.l2cache.occ_blocks::1 1520.954518 # Average occupied blocks per context
|
||||
system.cpu.l2cache.overall_accesses 1540711 # number of overall (read+write) accesses
|
||||
system.cpu.l2cache.overall_avg_miss_latency 34361.852641 # average overall miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_miss_latency 31050.949313 # average overall mshr miss latency
|
||||
system.cpu.l2cache.occ_%::0 0.927763 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_%::1 0.046370 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_blocks::0 30400.923469 # Average occupied blocks per context
|
||||
system.cpu.l2cache.occ_blocks::1 1519.457016 # Average occupied blocks per context
|
||||
system.cpu.l2cache.overall_accesses 1540701 # number of overall (read+write) accesses
|
||||
system.cpu.l2cache.overall_avg_miss_latency 34328.294441 # average overall miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_miss_latency 31050.939162 # average overall mshr miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.l2cache.overall_hits 28934 # number of overall hits
|
||||
system.cpu.l2cache.overall_miss_latency 51947458500 # number of overall miss cycles
|
||||
system.cpu.l2cache.overall_miss_rate 0.981220 # miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_misses 1511777 # number of overall misses
|
||||
system.cpu.l2cache.overall_hits 28927 # number of overall hits
|
||||
system.cpu.l2cache.overall_miss_latency 51896623000 # number of overall miss cycles
|
||||
system.cpu.l2cache.overall_miss_rate 0.981225 # miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_misses 1511774 # number of overall misses
|
||||
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
|
||||
system.cpu.l2cache.overall_mshr_miss_latency 46942111000 # number of overall MSHR miss cycles
|
||||
system.cpu.l2cache.overall_mshr_miss_rate 0.981220 # mshr miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_mshr_misses 1511777 # number of overall MSHR misses
|
||||
system.cpu.l2cache.overall_mshr_miss_latency 46942002500 # number of overall MSHR miss cycles
|
||||
system.cpu.l2cache.overall_mshr_miss_rate 0.981225 # mshr miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_mshr_misses 1511774 # number of overall MSHR misses
|
||||
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
||||
system.cpu.l2cache.replacements 1474251 # number of replacements
|
||||
system.cpu.l2cache.sampled_refs 1506809 # Sample count of references to valid blocks.
|
||||
system.cpu.l2cache.replacements 1474248 # number of replacements
|
||||
system.cpu.l2cache.sampled_refs 1506806 # Sample count of references to valid blocks.
|
||||
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.l2cache.tagsinuse 31919.645552 # Cycle average of tags in use
|
||||
system.cpu.l2cache.total_refs 35353 # Total number of references to valid blocks.
|
||||
system.cpu.l2cache.tagsinuse 31920.380484 # Cycle average of tags in use
|
||||
system.cpu.l2cache.total_refs 35349 # Total number of references to valid blocks.
|
||||
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.l2cache.writebacks 66899 # number of writebacks
|
||||
system.cpu.memDep0.conflictingLoads 118847053 # Number of conflicting loads.
|
||||
system.cpu.memDep0.conflictingStores 21034746 # Number of conflicting stores.
|
||||
system.cpu.memDep0.insertedLoads 655954745 # Number of loads inserted to the mem dependence unit.
|
||||
system.cpu.memDep0.insertedStores 303651290 # Number of stores inserted to the mem dependence unit.
|
||||
system.cpu.numCycles 1410318910 # number of cpu cycles simulated
|
||||
system.cpu.rename.RENAME:BlockCycles 20063964 # Number of cycles rename is blocking
|
||||
system.cpu.memDep0.conflictingLoads 118618588 # Number of conflicting loads.
|
||||
system.cpu.memDep0.conflictingStores 21042992 # Number of conflicting stores.
|
||||
system.cpu.memDep0.insertedLoads 652332333 # Number of loads inserted to the mem dependence unit.
|
||||
system.cpu.memDep0.insertedStores 302847672 # Number of stores inserted to the mem dependence unit.
|
||||
system.cpu.numCycles 1400913526 # number of cpu cycles simulated
|
||||
system.cpu.rename.RENAME:BlockCycles 20115016 # Number of cycles rename is blocking
|
||||
system.cpu.rename.RENAME:CommittedMaps 1384969070 # Number of HB maps that are committed
|
||||
system.cpu.rename.RENAME:IQFullEvents 687776 # Number of times rename has blocked due to IQ full
|
||||
system.cpu.rename.RENAME:IdleCycles 730652071 # Number of cycles rename is idle
|
||||
system.cpu.rename.RENAME:LSQFullEvents 11530186 # Number of times rename has blocked due to LSQ full
|
||||
system.cpu.rename.RENAME:ROBFullEvents 16 # Number of times rename has blocked due to ROB full
|
||||
system.cpu.rename.RENAME:RenameLookups 3303379014 # Number of register rename lookups that rename has made
|
||||
system.cpu.rename.RENAME:RenamedInsts 2836019296 # Number of instructions processed by rename
|
||||
system.cpu.rename.RENAME:RenamedOperands 1886227369 # Number of destination operands rename has renamed
|
||||
system.cpu.rename.RENAME:RunCycles 545599397 # Number of cycles rename is running
|
||||
system.cpu.rename.RENAME:SquashCycles 100159084 # Number of cycles rename is squashing
|
||||
system.cpu.rename.RENAME:UnblockCycles 13665899 # Number of cycles rename is unblocking
|
||||
system.cpu.rename.RENAME:UndoneMaps 501258299 # Number of HB maps that are undone due to squashing
|
||||
system.cpu.rename.RENAME:serializeStallCycles 21470 # count of cycles rename stalled for serializing inst
|
||||
system.cpu.rename.RENAME:serializingInsts 2842 # count of serializing insts renamed
|
||||
system.cpu.rename.RENAME:skidInsts 27803045 # count of insts added to the skid buffer
|
||||
system.cpu.rename.RENAME:tempSerializingInsts 61 # count of temporary serializing insts renamed
|
||||
system.cpu.timesIdled 4055 # Number of times that the entire CPU went into an idle state and unscheduled itself
|
||||
system.cpu.rename.RENAME:IQFullEvents 673890 # Number of times rename has blocked due to IQ full
|
||||
system.cpu.rename.RENAME:IdleCycles 725392322 # Number of cycles rename is idle
|
||||
system.cpu.rename.RENAME:LSQFullEvents 11324949 # Number of times rename has blocked due to LSQ full
|
||||
system.cpu.rename.RENAME:ROBFullEvents 18 # Number of times rename has blocked due to ROB full
|
||||
system.cpu.rename.RENAME:RenameLookups 3294871470 # Number of register rename lookups that rename has made
|
||||
system.cpu.rename.RENAME:RenamedInsts 2827359257 # Number of instructions processed by rename
|
||||
system.cpu.rename.RENAME:RenamedOperands 1880881832 # Number of destination operands rename has renamed
|
||||
system.cpu.rename.RENAME:RunCycles 543088621 # Number of cycles rename is running
|
||||
system.cpu.rename.RENAME:SquashCycles 98598096 # Number of cycles rename is squashing
|
||||
system.cpu.rename.RENAME:UnblockCycles 13538505 # Number of cycles rename is unblocking
|
||||
system.cpu.rename.RENAME:UndoneMaps 495912762 # Number of HB maps that are undone due to squashing
|
||||
system.cpu.rename.RENAME:serializeStallCycles 23229 # count of cycles rename stalled for serializing inst
|
||||
system.cpu.rename.RENAME:serializingInsts 2930 # count of serializing insts renamed
|
||||
system.cpu.rename.RENAME:skidInsts 27590681 # count of insts added to the skid buffer
|
||||
system.cpu.rename.RENAME:tempSerializingInsts 73 # count of temporary serializing insts renamed
|
||||
system.cpu.timesIdled 4075 # Number of times that the entire CPU went into an idle state and unscheduled itself
|
||||
system.cpu.workload.PROG:num_syscalls 39 # Number of system calls
|
||||
|
||||
---------- End Simulation Statistics ----------
|
||||
|
|
|
@ -5,10 +5,10 @@ The Regents of The University of Michigan
|
|||
All Rights Reserved
|
||||
|
||||
|
||||
M5 compiled Apr 10 2010 23:43:53
|
||||
M5 revision 1633bdfc3b0a+ 7062+ default qtip regression_update tip
|
||||
M5 started Apr 10 2010 23:43:54
|
||||
M5 executing on zooks
|
||||
M5 compiled May 12 2010 01:43:39
|
||||
M5 revision 3f044cf767ee 7080 default qtip bp_regress.patch tip
|
||||
M5 started May 12 2010 01:54:51
|
||||
M5 executing on zizzer
|
||||
command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/50.vortex/alpha/tru64/inorder-timing -re tests/run.py build/ALPHA_SE/tests/fast/long/50.vortex/alpha/tru64/inorder-timing
|
||||
Global frequency set at 1000000000000 ticks per second
|
||||
info: Entering event queue @ 0. Starting simulation...
|
||||
|
|
|
@ -1,60 +1,60 @@
|
|||
|
||||
---------- Begin Simulation Statistics ----------
|
||||
host_inst_rate 44191 # Simulator instruction rate (inst/s)
|
||||
host_mem_usage 166876 # Number of bytes of host memory used
|
||||
host_seconds 1999.07 # Real time elapsed on the host
|
||||
host_tick_rate 53020649 # Simulator tick rate (ticks/s)
|
||||
host_inst_rate 55482 # Simulator instruction rate (inst/s)
|
||||
host_mem_usage 223108 # Number of bytes of host memory used
|
||||
host_seconds 1592.24 # Real time elapsed on the host
|
||||
host_tick_rate 66617861 # Simulator tick rate (ticks/s)
|
||||
sim_freq 1000000000000 # Frequency of simulated ticks
|
||||
sim_insts 88340673 # Number of instructions simulated
|
||||
sim_seconds 0.105992 # Number of seconds simulated
|
||||
sim_ticks 105992011500 # Number of ticks simulated
|
||||
sim_seconds 0.106071 # Number of seconds simulated
|
||||
sim_ticks 106071426500 # Number of ticks simulated
|
||||
system.cpu.AGEN-Unit.instReqsProcessed 35224018 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.Branch-Predictor.BTBHits 4998012 # Number of BTB hits
|
||||
system.cpu.Branch-Predictor.BTBLookups 12031092 # Number of BTB lookups
|
||||
system.cpu.Branch-Predictor.RASInCorrect 1659840 # Number of incorrect RAS predictions.
|
||||
system.cpu.Branch-Predictor.condIncorrect 10756510 # Number of conditional branches incorrect
|
||||
system.cpu.Branch-Predictor.condPredicted 8920903 # Number of conditional branches predicted
|
||||
system.cpu.Branch-Predictor.instReqsProcessed 88349561 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.Branch-Predictor.lookups 13755144 # Number of BP lookups
|
||||
system.cpu.Branch-Predictor.predictedNotTaken 5445744 # Number of Branches Predicted As Not Taken (False).
|
||||
system.cpu.Branch-Predictor.predictedTaken 8309400 # Number of Branches Predicted As Taken (True).
|
||||
system.cpu.Branch-Predictor.usedRAS 1659840 # Number of times the RAS was used to get a target.
|
||||
system.cpu.Decode-Unit.instReqsProcessed 88349561 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.Branch-Predictor.BTBHits 4715785 # Number of BTB hits
|
||||
system.cpu.Branch-Predictor.BTBLookups 11658962 # Number of BTB lookups
|
||||
system.cpu.Branch-Predictor.RASInCorrect 1659877 # Number of incorrect RAS predictions.
|
||||
system.cpu.Branch-Predictor.condIncorrect 10683155 # Number of conditional branches incorrect
|
||||
system.cpu.Branch-Predictor.condPredicted 8920904 # Number of conditional branches predicted
|
||||
system.cpu.Branch-Predictor.instReqsProcessed 88352585 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.Branch-Predictor.lookups 13755709 # Number of BP lookups
|
||||
system.cpu.Branch-Predictor.predictedNotTaken 5728293 # Number of Branches Predicted As Not Taken (False).
|
||||
system.cpu.Branch-Predictor.predictedTaken 8027416 # Number of Branches Predicted As Taken (True).
|
||||
system.cpu.Branch-Predictor.usedRAS 1659877 # Number of times the RAS was used to get a target.
|
||||
system.cpu.Decode-Unit.instReqsProcessed 88352585 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.Execution-Unit.cyclesExecuted 53070972 # Number of Cycles Execution Unit was used.
|
||||
system.cpu.Execution-Unit.instReqsProcessed 53075554 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.Execution-Unit.predictedNotTakenIncorrect 147919 # Number of Branches Incorrectly Predicted As Not Taken).
|
||||
system.cpu.Execution-Unit.predictedTakenIncorrect 2299191 # Number of Branches Incorrectly Predicted As Taken.
|
||||
system.cpu.Execution-Unit.utilization 0.250354 # Utilization of Execution Unit (cycles / totalCycles).
|
||||
system.cpu.Fetch-Seq-Unit.instReqsProcessed 187445797 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.Execution-Unit.predictedNotTakenIncorrect 393312 # Number of Branches Incorrectly Predicted As Not Taken).
|
||||
system.cpu.Execution-Unit.predictedTakenIncorrect 2262427 # Number of Branches Incorrectly Predicted As Taken.
|
||||
system.cpu.Execution-Unit.utilization 0.250166 # Utilization of Execution Unit (cycles / totalCycles).
|
||||
system.cpu.Fetch-Seq-Unit.instReqsProcessed 187375293 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.Graduation-Unit.instReqsProcessed 88340673 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.Mult-Div-Unit.divInstReqsProcessed 0 # Number of Divide Requests Processed.
|
||||
system.cpu.Mult-Div-Unit.instReqsProcessed 82202 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.Mult-Div-Unit.multInstReqsProcessed 41101 # Number of Multiply Requests Processed.
|
||||
system.cpu.RegFile-Manager.instReqsProcessed 165543786 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.activity 85.618119 # Percentage of cycles cpu is active
|
||||
system.cpu.RegFile-Manager.instReqsProcessed 165543836 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.activity 85.696841 # Percentage of cycles cpu is active
|
||||
system.cpu.committedInsts 88340673 # Number of Instructions Simulated (Per-Thread)
|
||||
system.cpu.committedInsts_total 88340673 # Number of Instructions Simulated (Total)
|
||||
system.cpu.contextSwitches 1 # Number of context switches
|
||||
system.cpu.cpi 2.399619 # CPI: Cycles Per Instruction (Per-Thread)
|
||||
system.cpu.cpi_total 2.399620 # CPI: Total CPI of All Threads
|
||||
system.cpu.cpi 2.401417 # CPI: Cycles Per Instruction (Per-Thread)
|
||||
system.cpu.cpi_total 2.401418 # CPI: Total CPI of All Threads
|
||||
system.cpu.dcache.ReadReq_accesses 20276638 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.dcache.ReadReq_avg_miss_latency 38174.521937 # average ReadReq miss latency
|
||||
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 35069.282164 # average ReadReq mshr miss latency
|
||||
system.cpu.dcache.ReadReq_avg_miss_latency 38148.092683 # average ReadReq miss latency
|
||||
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 35044.037784 # average ReadReq mshr miss latency
|
||||
system.cpu.dcache.ReadReq_hits 20215872 # number of ReadReq hits
|
||||
system.cpu.dcache.ReadReq_miss_latency 2319713000 # number of ReadReq miss cycles
|
||||
system.cpu.dcache.ReadReq_miss_latency 2318107000 # number of ReadReq miss cycles
|
||||
system.cpu.dcache.ReadReq_miss_rate 0.002997 # miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_misses 60766 # number of ReadReq misses
|
||||
system.cpu.dcache.ReadReq_mshr_miss_latency 2131020000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.dcache.ReadReq_mshr_miss_latency 2129486000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.dcache.ReadReq_mshr_miss_rate 0.002997 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_mshr_misses 60766 # number of ReadReq MSHR misses
|
||||
system.cpu.dcache.WriteReq_accesses 14613377 # number of WriteReq accesses(hits+misses)
|
||||
system.cpu.dcache.WriteReq_avg_miss_latency 56457.935284 # average WriteReq miss latency
|
||||
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 53457.935284 # average WriteReq mshr miss latency
|
||||
system.cpu.dcache.WriteReq_avg_miss_latency 56431.835934 # average WriteReq miss latency
|
||||
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 53431.835934 # average WriteReq mshr miss latency
|
||||
system.cpu.dcache.WriteReq_hits 14463584 # number of WriteReq hits
|
||||
system.cpu.dcache.WriteReq_miss_latency 8457003500 # number of WriteReq miss cycles
|
||||
system.cpu.dcache.WriteReq_miss_latency 8453094000 # number of WriteReq miss cycles
|
||||
system.cpu.dcache.WriteReq_miss_rate 0.010250 # miss rate for WriteReq accesses
|
||||
system.cpu.dcache.WriteReq_misses 149793 # number of WriteReq misses
|
||||
system.cpu.dcache.WriteReq_mshr_miss_latency 8007624500 # number of WriteReq MSHR miss cycles
|
||||
system.cpu.dcache.WriteReq_mshr_miss_latency 8003715000 # number of WriteReq MSHR miss cycles
|
||||
system.cpu.dcache.WriteReq_mshr_miss_rate 0.010250 # mshr miss rate for WriteReq accesses
|
||||
system.cpu.dcache.WriteReq_mshr_misses 149793 # number of WriteReq MSHR misses
|
||||
system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
||||
|
@ -66,31 +66,31 @@ system.cpu.dcache.blocked_cycles::no_mshrs 0 #
|
|||
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.dcache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.dcache.demand_accesses 34890015 # number of demand (read+write) accesses
|
||||
system.cpu.dcache.demand_avg_miss_latency 51181.457454 # average overall miss latency
|
||||
system.cpu.dcache.demand_avg_mshr_miss_latency 48151.085919 # average overall mshr miss latency
|
||||
system.cpu.dcache.demand_avg_miss_latency 51155.262895 # average overall miss latency
|
||||
system.cpu.dcache.demand_avg_mshr_miss_latency 48125.233308 # average overall mshr miss latency
|
||||
system.cpu.dcache.demand_hits 34679456 # number of demand (read+write) hits
|
||||
system.cpu.dcache.demand_miss_latency 10776716500 # number of demand (read+write) miss cycles
|
||||
system.cpu.dcache.demand_miss_latency 10771201000 # number of demand (read+write) miss cycles
|
||||
system.cpu.dcache.demand_miss_rate 0.006035 # miss rate for demand accesses
|
||||
system.cpu.dcache.demand_misses 210559 # number of demand (read+write) misses
|
||||
system.cpu.dcache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
|
||||
system.cpu.dcache.demand_mshr_miss_latency 10138644500 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.dcache.demand_mshr_miss_latency 10133201000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.dcache.demand_mshr_miss_rate 0.006035 # mshr miss rate for demand accesses
|
||||
system.cpu.dcache.demand_mshr_misses 210559 # number of demand (read+write) MSHR misses
|
||||
system.cpu.dcache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.dcache.occ_%::0 0.995315 # Average percentage of cache occupancy
|
||||
system.cpu.dcache.occ_blocks::0 4076.810579 # Average occupied blocks per context
|
||||
system.cpu.dcache.occ_%::0 0.995316 # Average percentage of cache occupancy
|
||||
system.cpu.dcache.occ_blocks::0 4076.814935 # Average occupied blocks per context
|
||||
system.cpu.dcache.overall_accesses 34890015 # number of overall (read+write) accesses
|
||||
system.cpu.dcache.overall_avg_miss_latency 51181.457454 # average overall miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_miss_latency 48151.085919 # average overall mshr miss latency
|
||||
system.cpu.dcache.overall_avg_miss_latency 51155.262895 # average overall miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_miss_latency 48125.233308 # average overall mshr miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.dcache.overall_hits 34679456 # number of overall hits
|
||||
system.cpu.dcache.overall_miss_latency 10776716500 # number of overall miss cycles
|
||||
system.cpu.dcache.overall_miss_latency 10771201000 # number of overall miss cycles
|
||||
system.cpu.dcache.overall_miss_rate 0.006035 # miss rate for overall accesses
|
||||
system.cpu.dcache.overall_misses 210559 # number of overall misses
|
||||
system.cpu.dcache.overall_mshr_hits 0 # number of overall MSHR hits
|
||||
system.cpu.dcache.overall_mshr_miss_latency 10138644500 # number of overall MSHR miss cycles
|
||||
system.cpu.dcache.overall_mshr_miss_latency 10133201000 # number of overall MSHR miss cycles
|
||||
system.cpu.dcache.overall_mshr_miss_rate 0.006035 # mshr miss rate for overall accesses
|
||||
system.cpu.dcache.overall_mshr_misses 210559 # number of overall MSHR misses
|
||||
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
|
@ -98,9 +98,9 @@ system.cpu.dcache.overall_mshr_uncacheable_misses 0
|
|||
system.cpu.dcache.replacements 200248 # number of replacements
|
||||
system.cpu.dcache.sampled_refs 204344 # Sample count of references to valid blocks.
|
||||
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.dcache.tagsinuse 4076.810579 # Cycle average of tags in use
|
||||
system.cpu.dcache.tagsinuse 4076.814935 # Cycle average of tags in use
|
||||
system.cpu.dcache.total_refs 34685671 # Total number of references to valid blocks.
|
||||
system.cpu.dcache.warmup_cycle 842828000 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.dcache.warmup_cycle 843108000 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.dcache.writebacks 147714 # number of writebacks
|
||||
system.cpu.dcache_port.instReqsProcessed 35224018 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.dtb.data_accesses 34987415 # DTB accesses
|
||||
|
@ -119,74 +119,74 @@ system.cpu.dtb.write_accesses 14620629 # DT
|
|||
system.cpu.dtb.write_acv 0 # DTB write access violations
|
||||
system.cpu.dtb.write_hits 14613377 # DTB write hits
|
||||
system.cpu.dtb.write_misses 7252 # DTB write misses
|
||||
system.cpu.icache.ReadReq_accesses 99095978 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.icache.ReadReq_avg_miss_latency 18966.643194 # average ReadReq miss latency
|
||||
system.cpu.icache.ReadReq_avg_mshr_miss_latency 15796.304290 # average ReadReq mshr miss latency
|
||||
system.cpu.icache.ReadReq_hits 99013611 # number of ReadReq hits
|
||||
system.cpu.icache.ReadReq_miss_latency 1562225500 # number of ReadReq miss cycles
|
||||
system.cpu.icache.ReadReq_accesses 99022487 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.icache.ReadReq_avg_miss_latency 18976.095303 # average ReadReq miss latency
|
||||
system.cpu.icache.ReadReq_avg_mshr_miss_latency 15795.359051 # average ReadReq mshr miss latency
|
||||
system.cpu.icache.ReadReq_hits 98940181 # number of ReadReq hits
|
||||
system.cpu.icache.ReadReq_miss_latency 1561846500 # number of ReadReq miss cycles
|
||||
system.cpu.icache.ReadReq_miss_rate 0.000831 # miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_misses 82367 # number of ReadReq misses
|
||||
system.cpu.icache.ReadReq_mshr_hits 3600 # number of ReadReq MSHR hits
|
||||
system.cpu.icache.ReadReq_mshr_miss_latency 1244227500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.icache.ReadReq_mshr_miss_rate 0.000795 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_mshr_misses 78767 # number of ReadReq MSHR misses
|
||||
system.cpu.icache.ReadReq_misses 82306 # number of ReadReq misses
|
||||
system.cpu.icache.ReadReq_mshr_hits 3529 # number of ReadReq MSHR hits
|
||||
system.cpu.icache.ReadReq_mshr_miss_latency 1244311000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.icache.ReadReq_mshr_miss_rate 0.000796 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_mshr_misses 78777 # number of ReadReq MSHR misses
|
||||
system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
||||
system.cpu.icache.avg_blocked_cycles::no_targets 10833.333333 # average number of cycles each access was blocked
|
||||
system.cpu.icache.avg_refs 1257.044333 # Average number of references to valid blocks.
|
||||
system.cpu.icache.avg_blocked_cycles::no_targets 10666.666667 # average number of cycles each access was blocked
|
||||
system.cpu.icache.avg_refs 1255.952638 # Average number of references to valid blocks.
|
||||
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked::no_targets 3 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked_cycles::no_targets 32500 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked_cycles::no_targets 32000 # number of cycles access was blocked
|
||||
system.cpu.icache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.icache.demand_accesses 99095978 # number of demand (read+write) accesses
|
||||
system.cpu.icache.demand_avg_miss_latency 18966.643194 # average overall miss latency
|
||||
system.cpu.icache.demand_avg_mshr_miss_latency 15796.304290 # average overall mshr miss latency
|
||||
system.cpu.icache.demand_hits 99013611 # number of demand (read+write) hits
|
||||
system.cpu.icache.demand_miss_latency 1562225500 # number of demand (read+write) miss cycles
|
||||
system.cpu.icache.demand_accesses 99022487 # number of demand (read+write) accesses
|
||||
system.cpu.icache.demand_avg_miss_latency 18976.095303 # average overall miss latency
|
||||
system.cpu.icache.demand_avg_mshr_miss_latency 15795.359051 # average overall mshr miss latency
|
||||
system.cpu.icache.demand_hits 98940181 # number of demand (read+write) hits
|
||||
system.cpu.icache.demand_miss_latency 1561846500 # number of demand (read+write) miss cycles
|
||||
system.cpu.icache.demand_miss_rate 0.000831 # miss rate for demand accesses
|
||||
system.cpu.icache.demand_misses 82367 # number of demand (read+write) misses
|
||||
system.cpu.icache.demand_mshr_hits 3600 # number of demand (read+write) MSHR hits
|
||||
system.cpu.icache.demand_mshr_miss_latency 1244227500 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.icache.demand_mshr_miss_rate 0.000795 # mshr miss rate for demand accesses
|
||||
system.cpu.icache.demand_mshr_misses 78767 # number of demand (read+write) MSHR misses
|
||||
system.cpu.icache.demand_misses 82306 # number of demand (read+write) misses
|
||||
system.cpu.icache.demand_mshr_hits 3529 # number of demand (read+write) MSHR hits
|
||||
system.cpu.icache.demand_mshr_miss_latency 1244311000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.icache.demand_mshr_miss_rate 0.000796 # mshr miss rate for demand accesses
|
||||
system.cpu.icache.demand_mshr_misses 78777 # number of demand (read+write) MSHR misses
|
||||
system.cpu.icache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.icache.occ_%::0 0.914749 # Average percentage of cache occupancy
|
||||
system.cpu.icache.occ_blocks::0 1873.406096 # Average occupied blocks per context
|
||||
system.cpu.icache.overall_accesses 99095978 # number of overall (read+write) accesses
|
||||
system.cpu.icache.overall_avg_miss_latency 18966.643194 # average overall miss latency
|
||||
system.cpu.icache.overall_avg_mshr_miss_latency 15796.304290 # average overall mshr miss latency
|
||||
system.cpu.icache.occ_%::0 0.914772 # Average percentage of cache occupancy
|
||||
system.cpu.icache.occ_blocks::0 1873.453452 # Average occupied blocks per context
|
||||
system.cpu.icache.overall_accesses 99022487 # number of overall (read+write) accesses
|
||||
system.cpu.icache.overall_avg_miss_latency 18976.095303 # average overall miss latency
|
||||
system.cpu.icache.overall_avg_mshr_miss_latency 15795.359051 # average overall mshr miss latency
|
||||
system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.icache.overall_hits 99013611 # number of overall hits
|
||||
system.cpu.icache.overall_miss_latency 1562225500 # number of overall miss cycles
|
||||
system.cpu.icache.overall_hits 98940181 # number of overall hits
|
||||
system.cpu.icache.overall_miss_latency 1561846500 # number of overall miss cycles
|
||||
system.cpu.icache.overall_miss_rate 0.000831 # miss rate for overall accesses
|
||||
system.cpu.icache.overall_misses 82367 # number of overall misses
|
||||
system.cpu.icache.overall_mshr_hits 3600 # number of overall MSHR hits
|
||||
system.cpu.icache.overall_mshr_miss_latency 1244227500 # number of overall MSHR miss cycles
|
||||
system.cpu.icache.overall_mshr_miss_rate 0.000795 # mshr miss rate for overall accesses
|
||||
system.cpu.icache.overall_mshr_misses 78767 # number of overall MSHR misses
|
||||
system.cpu.icache.overall_misses 82306 # number of overall misses
|
||||
system.cpu.icache.overall_mshr_hits 3529 # number of overall MSHR hits
|
||||
system.cpu.icache.overall_mshr_miss_latency 1244311000 # number of overall MSHR miss cycles
|
||||
system.cpu.icache.overall_mshr_miss_rate 0.000796 # mshr miss rate for overall accesses
|
||||
system.cpu.icache.overall_mshr_misses 78777 # number of overall MSHR misses
|
||||
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
||||
system.cpu.icache.replacements 76721 # number of replacements
|
||||
system.cpu.icache.sampled_refs 78767 # Sample count of references to valid blocks.
|
||||
system.cpu.icache.replacements 76731 # number of replacements
|
||||
system.cpu.icache.sampled_refs 78777 # Sample count of references to valid blocks.
|
||||
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.icache.tagsinuse 1873.406096 # Cycle average of tags in use
|
||||
system.cpu.icache.total_refs 99013611 # Total number of references to valid blocks.
|
||||
system.cpu.icache.tagsinuse 1873.453452 # Cycle average of tags in use
|
||||
system.cpu.icache.total_refs 98940181 # Total number of references to valid blocks.
|
||||
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.icache.writebacks 0 # number of writebacks
|
||||
system.cpu.icache_port.instReqsProcessed 99096235 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.idleCycles 30487290 # Number of cycles cpu's stages were not processed
|
||||
system.cpu.ipc 0.416733 # IPC: Instructions Per Cycle (Per-Thread)
|
||||
system.cpu.ipc_total 0.416733 # IPC: Total IPC of All Threads
|
||||
system.cpu.icache_port.instReqsProcessed 99022707 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.idleCycles 30343130 # Number of cycles cpu's stages were not processed
|
||||
system.cpu.ipc 0.416421 # IPC: Instructions Per Cycle (Per-Thread)
|
||||
system.cpu.ipc_total 0.416421 # IPC: Total IPC of All Threads
|
||||
system.cpu.itb.data_accesses 0 # DTB accesses
|
||||
system.cpu.itb.data_acv 0 # DTB access violations
|
||||
system.cpu.itb.data_hits 0 # DTB hits
|
||||
system.cpu.itb.data_misses 0 # DTB misses
|
||||
system.cpu.itb.fetch_accesses 99100019 # ITB accesses
|
||||
system.cpu.itb.fetch_accesses 99026503 # ITB accesses
|
||||
system.cpu.itb.fetch_acv 0 # ITB acv
|
||||
system.cpu.itb.fetch_hits 99095980 # ITB hits
|
||||
system.cpu.itb.fetch_misses 4039 # ITB misses
|
||||
system.cpu.itb.fetch_hits 99022489 # ITB hits
|
||||
system.cpu.itb.fetch_misses 4014 # ITB misses
|
||||
system.cpu.itb.read_accesses 0 # DTB read accesses
|
||||
system.cpu.itb.read_acv 0 # DTB read access violations
|
||||
system.cpu.itb.read_hits 0 # DTB read hits
|
||||
|
@ -196,28 +196,28 @@ system.cpu.itb.write_acv 0 # DT
|
|||
system.cpu.itb.write_hits 0 # DTB write hits
|
||||
system.cpu.itb.write_misses 0 # DTB write misses
|
||||
system.cpu.l2cache.ReadExReq_accesses 143578 # number of ReadExReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadExReq_avg_miss_latency 52468.598950 # average ReadExReq miss latency
|
||||
system.cpu.l2cache.ReadExReq_avg_miss_latency 52441.606653 # average ReadExReq miss latency
|
||||
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 40000.219393 # average ReadExReq mshr miss latency
|
||||
system.cpu.l2cache.ReadExReq_miss_latency 7533336500 # number of ReadExReq miss cycles
|
||||
system.cpu.l2cache.ReadExReq_miss_latency 7529461000 # number of ReadExReq miss cycles
|
||||
system.cpu.l2cache.ReadExReq_miss_rate 1 # miss rate for ReadExReq accesses
|
||||
system.cpu.l2cache.ReadExReq_misses 143578 # number of ReadExReq misses
|
||||
system.cpu.l2cache.ReadExReq_mshr_miss_latency 5743151500 # number of ReadExReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadExReq_mshr_miss_rate 1 # mshr miss rate for ReadExReq accesses
|
||||
system.cpu.l2cache.ReadExReq_mshr_misses 143578 # number of ReadExReq MSHR misses
|
||||
system.cpu.l2cache.ReadReq_accesses 139533 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadReq_avg_miss_latency 52305.583032 # average ReadReq miss latency
|
||||
system.cpu.l2cache.ReadReq_accesses 139543 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadReq_avg_miss_latency 52270.364151 # average ReadReq miss latency
|
||||
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 40004.968830 # average ReadReq mshr miss latency
|
||||
system.cpu.l2cache.ReadReq_hits 96062 # number of ReadReq hits
|
||||
system.cpu.l2cache.ReadReq_miss_latency 2273776000 # number of ReadReq miss cycles
|
||||
system.cpu.l2cache.ReadReq_miss_rate 0.311546 # miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_hits 96072 # number of ReadReq hits
|
||||
system.cpu.l2cache.ReadReq_miss_latency 2272245000 # number of ReadReq miss cycles
|
||||
system.cpu.l2cache.ReadReq_miss_rate 0.311524 # miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_misses 43471 # number of ReadReq misses
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_latency 1739056000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_rate 0.311546 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_rate 0.311524 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_mshr_misses 43471 # number of ReadReq MSHR misses
|
||||
system.cpu.l2cache.UpgradeReq_accesses 6215 # number of UpgradeReq accesses(hits+misses)
|
||||
system.cpu.l2cache.UpgradeReq_avg_miss_latency 51892.920354 # average UpgradeReq miss latency
|
||||
system.cpu.l2cache.UpgradeReq_avg_miss_latency 51886.725664 # average UpgradeReq miss latency
|
||||
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 40002.654867 # average UpgradeReq mshr miss latency
|
||||
system.cpu.l2cache.UpgradeReq_miss_latency 322514500 # number of UpgradeReq miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_miss_latency 322476000 # number of UpgradeReq miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_miss_rate 1 # miss rate for UpgradeReq accesses
|
||||
system.cpu.l2cache.UpgradeReq_misses 6215 # number of UpgradeReq misses
|
||||
system.cpu.l2cache.UpgradeReq_mshr_miss_latency 248616500 # number of UpgradeReq MSHR miss cycles
|
||||
|
@ -227,73 +227,73 @@ system.cpu.l2cache.Writeback_accesses 147714 # nu
|
|||
system.cpu.l2cache.Writeback_hits 147714 # number of Writeback hits
|
||||
system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
||||
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
|
||||
system.cpu.l2cache.avg_refs 0.642674 # Average number of references to valid blocks.
|
||||
system.cpu.l2cache.avg_refs 0.642732 # Average number of references to valid blocks.
|
||||
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.l2cache.demand_accesses 283111 # number of demand (read+write) accesses
|
||||
system.cpu.l2cache.demand_avg_miss_latency 52430.713342 # average overall miss latency
|
||||
system.cpu.l2cache.demand_accesses 283121 # number of demand (read+write) accesses
|
||||
system.cpu.l2cache.demand_avg_miss_latency 52401.809152 # average overall miss latency
|
||||
system.cpu.l2cache.demand_avg_mshr_miss_latency 40001.323183 # average overall mshr miss latency
|
||||
system.cpu.l2cache.demand_hits 96062 # number of demand (read+write) hits
|
||||
system.cpu.l2cache.demand_miss_latency 9807112500 # number of demand (read+write) miss cycles
|
||||
system.cpu.l2cache.demand_miss_rate 0.660691 # miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_hits 96072 # number of demand (read+write) hits
|
||||
system.cpu.l2cache.demand_miss_latency 9801706000 # number of demand (read+write) miss cycles
|
||||
system.cpu.l2cache.demand_miss_rate 0.660668 # miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_misses 187049 # number of demand (read+write) misses
|
||||
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
|
||||
system.cpu.l2cache.demand_mshr_miss_latency 7482207500 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.l2cache.demand_mshr_miss_rate 0.660691 # mshr miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_mshr_miss_rate 0.660668 # mshr miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_mshr_misses 187049 # number of demand (read+write) MSHR misses
|
||||
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.l2cache.occ_%::0 0.083121 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_%::1 0.474048 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_blocks::0 2723.711212 # Average occupied blocks per context
|
||||
system.cpu.l2cache.occ_blocks::1 15533.588628 # Average occupied blocks per context
|
||||
system.cpu.l2cache.overall_accesses 283111 # number of overall (read+write) accesses
|
||||
system.cpu.l2cache.overall_avg_miss_latency 52430.713342 # average overall miss latency
|
||||
system.cpu.l2cache.occ_%::1 0.474053 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_blocks::0 2723.703646 # Average occupied blocks per context
|
||||
system.cpu.l2cache.occ_blocks::1 15533.764861 # Average occupied blocks per context
|
||||
system.cpu.l2cache.overall_accesses 283121 # number of overall (read+write) accesses
|
||||
system.cpu.l2cache.overall_avg_miss_latency 52401.809152 # average overall miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_miss_latency 40001.323183 # average overall mshr miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.l2cache.overall_hits 96062 # number of overall hits
|
||||
system.cpu.l2cache.overall_miss_latency 9807112500 # number of overall miss cycles
|
||||
system.cpu.l2cache.overall_miss_rate 0.660691 # miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_hits 96072 # number of overall hits
|
||||
system.cpu.l2cache.overall_miss_latency 9801706000 # number of overall miss cycles
|
||||
system.cpu.l2cache.overall_miss_rate 0.660668 # miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_misses 187049 # number of overall misses
|
||||
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
|
||||
system.cpu.l2cache.overall_mshr_miss_latency 7482207500 # number of overall MSHR miss cycles
|
||||
system.cpu.l2cache.overall_mshr_miss_rate 0.660691 # mshr miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_mshr_miss_rate 0.660668 # mshr miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_mshr_misses 187049 # number of overall MSHR misses
|
||||
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
||||
system.cpu.l2cache.replacements 147734 # number of replacements
|
||||
system.cpu.l2cache.sampled_refs 172940 # Sample count of references to valid blocks.
|
||||
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.l2cache.tagsinuse 18257.299840 # Cycle average of tags in use
|
||||
system.cpu.l2cache.total_refs 111144 # Total number of references to valid blocks.
|
||||
system.cpu.l2cache.tagsinuse 18257.468506 # Cycle average of tags in use
|
||||
system.cpu.l2cache.total_refs 111154 # Total number of references to valid blocks.
|
||||
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.l2cache.writebacks 120636 # number of writebacks
|
||||
system.cpu.numCycles 211984025 # number of cpu cycles simulated
|
||||
system.cpu.runCycles 181496735 # Number of cycles cpu stages are processed.
|
||||
system.cpu.numCycles 212142855 # number of cpu cycles simulated
|
||||
system.cpu.runCycles 181799725 # Number of cycles cpu stages are processed.
|
||||
system.cpu.smtCommittedInsts 0 # Number of SMT Instructions Simulated (Per-Thread)
|
||||
system.cpu.smtCycles 0 # Total number of cycles that the CPU was in SMT-mode
|
||||
system.cpu.smt_cpi no_value # CPI: Total SMT-CPI
|
||||
system.cpu.smt_ipc no_value # IPC: Total SMT-IPC
|
||||
system.cpu.stage-0.idleCycles 112884006 # Number of cycles 0 instructions are processed.
|
||||
system.cpu.stage-0.runCycles 99100019 # Number of cycles 1+ instructions are processed.
|
||||
system.cpu.stage-0.utilization 46.748815 # Percentage of cycles stage was utilized (processing insts).
|
||||
system.cpu.stage-1.idleCycles 123634464 # Number of cycles 0 instructions are processed.
|
||||
system.cpu.stage-1.runCycles 88349561 # Number of cycles 1+ instructions are processed.
|
||||
system.cpu.stage-1.utilization 41.677462 # Percentage of cycles stage was utilized (processing insts).
|
||||
system.cpu.stage-2.idleCycles 122168239 # Number of cycles 0 instructions are processed.
|
||||
system.cpu.stage-0.idleCycles 113116352 # Number of cycles 0 instructions are processed.
|
||||
system.cpu.stage-0.runCycles 99026503 # Number of cycles 1+ instructions are processed.
|
||||
system.cpu.stage-0.utilization 46.679160 # Percentage of cycles stage was utilized (processing insts).
|
||||
system.cpu.stage-1.idleCycles 123790270 # Number of cycles 0 instructions are processed.
|
||||
system.cpu.stage-1.runCycles 88352585 # Number of cycles 1+ instructions are processed.
|
||||
system.cpu.stage-1.utilization 41.647684 # Percentage of cycles stage was utilized (processing insts).
|
||||
system.cpu.stage-2.idleCycles 122327069 # Number of cycles 0 instructions are processed.
|
||||
system.cpu.stage-2.runCycles 89815786 # Number of cycles 1+ instructions are processed.
|
||||
system.cpu.stage-2.utilization 42.369129 # Percentage of cycles stage was utilized (processing insts).
|
||||
system.cpu.stage-3.idleCycles 176752755 # Number of cycles 0 instructions are processed.
|
||||
system.cpu.stage-2.utilization 42.337408 # Percentage of cycles stage was utilized (processing insts).
|
||||
system.cpu.stage-3.idleCycles 176911585 # Number of cycles 0 instructions are processed.
|
||||
system.cpu.stage-3.runCycles 35231270 # Number of cycles 1+ instructions are processed.
|
||||
system.cpu.stage-3.utilization 16.619776 # Percentage of cycles stage was utilized (processing insts).
|
||||
system.cpu.stage-4.idleCycles 123643352 # Number of cycles 0 instructions are processed.
|
||||
system.cpu.stage-3.utilization 16.607333 # Percentage of cycles stage was utilized (processing insts).
|
||||
system.cpu.stage-4.idleCycles 123802182 # Number of cycles 0 instructions are processed.
|
||||
system.cpu.stage-4.runCycles 88340673 # Number of cycles 1+ instructions are processed.
|
||||
system.cpu.stage-4.utilization 41.673269 # Percentage of cycles stage was utilized (processing insts).
|
||||
system.cpu.threadCycles 211983985 # Total Number of Cycles A Thread Was Active in CPU (Per-Thread)
|
||||
system.cpu.stage-4.utilization 41.642069 # Percentage of cycles stage was utilized (processing insts).
|
||||
system.cpu.threadCycles 212142815 # Total Number of Cycles A Thread Was Active in CPU (Per-Thread)
|
||||
system.cpu.timesIdled 1 # Number of times that the entire CPU went into an idle state and unscheduled itself
|
||||
system.cpu.workload.PROG:num_syscalls 4583 # Number of system calls
|
||||
|
||||
|
|
|
@ -358,7 +358,7 @@ egid=100
|
|||
env=
|
||||
errout=cerr
|
||||
euid=100
|
||||
executable=/proj/aatl_perfmod_arch/m5_binaries/cpu2000/binaries/alpha/tru64/vortex
|
||||
executable=/dist/m5/cpu2000/binaries/alpha/tru64/vortex
|
||||
gid=100
|
||||
input=cin
|
||||
max_stack_size=67108864
|
||||
|
|
|
@ -5,10 +5,10 @@ The Regents of The University of Michigan
|
|||
All Rights Reserved
|
||||
|
||||
|
||||
M5 compiled Feb 24 2010 23:12:40
|
||||
M5 revision 1a33ca29ec29 6980 default share-aware-test-update.patch tip qtip
|
||||
M5 started Feb 25 2010 02:28:19
|
||||
M5 executing on SC2B0619
|
||||
M5 compiled May 12 2010 01:43:39
|
||||
M5 revision 3f044cf767ee 7080 default qtip bp_regress.patch tip
|
||||
M5 started May 12 2010 01:52:23
|
||||
M5 executing on zizzer
|
||||
command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/50.vortex/alpha/tru64/o3-timing -re tests/run.py build/ALPHA_SE/tests/fast/long/50.vortex/alpha/tru64/o3-timing
|
||||
Global frequency set at 1000000000000 ticks per second
|
||||
info: Entering event queue @ 0. Starting simulation...
|
||||
|
|
|
@ -1,340 +1,340 @@
|
|||
|
||||
---------- Begin Simulation Statistics ----------
|
||||
host_inst_rate 172212 # Simulator instruction rate (inst/s)
|
||||
host_mem_usage 201796 # Number of bytes of host memory used
|
||||
host_seconds 462.17 # Real time elapsed on the host
|
||||
host_tick_rate 58711424 # Simulator tick rate (ticks/s)
|
||||
host_inst_rate 184348 # Simulator instruction rate (inst/s)
|
||||
host_mem_usage 216288 # Number of bytes of host memory used
|
||||
host_seconds 431.75 # Real time elapsed on the host
|
||||
host_tick_rate 62947203 # Simulator tick rate (ticks/s)
|
||||
sim_freq 1000000000000 # Frequency of simulated ticks
|
||||
sim_insts 79591756 # Number of instructions simulated
|
||||
sim_seconds 0.027135 # Number of seconds simulated
|
||||
sim_ticks 27134794500 # Number of ticks simulated
|
||||
sim_seconds 0.027177 # Number of seconds simulated
|
||||
sim_ticks 27177245500 # Number of ticks simulated
|
||||
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
|
||||
system.cpu.BPredUnit.BTBHits 8039250 # Number of BTB hits
|
||||
system.cpu.BPredUnit.BTBLookups 14256744 # Number of BTB lookups
|
||||
system.cpu.BPredUnit.RASInCorrect 34579 # Number of incorrect RAS predictions.
|
||||
system.cpu.BPredUnit.condIncorrect 452707 # Number of conditional branches incorrect
|
||||
system.cpu.BPredUnit.condPredicted 10551565 # Number of conditional branches predicted
|
||||
system.cpu.BPredUnit.lookups 16249463 # Number of BP lookups
|
||||
system.cpu.BPredUnit.usedRAS 1941929 # Number of times the RAS was used to get a target.
|
||||
system.cpu.BPredUnit.BTBHits 8069483 # Number of BTB hits
|
||||
system.cpu.BPredUnit.BTBLookups 14149168 # Number of BTB lookups
|
||||
system.cpu.BPredUnit.RASInCorrect 34397 # Number of incorrect RAS predictions.
|
||||
system.cpu.BPredUnit.condIncorrect 454823 # Number of conditional branches incorrect
|
||||
system.cpu.BPredUnit.condPredicted 10566027 # Number of conditional branches predicted
|
||||
system.cpu.BPredUnit.lookups 16273288 # Number of BP lookups
|
||||
system.cpu.BPredUnit.usedRAS 1942431 # Number of times the RAS was used to get a target.
|
||||
system.cpu.commit.COM:branches 13754477 # Number of branches committed
|
||||
system.cpu.commit.COM:bw_lim_events 3320894 # number cycles where commit BW limit reached
|
||||
system.cpu.commit.COM:bw_lim_events 3319944 # number cycles where commit BW limit reached
|
||||
system.cpu.commit.COM:bw_limited 0 # number of insts not committed due to BW limits
|
||||
system.cpu.commit.COM:committed_per_cycle::samples 51751169 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::mean 1.707028 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::stdev 2.326549 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::samples 51827032 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::mean 1.704529 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::stdev 2.326613 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::0-1 22506446 43.49% 43.49% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::1-2 11357579 21.95% 65.44% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::2-3 5114502 9.88% 75.32% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::3-4 3560855 6.88% 82.20% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::4-5 2552504 4.93% 87.13% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::5-6 1532717 2.96% 90.09% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::6-7 1008933 1.95% 92.04% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::7-8 796739 1.54% 93.58% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::8 3320894 6.42% 100.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::0-1 22597378 43.60% 43.60% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::1-2 11350095 21.90% 65.50% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::2-3 5102840 9.85% 75.35% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::3-4 3559000 6.87% 82.21% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::4-5 2567186 4.95% 87.17% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::5-6 1515845 2.92% 90.09% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::6-7 1002832 1.93% 92.03% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::7-8 811912 1.57% 93.59% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::8 3319944 6.41% 100.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::min_value 0 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::max_value 8 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::total 51751169 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::total 51827032 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:count 88340672 # Number of instructions committed
|
||||
system.cpu.commit.COM:loads 20379399 # Number of loads committed
|
||||
system.cpu.commit.COM:membars 0 # Number of memory barriers committed
|
||||
system.cpu.commit.COM:refs 35224018 # Number of memory references committed
|
||||
system.cpu.commit.COM:swp_count 0 # Number of s/w prefetches committed
|
||||
system.cpu.commit.branchMispredicts 358406 # The number of times a branch was mispredicted
|
||||
system.cpu.commit.branchMispredicts 359545 # The number of times a branch was mispredicted
|
||||
system.cpu.commit.commitCommittedInsts 88340672 # The number of committed instructions
|
||||
system.cpu.commit.commitNonSpecStalls 4583 # The number of times commit has been forced to stall to communicate backwards
|
||||
system.cpu.commit.commitSquashedInsts 8296858 # The number of squashed insts skipped by commit
|
||||
system.cpu.commit.commitSquashedInsts 8408904 # The number of squashed insts skipped by commit
|
||||
system.cpu.committedInsts 79591756 # Number of Instructions Simulated
|
||||
system.cpu.committedInsts_total 79591756 # Number of Instructions Simulated
|
||||
system.cpu.cpi 0.681849 # CPI: Cycles Per Instruction
|
||||
system.cpu.cpi_total 0.681849 # CPI: Total CPI of All Threads
|
||||
system.cpu.cpi 0.682916 # CPI: Cycles Per Instruction
|
||||
system.cpu.cpi_total 0.682916 # CPI: Total CPI of All Threads
|
||||
system.cpu.dcache.LoadLockedReq_accesses 43 # number of LoadLockedReq accesses(hits+misses)
|
||||
system.cpu.dcache.LoadLockedReq_hits 43 # number of LoadLockedReq hits
|
||||
system.cpu.dcache.ReadReq_accesses 20425513 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.dcache.ReadReq_avg_miss_latency 30386.330224 # average ReadReq miss latency
|
||||
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 20952.491225 # average ReadReq mshr miss latency
|
||||
system.cpu.dcache.ReadReq_hits 20275869 # number of ReadReq hits
|
||||
system.cpu.dcache.ReadReq_miss_latency 4547132000 # number of ReadReq miss cycles
|
||||
system.cpu.dcache.ReadReq_miss_rate 0.007326 # miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_misses 149644 # number of ReadReq misses
|
||||
system.cpu.dcache.ReadReq_mshr_hits 88108 # number of ReadReq MSHR hits
|
||||
system.cpu.dcache.ReadReq_mshr_miss_latency 1289332500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.dcache.ReadReq_mshr_miss_rate 0.003013 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_mshr_misses 61536 # number of ReadReq MSHR misses
|
||||
system.cpu.dcache.ReadReq_accesses 20447523 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.dcache.ReadReq_avg_miss_latency 30372.255855 # average ReadReq miss latency
|
||||
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 20950.835512 # average ReadReq mshr miss latency
|
||||
system.cpu.dcache.ReadReq_hits 20297704 # number of ReadReq hits
|
||||
system.cpu.dcache.ReadReq_miss_latency 4550341000 # number of ReadReq miss cycles
|
||||
system.cpu.dcache.ReadReq_miss_rate 0.007327 # miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_misses 149819 # number of ReadReq misses
|
||||
system.cpu.dcache.ReadReq_mshr_hits 88240 # number of ReadReq MSHR hits
|
||||
system.cpu.dcache.ReadReq_mshr_miss_latency 1290131500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.dcache.ReadReq_mshr_miss_rate 0.003012 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_mshr_misses 61579 # number of ReadReq MSHR misses
|
||||
system.cpu.dcache.WriteReq_accesses 14613377 # number of WriteReq accesses(hits+misses)
|
||||
system.cpu.dcache.WriteReq_avg_miss_latency 32256.481584 # average WriteReq miss latency
|
||||
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 35750.692621 # average WriteReq mshr miss latency
|
||||
system.cpu.dcache.WriteReq_hits 13563056 # number of WriteReq hits
|
||||
system.cpu.dcache.WriteReq_miss_latency 33879659994 # number of WriteReq miss cycles
|
||||
system.cpu.dcache.WriteReq_miss_rate 0.071874 # miss rate for WriteReq accesses
|
||||
system.cpu.dcache.WriteReq_misses 1050321 # number of WriteReq misses
|
||||
system.cpu.dcache.WriteReq_mshr_hits 900532 # number of WriteReq MSHR hits
|
||||
system.cpu.dcache.WriteReq_mshr_miss_latency 5355060497 # number of WriteReq MSHR miss cycles
|
||||
system.cpu.dcache.WriteReq_avg_miss_latency 32253.546396 # average WriteReq miss latency
|
||||
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 35751.235092 # average WriteReq mshr miss latency
|
||||
system.cpu.dcache.WriteReq_hits 13562946 # number of WriteReq hits
|
||||
system.cpu.dcache.WriteReq_miss_latency 33880124994 # number of WriteReq miss cycles
|
||||
system.cpu.dcache.WriteReq_miss_rate 0.071881 # miss rate for WriteReq accesses
|
||||
system.cpu.dcache.WriteReq_misses 1050431 # number of WriteReq misses
|
||||
system.cpu.dcache.WriteReq_mshr_hits 900647 # number of WriteReq MSHR hits
|
||||
system.cpu.dcache.WriteReq_mshr_miss_latency 5354962997 # number of WriteReq MSHR miss cycles
|
||||
system.cpu.dcache.WriteReq_mshr_miss_rate 0.010250 # mshr miss rate for WriteReq accesses
|
||||
system.cpu.dcache.WriteReq_mshr_misses 149789 # number of WriteReq MSHR misses
|
||||
system.cpu.dcache.avg_blocked_cycles::no_mshrs 3166.333333 # average number of cycles each access was blocked
|
||||
system.cpu.dcache.WriteReq_mshr_misses 149784 # number of WriteReq MSHR misses
|
||||
system.cpu.dcache.avg_blocked_cycles::no_mshrs 3083 # average number of cycles each access was blocked
|
||||
system.cpu.dcache.avg_blocked_cycles::no_targets 27000 # average number of cycles each access was blocked
|
||||
system.cpu.dcache.avg_refs 165.103737 # Average number of references to valid blocks.
|
||||
system.cpu.dcache.avg_refs 165.176300 # Average number of references to valid blocks.
|
||||
system.cpu.dcache.blocked::no_mshrs 6 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked::no_targets 1 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked_cycles::no_mshrs 18998 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked_cycles::no_mshrs 18498 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked_cycles::no_targets 27000 # number of cycles access was blocked
|
||||
system.cpu.dcache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.dcache.demand_accesses 35038890 # number of demand (read+write) accesses
|
||||
system.cpu.dcache.demand_avg_miss_latency 32023.260673 # average overall miss latency
|
||||
system.cpu.dcache.demand_avg_mshr_miss_latency 31441.585222 # average overall mshr miss latency
|
||||
system.cpu.dcache.demand_hits 33838925 # number of demand (read+write) hits
|
||||
system.cpu.dcache.demand_miss_latency 38426791994 # number of demand (read+write) miss cycles
|
||||
system.cpu.dcache.demand_miss_rate 0.034247 # miss rate for demand accesses
|
||||
system.cpu.dcache.demand_misses 1199965 # number of demand (read+write) misses
|
||||
system.cpu.dcache.demand_mshr_hits 988640 # number of demand (read+write) MSHR hits
|
||||
system.cpu.dcache.demand_mshr_miss_latency 6644392997 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.dcache.demand_mshr_miss_rate 0.006031 # mshr miss rate for demand accesses
|
||||
system.cpu.dcache.demand_mshr_misses 211325 # number of demand (read+write) MSHR misses
|
||||
system.cpu.dcache.demand_accesses 35060900 # number of demand (read+write) accesses
|
||||
system.cpu.dcache.demand_avg_miss_latency 32018.717762 # average overall miss latency
|
||||
system.cpu.dcache.demand_avg_mshr_miss_latency 31439.251416 # average overall mshr miss latency
|
||||
system.cpu.dcache.demand_hits 33860650 # number of demand (read+write) hits
|
||||
system.cpu.dcache.demand_miss_latency 38430465994 # number of demand (read+write) miss cycles
|
||||
system.cpu.dcache.demand_miss_rate 0.034233 # miss rate for demand accesses
|
||||
system.cpu.dcache.demand_misses 1200250 # number of demand (read+write) misses
|
||||
system.cpu.dcache.demand_mshr_hits 988887 # number of demand (read+write) MSHR hits
|
||||
system.cpu.dcache.demand_mshr_miss_latency 6645094497 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.dcache.demand_mshr_miss_rate 0.006028 # mshr miss rate for demand accesses
|
||||
system.cpu.dcache.demand_mshr_misses 211363 # number of demand (read+write) MSHR misses
|
||||
system.cpu.dcache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.dcache.occ_%::0 0.995440 # Average percentage of cache occupancy
|
||||
system.cpu.dcache.occ_blocks::0 4077.324152 # Average occupied blocks per context
|
||||
system.cpu.dcache.overall_accesses 35038890 # number of overall (read+write) accesses
|
||||
system.cpu.dcache.overall_avg_miss_latency 32023.260673 # average overall miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_miss_latency 31441.585222 # average overall mshr miss latency
|
||||
system.cpu.dcache.occ_%::0 0.995485 # Average percentage of cache occupancy
|
||||
system.cpu.dcache.occ_blocks::0 4077.505020 # Average occupied blocks per context
|
||||
system.cpu.dcache.overall_accesses 35060900 # number of overall (read+write) accesses
|
||||
system.cpu.dcache.overall_avg_miss_latency 32018.717762 # average overall miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_miss_latency 31439.251416 # average overall mshr miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.dcache.overall_hits 33838925 # number of overall hits
|
||||
system.cpu.dcache.overall_miss_latency 38426791994 # number of overall miss cycles
|
||||
system.cpu.dcache.overall_miss_rate 0.034247 # miss rate for overall accesses
|
||||
system.cpu.dcache.overall_misses 1199965 # number of overall misses
|
||||
system.cpu.dcache.overall_mshr_hits 988640 # number of overall MSHR hits
|
||||
system.cpu.dcache.overall_mshr_miss_latency 6644392997 # number of overall MSHR miss cycles
|
||||
system.cpu.dcache.overall_mshr_miss_rate 0.006031 # mshr miss rate for overall accesses
|
||||
system.cpu.dcache.overall_mshr_misses 211325 # number of overall MSHR misses
|
||||
system.cpu.dcache.overall_hits 33860650 # number of overall hits
|
||||
system.cpu.dcache.overall_miss_latency 38430465994 # number of overall miss cycles
|
||||
system.cpu.dcache.overall_miss_rate 0.034233 # miss rate for overall accesses
|
||||
system.cpu.dcache.overall_misses 1200250 # number of overall misses
|
||||
system.cpu.dcache.overall_mshr_hits 988887 # number of overall MSHR hits
|
||||
system.cpu.dcache.overall_mshr_miss_latency 6645094497 # number of overall MSHR miss cycles
|
||||
system.cpu.dcache.overall_mshr_miss_rate 0.006028 # mshr miss rate for overall accesses
|
||||
system.cpu.dcache.overall_mshr_misses 211363 # number of overall MSHR misses
|
||||
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
||||
system.cpu.dcache.replacements 200933 # number of replacements
|
||||
system.cpu.dcache.sampled_refs 205029 # Sample count of references to valid blocks.
|
||||
system.cpu.dcache.replacements 200975 # number of replacements
|
||||
system.cpu.dcache.sampled_refs 205071 # Sample count of references to valid blocks.
|
||||
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.dcache.tagsinuse 4077.324152 # Cycle average of tags in use
|
||||
system.cpu.dcache.total_refs 33851054 # Total number of references to valid blocks.
|
||||
system.cpu.dcache.warmup_cycle 183223000 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.dcache.writebacks 147760 # number of writebacks
|
||||
system.cpu.decode.DECODE:BlockedCycles 3553993 # Number of cycles decode is blocked
|
||||
system.cpu.decode.DECODE:BranchMispred 95125 # Number of times decode detected a branch misprediction
|
||||
system.cpu.decode.DECODE:BranchResolved 3655575 # Number of times decode resolved a branch
|
||||
system.cpu.decode.DECODE:DecodedInsts 101758318 # Number of instructions handled by decode
|
||||
system.cpu.decode.DECODE:IdleCycles 28531763 # Number of cycles decode is idle
|
||||
system.cpu.decode.DECODE:RunCycles 19520694 # Number of cycles decode is running
|
||||
system.cpu.decode.DECODE:SquashCycles 1290101 # Number of cycles decode is squashing
|
||||
system.cpu.decode.DECODE:SquashedInsts 284696 # Number of squashed instructions handled by decode
|
||||
system.cpu.decode.DECODE:UnblockCycles 144719 # Number of cycles decode is unblocking
|
||||
system.cpu.dtb.data_accesses 36599689 # DTB accesses
|
||||
system.cpu.dtb.data_acv 39 # DTB access violations
|
||||
system.cpu.dtb.data_hits 36425481 # DTB hits
|
||||
system.cpu.dtb.data_misses 174208 # DTB misses
|
||||
system.cpu.dcache.tagsinuse 4077.505020 # Cycle average of tags in use
|
||||
system.cpu.dcache.total_refs 33872869 # Total number of references to valid blocks.
|
||||
system.cpu.dcache.warmup_cycle 182118000 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.dcache.writebacks 147751 # number of writebacks
|
||||
system.cpu.decode.DECODE:BlockedCycles 3544786 # Number of cycles decode is blocked
|
||||
system.cpu.decode.DECODE:BranchMispred 96141 # Number of times decode detected a branch misprediction
|
||||
system.cpu.decode.DECODE:BranchResolved 3662025 # Number of times decode resolved a branch
|
||||
system.cpu.decode.DECODE:DecodedInsts 101883380 # Number of instructions handled by decode
|
||||
system.cpu.decode.DECODE:IdleCycles 28549595 # Number of cycles decode is idle
|
||||
system.cpu.decode.DECODE:RunCycles 19586782 # Number of cycles decode is running
|
||||
system.cpu.decode.DECODE:SquashCycles 1306643 # Number of cycles decode is squashing
|
||||
system.cpu.decode.DECODE:SquashedInsts 281833 # Number of squashed instructions handled by decode
|
||||
system.cpu.decode.DECODE:UnblockCycles 145869 # Number of cycles decode is unblocking
|
||||
system.cpu.dtb.data_accesses 36634667 # DTB accesses
|
||||
system.cpu.dtb.data_acv 32 # DTB access violations
|
||||
system.cpu.dtb.data_hits 36459913 # DTB hits
|
||||
system.cpu.dtb.data_misses 174754 # DTB misses
|
||||
system.cpu.dtb.fetch_accesses 0 # ITB accesses
|
||||
system.cpu.dtb.fetch_acv 0 # ITB acv
|
||||
system.cpu.dtb.fetch_hits 0 # ITB hits
|
||||
system.cpu.dtb.fetch_misses 0 # ITB misses
|
||||
system.cpu.dtb.read_accesses 21541288 # DTB read accesses
|
||||
system.cpu.dtb.read_acv 37 # DTB read access violations
|
||||
system.cpu.dtb.read_hits 21383020 # DTB read hits
|
||||
system.cpu.dtb.read_misses 158268 # DTB read misses
|
||||
system.cpu.dtb.write_accesses 15058401 # DTB write accesses
|
||||
system.cpu.dtb.write_acv 2 # DTB write access violations
|
||||
system.cpu.dtb.write_hits 15042461 # DTB write hits
|
||||
system.cpu.dtb.write_misses 15940 # DTB write misses
|
||||
system.cpu.fetch.Branches 16249463 # Number of branches that fetch encountered
|
||||
system.cpu.fetch.CacheLines 13386072 # Number of cache lines fetched
|
||||
system.cpu.fetch.Cycles 33247230 # Number of cycles fetch has run and was not squashing or blocked
|
||||
system.cpu.fetch.IcacheSquashes 153162 # Number of outstanding Icache misses that were squashed
|
||||
system.cpu.fetch.Insts 103308065 # Number of instructions fetch has processed
|
||||
system.cpu.fetch.SquashCycles 567637 # Number of cycles fetch has spent squashing
|
||||
system.cpu.fetch.branchRate 0.299421 # Number of branch fetches per cycle
|
||||
system.cpu.fetch.icacheStallCycles 13386072 # Number of cycles fetch is stalled on an Icache miss
|
||||
system.cpu.fetch.predictedBranches 9981179 # Number of branches that fetch has predicted taken
|
||||
system.cpu.fetch.rate 1.903609 # Number of inst fetches per cycle
|
||||
system.cpu.fetch.rateDist::samples 53041270 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::mean 1.947692 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::stdev 2.940902 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.dtb.read_accesses 21560876 # DTB read accesses
|
||||
system.cpu.dtb.read_acv 29 # DTB read access violations
|
||||
system.cpu.dtb.read_hits 21402283 # DTB read hits
|
||||
system.cpu.dtb.read_misses 158593 # DTB read misses
|
||||
system.cpu.dtb.write_accesses 15073791 # DTB write accesses
|
||||
system.cpu.dtb.write_acv 3 # DTB write access violations
|
||||
system.cpu.dtb.write_hits 15057630 # DTB write hits
|
||||
system.cpu.dtb.write_misses 16161 # DTB write misses
|
||||
system.cpu.fetch.Branches 16273288 # Number of branches that fetch encountered
|
||||
system.cpu.fetch.CacheLines 13390069 # Number of cache lines fetched
|
||||
system.cpu.fetch.Cycles 33318554 # Number of cycles fetch has run and was not squashing or blocked
|
||||
system.cpu.fetch.IcacheSquashes 152706 # Number of outstanding Icache misses that were squashed
|
||||
system.cpu.fetch.Insts 103441312 # Number of instructions fetch has processed
|
||||
system.cpu.fetch.SquashCycles 571617 # Number of cycles fetch has spent squashing
|
||||
system.cpu.fetch.branchRate 0.299392 # Number of branch fetches per cycle
|
||||
system.cpu.fetch.icacheStallCycles 13390069 # Number of cycles fetch is stalled on an Icache miss
|
||||
system.cpu.fetch.predictedBranches 10011914 # Number of branches that fetch has predicted taken
|
||||
system.cpu.fetch.rate 1.903087 # Number of inst fetches per cycle
|
||||
system.cpu.fetch.rateDist::samples 53133675 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::mean 1.946813 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::stdev 2.939021 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::0-1 33206277 62.60% 62.60% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::1-2 1871594 3.53% 66.13% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::2-3 1529415 2.88% 69.02% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::3-4 1809626 3.41% 72.43% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::4-5 3985239 7.51% 79.94% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::5-6 1867239 3.52% 83.46% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::6-7 695846 1.31% 84.77% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::7-8 1111736 2.10% 86.87% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::8 6964298 13.13% 100.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::0-1 33232285 62.54% 62.54% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::1-2 1906283 3.59% 66.13% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::2-3 1507954 2.84% 68.97% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::3-4 1896878 3.57% 72.54% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::4-5 3940139 7.42% 79.96% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::5-6 1882924 3.54% 83.50% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::6-7 690153 1.30% 84.80% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::7-8 1104079 2.08% 86.88% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::8 6972980 13.12% 100.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::total 53041270 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.icache.ReadReq_accesses 13386072 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.icache.ReadReq_avg_miss_latency 9527.179672 # average ReadReq miss latency
|
||||
system.cpu.icache.ReadReq_avg_mshr_miss_latency 6037.865388 # average ReadReq mshr miss latency
|
||||
system.cpu.icache.ReadReq_hits 13297366 # number of ReadReq hits
|
||||
system.cpu.icache.ReadReq_miss_latency 845118000 # number of ReadReq miss cycles
|
||||
system.cpu.icache.ReadReq_miss_rate 0.006627 # miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_misses 88706 # number of ReadReq misses
|
||||
system.cpu.icache.ReadReq_mshr_hits 2770 # number of ReadReq MSHR hits
|
||||
system.cpu.icache.ReadReq_mshr_miss_latency 518870000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.icache.ReadReq_mshr_miss_rate 0.006420 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_mshr_misses 85936 # number of ReadReq MSHR misses
|
||||
system.cpu.fetch.rateDist::total 53133675 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.icache.ReadReq_accesses 13390069 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.icache.ReadReq_avg_miss_latency 9552.030813 # average ReadReq miss latency
|
||||
system.cpu.icache.ReadReq_avg_mshr_miss_latency 6056.454886 # average ReadReq mshr miss latency
|
||||
system.cpu.icache.ReadReq_hits 13301016 # number of ReadReq hits
|
||||
system.cpu.icache.ReadReq_miss_latency 850637000 # number of ReadReq miss cycles
|
||||
system.cpu.icache.ReadReq_miss_rate 0.006651 # miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_misses 89053 # number of ReadReq misses
|
||||
system.cpu.icache.ReadReq_mshr_hits 2816 # number of ReadReq MSHR hits
|
||||
system.cpu.icache.ReadReq_mshr_miss_latency 522290500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.icache.ReadReq_mshr_miss_rate 0.006440 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_mshr_misses 86237 # number of ReadReq MSHR misses
|
||||
system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
||||
system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
|
||||
system.cpu.icache.avg_refs 154.737488 # Average number of references to valid blocks.
|
||||
system.cpu.icache.avg_refs 154.239714 # Average number of references to valid blocks.
|
||||
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.icache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.icache.demand_accesses 13386072 # number of demand (read+write) accesses
|
||||
system.cpu.icache.demand_avg_miss_latency 9527.179672 # average overall miss latency
|
||||
system.cpu.icache.demand_avg_mshr_miss_latency 6037.865388 # average overall mshr miss latency
|
||||
system.cpu.icache.demand_hits 13297366 # number of demand (read+write) hits
|
||||
system.cpu.icache.demand_miss_latency 845118000 # number of demand (read+write) miss cycles
|
||||
system.cpu.icache.demand_miss_rate 0.006627 # miss rate for demand accesses
|
||||
system.cpu.icache.demand_misses 88706 # number of demand (read+write) misses
|
||||
system.cpu.icache.demand_mshr_hits 2770 # number of demand (read+write) MSHR hits
|
||||
system.cpu.icache.demand_mshr_miss_latency 518870000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.icache.demand_mshr_miss_rate 0.006420 # mshr miss rate for demand accesses
|
||||
system.cpu.icache.demand_mshr_misses 85936 # number of demand (read+write) MSHR misses
|
||||
system.cpu.icache.demand_accesses 13390069 # number of demand (read+write) accesses
|
||||
system.cpu.icache.demand_avg_miss_latency 9552.030813 # average overall miss latency
|
||||
system.cpu.icache.demand_avg_mshr_miss_latency 6056.454886 # average overall mshr miss latency
|
||||
system.cpu.icache.demand_hits 13301016 # number of demand (read+write) hits
|
||||
system.cpu.icache.demand_miss_latency 850637000 # number of demand (read+write) miss cycles
|
||||
system.cpu.icache.demand_miss_rate 0.006651 # miss rate for demand accesses
|
||||
system.cpu.icache.demand_misses 89053 # number of demand (read+write) misses
|
||||
system.cpu.icache.demand_mshr_hits 2816 # number of demand (read+write) MSHR hits
|
||||
system.cpu.icache.demand_mshr_miss_latency 522290500 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.icache.demand_mshr_miss_rate 0.006440 # mshr miss rate for demand accesses
|
||||
system.cpu.icache.demand_mshr_misses 86237 # number of demand (read+write) MSHR misses
|
||||
system.cpu.icache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.icache.occ_%::0 0.936032 # Average percentage of cache occupancy
|
||||
system.cpu.icache.occ_blocks::0 1916.994169 # Average occupied blocks per context
|
||||
system.cpu.icache.overall_accesses 13386072 # number of overall (read+write) accesses
|
||||
system.cpu.icache.overall_avg_miss_latency 9527.179672 # average overall miss latency
|
||||
system.cpu.icache.overall_avg_mshr_miss_latency 6037.865388 # average overall mshr miss latency
|
||||
system.cpu.icache.occ_%::0 0.936831 # Average percentage of cache occupancy
|
||||
system.cpu.icache.occ_blocks::0 1918.630870 # Average occupied blocks per context
|
||||
system.cpu.icache.overall_accesses 13390069 # number of overall (read+write) accesses
|
||||
system.cpu.icache.overall_avg_miss_latency 9552.030813 # average overall miss latency
|
||||
system.cpu.icache.overall_avg_mshr_miss_latency 6056.454886 # average overall mshr miss latency
|
||||
system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.icache.overall_hits 13297366 # number of overall hits
|
||||
system.cpu.icache.overall_miss_latency 845118000 # number of overall miss cycles
|
||||
system.cpu.icache.overall_miss_rate 0.006627 # miss rate for overall accesses
|
||||
system.cpu.icache.overall_misses 88706 # number of overall misses
|
||||
system.cpu.icache.overall_mshr_hits 2770 # number of overall MSHR hits
|
||||
system.cpu.icache.overall_mshr_miss_latency 518870000 # number of overall MSHR miss cycles
|
||||
system.cpu.icache.overall_mshr_miss_rate 0.006420 # mshr miss rate for overall accesses
|
||||
system.cpu.icache.overall_mshr_misses 85936 # number of overall MSHR misses
|
||||
system.cpu.icache.overall_hits 13301016 # number of overall hits
|
||||
system.cpu.icache.overall_miss_latency 850637000 # number of overall miss cycles
|
||||
system.cpu.icache.overall_miss_rate 0.006651 # miss rate for overall accesses
|
||||
system.cpu.icache.overall_misses 89053 # number of overall misses
|
||||
system.cpu.icache.overall_mshr_hits 2816 # number of overall MSHR hits
|
||||
system.cpu.icache.overall_mshr_miss_latency 522290500 # number of overall MSHR miss cycles
|
||||
system.cpu.icache.overall_mshr_miss_rate 0.006440 # mshr miss rate for overall accesses
|
||||
system.cpu.icache.overall_mshr_misses 86237 # number of overall MSHR misses
|
||||
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
||||
system.cpu.icache.replacements 83888 # number of replacements
|
||||
system.cpu.icache.sampled_refs 85935 # Sample count of references to valid blocks.
|
||||
system.cpu.icache.replacements 84189 # number of replacements
|
||||
system.cpu.icache.sampled_refs 86236 # Sample count of references to valid blocks.
|
||||
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.icache.tagsinuse 1916.994169 # Cycle average of tags in use
|
||||
system.cpu.icache.total_refs 13297366 # Total number of references to valid blocks.
|
||||
system.cpu.icache.tagsinuse 1918.630870 # Cycle average of tags in use
|
||||
system.cpu.icache.total_refs 13301016 # Total number of references to valid blocks.
|
||||
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.icache.writebacks 0 # number of writebacks
|
||||
system.cpu.idleCycles 1228320 # Total number of cycles that the CPU has spent unscheduled due to idling
|
||||
system.cpu.iew.EXEC:branches 14745486 # Number of branches executed
|
||||
system.cpu.iew.EXEC:nop 9395656 # number of nop insts executed
|
||||
system.cpu.iew.EXEC:rate 1.562957 # Inst execution rate
|
||||
system.cpu.iew.EXEC:refs 36941993 # number of memory reference insts executed
|
||||
system.cpu.iew.EXEC:stores 15291392 # Number of stores executed
|
||||
system.cpu.idleCycles 1220817 # Total number of cycles that the CPU has spent unscheduled due to idling
|
||||
system.cpu.iew.EXEC:branches 14763362 # Number of branches executed
|
||||
system.cpu.iew.EXEC:nop 9403936 # number of nop insts executed
|
||||
system.cpu.iew.EXEC:rate 1.562245 # Inst execution rate
|
||||
system.cpu.iew.EXEC:refs 36977571 # number of memory reference insts executed
|
||||
system.cpu.iew.EXEC:stores 15306943 # Number of stores executed
|
||||
system.cpu.iew.EXEC:swp 0 # number of swp insts executed
|
||||
system.cpu.iew.WB:consumers 42302279 # num instructions consuming a value
|
||||
system.cpu.iew.WB:count 84351875 # cumulative count of insts written-back
|
||||
system.cpu.iew.WB:fanout 0.765845 # average fanout of values written-back
|
||||
system.cpu.iew.WB:consumers 42200934 # num instructions consuming a value
|
||||
system.cpu.iew.WB:count 84440980 # cumulative count of insts written-back
|
||||
system.cpu.iew.WB:fanout 0.765693 # average fanout of values written-back
|
||||
system.cpu.iew.WB:penalized 0 # number of instrctions required to write to 'other' IQ
|
||||
system.cpu.iew.WB:penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
|
||||
system.cpu.iew.WB:producers 32396987 # num instructions producing a value
|
||||
system.cpu.iew.WB:rate 1.554312 # insts written-back per cycle
|
||||
system.cpu.iew.WB:sent 84585274 # cumulative count of insts sent to commit
|
||||
system.cpu.iew.branchMispredicts 398232 # Number of branch mispredicts detected at execute
|
||||
system.cpu.iew.iewBlockCycles 627293 # Number of cycles IEW is blocking
|
||||
system.cpu.iew.iewDispLoadInsts 23001213 # Number of dispatched load instructions
|
||||
system.cpu.iew.iewDispNonSpecInsts 5004 # Number of dispatched non-speculative instructions
|
||||
system.cpu.iew.iewDispSquashedInsts 362338 # Number of squashed instructions skipped by dispatch
|
||||
system.cpu.iew.iewDispStoreInsts 16328872 # Number of dispatched store instructions
|
||||
system.cpu.iew.iewDispatchedInsts 98972097 # Number of instructions dispatched to IQ
|
||||
system.cpu.iew.iewExecLoadInsts 21650601 # Number of load instructions executed
|
||||
system.cpu.iew.iewExecSquashedInsts 525286 # Number of squashed instructions skipped in execute
|
||||
system.cpu.iew.iewExecutedInsts 84821059 # Number of executed instructions
|
||||
system.cpu.iew.iewIQFullEvents 11758 # Number of times the IQ has become full, causing a stall
|
||||
system.cpu.iew.WB:producers 32312963 # num instructions producing a value
|
||||
system.cpu.iew.WB:rate 1.553523 # insts written-back per cycle
|
||||
system.cpu.iew.WB:sent 84676788 # cumulative count of insts sent to commit
|
||||
system.cpu.iew.branchMispredicts 400577 # Number of branch mispredicts detected at execute
|
||||
system.cpu.iew.iewBlockCycles 625766 # Number of cycles IEW is blocking
|
||||
system.cpu.iew.iewDispLoadInsts 23022182 # Number of dispatched load instructions
|
||||
system.cpu.iew.iewDispNonSpecInsts 5008 # Number of dispatched non-speculative instructions
|
||||
system.cpu.iew.iewDispSquashedInsts 344811 # Number of squashed instructions skipped by dispatch
|
||||
system.cpu.iew.iewDispStoreInsts 16353481 # Number of dispatched store instructions
|
||||
system.cpu.iew.iewDispatchedInsts 99092373 # Number of instructions dispatched to IQ
|
||||
system.cpu.iew.iewExecLoadInsts 21670628 # Number of load instructions executed
|
||||
system.cpu.iew.iewExecSquashedInsts 531948 # Number of squashed instructions skipped in execute
|
||||
system.cpu.iew.iewExecutedInsts 84915051 # Number of executed instructions
|
||||
system.cpu.iew.iewIQFullEvents 11175 # Number of times the IQ has become full, causing a stall
|
||||
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
|
||||
system.cpu.iew.iewLSQFullEvents 8922 # Number of times the LSQ has become full, causing a stall
|
||||
system.cpu.iew.iewSquashCycles 1290101 # Number of cycles IEW is squashing
|
||||
system.cpu.iew.iewUnblockCycles 44031 # Number of cycles IEW is unblocking
|
||||
system.cpu.iew.iewLSQFullEvents 9016 # Number of times the LSQ has become full, causing a stall
|
||||
system.cpu.iew.iewSquashCycles 1306643 # Number of cycles IEW is squashing
|
||||
system.cpu.iew.iewUnblockCycles 43564 # Number of cycles IEW is unblocking
|
||||
system.cpu.iew.lsq.thread.0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
|
||||
system.cpu.iew.lsq.thread.0.cacheBlocked 31 # Number of times an access to memory failed due to the cache being blocked
|
||||
system.cpu.iew.lsq.thread.0.forwLoads 956127 # Number of loads that had data forwarded from stores
|
||||
system.cpu.iew.lsq.thread.0.ignoredResponses 709 # Number of memory responses ignored because the instruction is squashed
|
||||
system.cpu.iew.lsq.thread.0.forwLoads 953335 # Number of loads that had data forwarded from stores
|
||||
system.cpu.iew.lsq.thread.0.ignoredResponses 730 # Number of memory responses ignored because the instruction is squashed
|
||||
system.cpu.iew.lsq.thread.0.invAddrLoads 0 # Number of loads ignored due to an invalid address
|
||||
system.cpu.iew.lsq.thread.0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
|
||||
system.cpu.iew.lsq.thread.0.memOrderViolation 16859 # Number of memory ordering violations
|
||||
system.cpu.iew.lsq.thread.0.rescheduledLoads 1313 # Number of loads that were rescheduled
|
||||
system.cpu.iew.lsq.thread.0.squashedLoads 2621814 # Number of loads squashed
|
||||
system.cpu.iew.lsq.thread.0.squashedStores 1484253 # Number of stores squashed
|
||||
system.cpu.iew.memOrderViolationEvents 16859 # Number of memory order violations
|
||||
system.cpu.iew.predictedNotTakenIncorrect 106828 # Number of branches that were predicted not taken incorrectly
|
||||
system.cpu.iew.predictedTakenIncorrect 291404 # Number of branches that were predicted taken incorrectly
|
||||
system.cpu.ipc 1.466600 # IPC: Instructions Per Cycle
|
||||
system.cpu.ipc_total 1.466600 # IPC: Total IPC of All Threads
|
||||
system.cpu.iew.lsq.thread.0.memOrderViolation 19282 # Number of memory ordering violations
|
||||
system.cpu.iew.lsq.thread.0.rescheduledLoads 1358 # Number of loads that were rescheduled
|
||||
system.cpu.iew.lsq.thread.0.squashedLoads 2642783 # Number of loads squashed
|
||||
system.cpu.iew.lsq.thread.0.squashedStores 1508862 # Number of stores squashed
|
||||
system.cpu.iew.memOrderViolationEvents 19282 # Number of memory order violations
|
||||
system.cpu.iew.predictedNotTakenIncorrect 131988 # Number of branches that were predicted not taken incorrectly
|
||||
system.cpu.iew.predictedTakenIncorrect 268589 # Number of branches that were predicted taken incorrectly
|
||||
system.cpu.ipc 1.464309 # IPC: Instructions Per Cycle
|
||||
system.cpu.ipc_total 1.464309 # IPC: Total IPC of All Threads
|
||||
system.cpu.iq.ISSUE:FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntAlu 47898565 56.12% 56.12% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntMult 42953 0.05% 56.17% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntAlu 47956060 56.12% 56.12% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntMult 42959 0.05% 56.17% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntDiv 0 0.00% 56.17% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatAdd 121655 0.14% 56.32% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCmp 88 0.00% 56.32% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCvt 122104 0.14% 56.46% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatMult 53 0.00% 56.46% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatDiv 38535 0.05% 56.50% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatSqrt 0 0.00% 56.50% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemRead 21753622 25.49% 81.99% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemWrite 15368770 18.01% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatAdd 122263 0.14% 56.32% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCmp 86 0.00% 56.32% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCvt 122397 0.14% 56.46% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatMult 52 0.00% 56.46% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatDiv 38515 0.05% 56.51% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatSqrt 0 0.00% 56.51% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemRead 21777529 25.49% 81.99% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemWrite 15387138 18.01% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::total 85346345 # Type of FU issued
|
||||
system.cpu.iq.ISSUE:fu_busy_cnt 979640 # FU busy when requested
|
||||
system.cpu.iq.ISSUE:fu_busy_rate 0.011478 # FU busy rate (busy events/executed inst)
|
||||
system.cpu.iq.ISSUE:FU_type_0::total 85446999 # Type of FU issued
|
||||
system.cpu.iq.ISSUE:fu_busy_cnt 982918 # FU busy when requested
|
||||
system.cpu.iq.ISSUE:fu_busy_rate 0.011503 # FU busy rate (busy events/executed inst)
|
||||
system.cpu.iq.ISSUE:fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntAlu 97100 9.91% 9.91% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntMult 0 0.00% 9.91% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntDiv 0 0.00% 9.91% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatAdd 0 0.00% 9.91% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCmp 0 0.00% 9.91% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCvt 0 0.00% 9.91% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatMult 0 0.00% 9.91% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatDiv 0 0.00% 9.91% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatSqrt 0 0.00% 9.91% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemRead 470602 48.04% 57.95% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemWrite 411938 42.05% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntAlu 100696 10.24% 10.24% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntMult 0 0.00% 10.24% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntDiv 0 0.00% 10.24% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatAdd 0 0.00% 10.24% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCmp 0 0.00% 10.24% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCvt 0 0.00% 10.24% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatMult 0 0.00% 10.24% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatDiv 0 0.00% 10.24% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatSqrt 0 0.00% 10.24% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemRead 446429 45.42% 55.66% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemWrite 435793 44.34% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::samples 53041270 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::mean 1.609055 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::stdev 1.711333 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::samples 53133675 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::mean 1.608151 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::stdev 1.716289 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::0-1 17563410 33.11% 33.11% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::1-2 13937999 26.28% 59.39% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::2-3 8266125 15.58% 74.97% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::3-4 4784809 9.02% 84.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::4-5 4627568 8.72% 92.72% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::5-6 2066740 3.90% 96.62% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::6-7 1112374 2.10% 98.71% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::7-8 454507 0.86% 99.57% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::8 227738 0.43% 100.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::0-1 17599811 33.12% 33.12% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::1-2 14135768 26.60% 59.73% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::2-3 8101815 15.25% 74.98% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::3-4 4767583 8.97% 83.95% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::4-5 4587960 8.63% 92.58% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::5-6 2114458 3.98% 96.56% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::6-7 1132800 2.13% 98.69% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::7-8 463918 0.87% 99.57% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::8 229562 0.43% 100.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::min_value 0 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::max_value 8 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::total 53041270 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:rate 1.572637 # Inst issue rate
|
||||
system.cpu.iq.iqInstsAdded 89571437 # Number of instructions added to the IQ (excludes non-spec)
|
||||
system.cpu.iq.iqInstsIssued 85346345 # Number of instructions issued
|
||||
system.cpu.iq.iqNonSpecInstsAdded 5004 # Number of non-speculative instructions added to the IQ
|
||||
system.cpu.iq.iqSquashedInstsExamined 9777311 # Number of squashed instructions iterated over during squash; mainly for profiling
|
||||
system.cpu.iq.iqSquashedInstsIssued 49841 # Number of squashed instructions issued
|
||||
system.cpu.iq.iqSquashedNonSpecRemoved 421 # Number of squashed non-spec instructions that were removed
|
||||
system.cpu.iq.iqSquashedOperandsExamined 6793875 # Number of squashed operands that are examined and possibly removed from graph
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::total 53133675 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:rate 1.572032 # Inst issue rate
|
||||
system.cpu.iq.iqInstsAdded 89683429 # Number of instructions added to the IQ (excludes non-spec)
|
||||
system.cpu.iq.iqInstsIssued 85446999 # Number of instructions issued
|
||||
system.cpu.iq.iqNonSpecInstsAdded 5008 # Number of non-speculative instructions added to the IQ
|
||||
system.cpu.iq.iqSquashedInstsExamined 9879316 # Number of squashed instructions iterated over during squash; mainly for profiling
|
||||
system.cpu.iq.iqSquashedInstsIssued 48902 # Number of squashed instructions issued
|
||||
system.cpu.iq.iqSquashedNonSpecRemoved 425 # Number of squashed non-spec instructions that were removed
|
||||
system.cpu.iq.iqSquashedOperandsExamined 6828439 # Number of squashed operands that are examined and possibly removed from graph
|
||||
system.cpu.itb.data_accesses 0 # DTB accesses
|
||||
system.cpu.itb.data_acv 0 # DTB access violations
|
||||
system.cpu.itb.data_hits 0 # DTB hits
|
||||
system.cpu.itb.data_misses 0 # DTB misses
|
||||
system.cpu.itb.fetch_accesses 13412237 # ITB accesses
|
||||
system.cpu.itb.fetch_accesses 13417164 # ITB accesses
|
||||
system.cpu.itb.fetch_acv 0 # ITB acv
|
||||
system.cpu.itb.fetch_hits 13386072 # ITB hits
|
||||
system.cpu.itb.fetch_misses 26165 # ITB misses
|
||||
system.cpu.itb.fetch_hits 13390069 # ITB hits
|
||||
system.cpu.itb.fetch_misses 27095 # ITB misses
|
||||
system.cpu.itb.read_accesses 0 # DTB read accesses
|
||||
system.cpu.itb.read_acv 0 # DTB read access violations
|
||||
system.cpu.itb.read_hits 0 # DTB read hits
|
||||
|
@ -343,106 +343,106 @@ system.cpu.itb.write_accesses 0 # DT
|
|||
system.cpu.itb.write_acv 0 # DTB write access violations
|
||||
system.cpu.itb.write_hits 0 # DTB write hits
|
||||
system.cpu.itb.write_misses 0 # DTB write misses
|
||||
system.cpu.l2cache.ReadExReq_accesses 143494 # number of ReadExReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadExReq_avg_miss_latency 34337.379953 # average ReadExReq miss latency
|
||||
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31233.455754 # average ReadExReq mshr miss latency
|
||||
system.cpu.l2cache.ReadExReq_miss_latency 4927207999 # number of ReadExReq miss cycles
|
||||
system.cpu.l2cache.ReadExReq_accesses 143493 # number of ReadExReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadExReq_avg_miss_latency 34335.441443 # average ReadExReq miss latency
|
||||
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31231.837093 # average ReadExReq mshr miss latency
|
||||
system.cpu.l2cache.ReadExReq_miss_latency 4926895499 # number of ReadExReq miss cycles
|
||||
system.cpu.l2cache.ReadExReq_miss_rate 1 # miss rate for ReadExReq accesses
|
||||
system.cpu.l2cache.ReadExReq_misses 143494 # number of ReadExReq misses
|
||||
system.cpu.l2cache.ReadExReq_mshr_miss_latency 4481813500 # number of ReadExReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadExReq_misses 143493 # number of ReadExReq misses
|
||||
system.cpu.l2cache.ReadExReq_mshr_miss_latency 4481550000 # number of ReadExReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadExReq_mshr_miss_rate 1 # mshr miss rate for ReadExReq accesses
|
||||
system.cpu.l2cache.ReadExReq_mshr_misses 143494 # number of ReadExReq MSHR misses
|
||||
system.cpu.l2cache.ReadReq_accesses 147471 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadReq_avg_miss_latency 34138.973013 # average ReadReq miss latency
|
||||
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31034.569397 # average ReadReq mshr miss latency
|
||||
system.cpu.l2cache.ReadReq_hits 102894 # number of ReadReq hits
|
||||
system.cpu.l2cache.ReadReq_miss_latency 1521813000 # number of ReadReq miss cycles
|
||||
system.cpu.l2cache.ReadReq_miss_rate 0.302276 # miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_misses 44577 # number of ReadReq misses
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_latency 1383428000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_rate 0.302276 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_mshr_misses 44577 # number of ReadReq MSHR misses
|
||||
system.cpu.l2cache.UpgradeReq_accesses 6344 # number of UpgradeReq accesses(hits+misses)
|
||||
system.cpu.l2cache.UpgradeReq_avg_miss_latency 34041.535309 # average UpgradeReq miss latency
|
||||
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 31034.914880 # average UpgradeReq mshr miss latency
|
||||
system.cpu.l2cache.UpgradeReq_miss_latency 215959500 # number of UpgradeReq miss cycles
|
||||
system.cpu.l2cache.ReadExReq_mshr_misses 143493 # number of ReadExReq MSHR misses
|
||||
system.cpu.l2cache.ReadReq_accesses 147815 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadReq_avg_miss_latency 34139.493240 # average ReadReq miss latency
|
||||
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31035.309786 # average ReadReq mshr miss latency
|
||||
system.cpu.l2cache.ReadReq_hits 103139 # number of ReadReq hits
|
||||
system.cpu.l2cache.ReadReq_miss_latency 1525216000 # number of ReadReq miss cycles
|
||||
system.cpu.l2cache.ReadReq_miss_rate 0.302243 # miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_misses 44676 # number of ReadReq misses
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_latency 1386533500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_rate 0.302243 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_mshr_misses 44676 # number of ReadReq MSHR misses
|
||||
system.cpu.l2cache.UpgradeReq_accesses 6336 # number of UpgradeReq accesses(hits+misses)
|
||||
system.cpu.l2cache.UpgradeReq_avg_miss_latency 34034.485480 # average UpgradeReq miss latency
|
||||
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 31031.960227 # average UpgradeReq mshr miss latency
|
||||
system.cpu.l2cache.UpgradeReq_miss_latency 215642500 # number of UpgradeReq miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_miss_rate 1 # miss rate for UpgradeReq accesses
|
||||
system.cpu.l2cache.UpgradeReq_misses 6344 # number of UpgradeReq misses
|
||||
system.cpu.l2cache.UpgradeReq_mshr_miss_latency 196885500 # number of UpgradeReq MSHR miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_misses 6336 # number of UpgradeReq misses
|
||||
system.cpu.l2cache.UpgradeReq_mshr_miss_latency 196618500 # number of UpgradeReq MSHR miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_mshr_miss_rate 1 # mshr miss rate for UpgradeReq accesses
|
||||
system.cpu.l2cache.UpgradeReq_mshr_misses 6344 # number of UpgradeReq MSHR misses
|
||||
system.cpu.l2cache.Writeback_accesses 147760 # number of Writeback accesses(hits+misses)
|
||||
system.cpu.l2cache.Writeback_hits 147760 # number of Writeback hits
|
||||
system.cpu.l2cache.UpgradeReq_mshr_misses 6336 # number of UpgradeReq MSHR misses
|
||||
system.cpu.l2cache.Writeback_accesses 147751 # number of Writeback accesses(hits+misses)
|
||||
system.cpu.l2cache.Writeback_hits 147751 # number of Writeback hits
|
||||
system.cpu.l2cache.avg_blocked_cycles::no_mshrs 2000 # average number of cycles each access was blocked
|
||||
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
|
||||
system.cpu.l2cache.avg_refs 0.678680 # Average number of references to valid blocks.
|
||||
system.cpu.l2cache.avg_refs 0.679657 # Average number of references to valid blocks.
|
||||
system.cpu.l2cache.blocked::no_mshrs 1 # number of cycles access was blocked
|
||||
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.l2cache.blocked_cycles::no_mshrs 2000 # number of cycles access was blocked
|
||||
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.l2cache.demand_accesses 290965 # number of demand (read+write) accesses
|
||||
system.cpu.l2cache.demand_avg_miss_latency 34290.353106 # average overall miss latency
|
||||
system.cpu.l2cache.demand_avg_mshr_miss_latency 31186.315275 # average overall mshr miss latency
|
||||
system.cpu.l2cache.demand_hits 102894 # number of demand (read+write) hits
|
||||
system.cpu.l2cache.demand_miss_latency 6449020999 # number of demand (read+write) miss cycles
|
||||
system.cpu.l2cache.demand_miss_rate 0.646370 # miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_misses 188071 # number of demand (read+write) misses
|
||||
system.cpu.l2cache.demand_accesses 291308 # number of demand (read+write) accesses
|
||||
system.cpu.l2cache.demand_avg_miss_latency 34288.918467 # average overall miss latency
|
||||
system.cpu.l2cache.demand_avg_mshr_miss_latency 31185.176623 # average overall mshr miss latency
|
||||
system.cpu.l2cache.demand_hits 103139 # number of demand (read+write) hits
|
||||
system.cpu.l2cache.demand_miss_latency 6452111499 # number of demand (read+write) miss cycles
|
||||
system.cpu.l2cache.demand_miss_rate 0.645945 # miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_misses 188169 # number of demand (read+write) misses
|
||||
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
|
||||
system.cpu.l2cache.demand_mshr_miss_latency 5865241500 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.l2cache.demand_mshr_miss_rate 0.646370 # mshr miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_mshr_misses 188071 # number of demand (read+write) MSHR misses
|
||||
system.cpu.l2cache.demand_mshr_miss_latency 5868083500 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.l2cache.demand_mshr_miss_rate 0.645945 # mshr miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_mshr_misses 188169 # number of demand (read+write) MSHR misses
|
||||
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.l2cache.occ_%::0 0.089962 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_%::1 0.474123 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_blocks::0 2947.876007 # Average occupied blocks per context
|
||||
system.cpu.l2cache.occ_blocks::1 15536.049051 # Average occupied blocks per context
|
||||
system.cpu.l2cache.overall_accesses 290965 # number of overall (read+write) accesses
|
||||
system.cpu.l2cache.overall_avg_miss_latency 34290.353106 # average overall miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_miss_latency 31186.315275 # average overall mshr miss latency
|
||||
system.cpu.l2cache.occ_%::0 0.090420 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_%::1 0.474090 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_blocks::0 2962.888778 # Average occupied blocks per context
|
||||
system.cpu.l2cache.occ_blocks::1 15534.990261 # Average occupied blocks per context
|
||||
system.cpu.l2cache.overall_accesses 291308 # number of overall (read+write) accesses
|
||||
system.cpu.l2cache.overall_avg_miss_latency 34288.918467 # average overall miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_miss_latency 31185.176623 # average overall mshr miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.l2cache.overall_hits 102894 # number of overall hits
|
||||
system.cpu.l2cache.overall_miss_latency 6449020999 # number of overall miss cycles
|
||||
system.cpu.l2cache.overall_miss_rate 0.646370 # miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_misses 188071 # number of overall misses
|
||||
system.cpu.l2cache.overall_hits 103139 # number of overall hits
|
||||
system.cpu.l2cache.overall_miss_latency 6452111499 # number of overall miss cycles
|
||||
system.cpu.l2cache.overall_miss_rate 0.645945 # miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_misses 188169 # number of overall misses
|
||||
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
|
||||
system.cpu.l2cache.overall_mshr_miss_latency 5865241500 # number of overall MSHR miss cycles
|
||||
system.cpu.l2cache.overall_mshr_miss_rate 0.646370 # mshr miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_mshr_misses 188071 # number of overall MSHR misses
|
||||
system.cpu.l2cache.overall_mshr_miss_latency 5868083500 # number of overall MSHR miss cycles
|
||||
system.cpu.l2cache.overall_mshr_miss_rate 0.645945 # mshr miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_mshr_misses 188169 # number of overall MSHR misses
|
||||
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
||||
system.cpu.l2cache.replacements 148779 # number of replacements
|
||||
system.cpu.l2cache.sampled_refs 173998 # Sample count of references to valid blocks.
|
||||
system.cpu.l2cache.replacements 148882 # number of replacements
|
||||
system.cpu.l2cache.sampled_refs 174101 # Sample count of references to valid blocks.
|
||||
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.l2cache.tagsinuse 18483.925058 # Cycle average of tags in use
|
||||
system.cpu.l2cache.total_refs 118089 # Total number of references to valid blocks.
|
||||
system.cpu.l2cache.tagsinuse 18497.879039 # Cycle average of tags in use
|
||||
system.cpu.l2cache.total_refs 118329 # Total number of references to valid blocks.
|
||||
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.l2cache.writebacks 120647 # number of writebacks
|
||||
system.cpu.memDep0.conflictingLoads 12835812 # Number of conflicting loads.
|
||||
system.cpu.memDep0.conflictingStores 11558188 # Number of conflicting stores.
|
||||
system.cpu.memDep0.insertedLoads 23001213 # Number of loads inserted to the mem dependence unit.
|
||||
system.cpu.memDep0.insertedStores 16328872 # Number of stores inserted to the mem dependence unit.
|
||||
system.cpu.numCycles 54269590 # number of cpu cycles simulated
|
||||
system.cpu.rename.RENAME:BlockCycles 2047052 # Number of cycles rename is blocking
|
||||
system.cpu.l2cache.writebacks 120652 # number of writebacks
|
||||
system.cpu.memDep0.conflictingLoads 12671277 # Number of conflicting loads.
|
||||
system.cpu.memDep0.conflictingStores 11281308 # Number of conflicting stores.
|
||||
system.cpu.memDep0.insertedLoads 23022182 # Number of loads inserted to the mem dependence unit.
|
||||
system.cpu.memDep0.insertedStores 16353481 # Number of stores inserted to the mem dependence unit.
|
||||
system.cpu.numCycles 54354492 # number of cpu cycles simulated
|
||||
system.cpu.rename.RENAME:BlockCycles 2040280 # Number of cycles rename is blocking
|
||||
system.cpu.rename.RENAME:CommittedMaps 52546881 # Number of HB maps that are committed
|
||||
system.cpu.rename.RENAME:IQFullEvents 64606 # Number of times rename has blocked due to IQ full
|
||||
system.cpu.rename.RENAME:IdleCycles 28934151 # Number of cycles rename is idle
|
||||
system.cpu.rename.RENAME:LSQFullEvents 1281103 # Number of times rename has blocked due to LSQ full
|
||||
system.cpu.rename.RENAME:ROBFullEvents 21 # Number of times rename has blocked due to ROB full
|
||||
system.cpu.rename.RENAME:RenameLookups 121625306 # Number of register rename lookups that rename has made
|
||||
system.cpu.rename.RENAME:RenamedInsts 100952091 # Number of instructions processed by rename
|
||||
system.cpu.rename.RENAME:RenamedOperands 60736832 # Number of destination operands rename has renamed
|
||||
system.cpu.rename.RENAME:RunCycles 19265135 # Number of cycles rename is running
|
||||
system.cpu.rename.RENAME:SquashCycles 1290101 # Number of cycles rename is squashing
|
||||
system.cpu.rename.RENAME:UnblockCycles 1421430 # Number of cycles rename is unblocking
|
||||
system.cpu.rename.RENAME:UndoneMaps 8189951 # Number of HB maps that are undone due to squashing
|
||||
system.cpu.rename.RENAME:serializeStallCycles 83401 # count of cycles rename stalled for serializing inst
|
||||
system.cpu.rename.RENAME:serializingInsts 5265 # count of serializing insts renamed
|
||||
system.cpu.rename.RENAME:skidInsts 2801993 # count of insts added to the skid buffer
|
||||
system.cpu.rename.RENAME:tempSerializingInsts 5263 # count of temporary serializing insts renamed
|
||||
system.cpu.timesIdled 42538 # Number of times that the entire CPU went into an idle state and unscheduled itself
|
||||
system.cpu.rename.RENAME:IQFullEvents 60824 # Number of times rename has blocked due to IQ full
|
||||
system.cpu.rename.RENAME:IdleCycles 28947603 # Number of cycles rename is idle
|
||||
system.cpu.rename.RENAME:LSQFullEvents 1285549 # Number of times rename has blocked due to LSQ full
|
||||
system.cpu.rename.RENAME:ROBFullEvents 34 # Number of times rename has blocked due to ROB full
|
||||
system.cpu.rename.RENAME:RenameLookups 121774399 # Number of register rename lookups that rename has made
|
||||
system.cpu.rename.RENAME:RenamedInsts 101069730 # Number of instructions processed by rename
|
||||
system.cpu.rename.RENAME:RenamedOperands 60794101 # Number of destination operands rename has renamed
|
||||
system.cpu.rename.RENAME:RunCycles 19336245 # Number of cycles rename is running
|
||||
system.cpu.rename.RENAME:SquashCycles 1306643 # Number of cycles rename is squashing
|
||||
system.cpu.rename.RENAME:UnblockCycles 1420628 # Number of cycles rename is unblocking
|
||||
system.cpu.rename.RENAME:UndoneMaps 8247220 # Number of HB maps that are undone due to squashing
|
||||
system.cpu.rename.RENAME:serializeStallCycles 82276 # count of cycles rename stalled for serializing inst
|
||||
system.cpu.rename.RENAME:serializingInsts 5281 # count of serializing insts renamed
|
||||
system.cpu.rename.RENAME:skidInsts 2797354 # count of insts added to the skid buffer
|
||||
system.cpu.rename.RENAME:tempSerializingInsts 5278 # count of temporary serializing insts renamed
|
||||
system.cpu.timesIdled 42409 # Number of times that the entire CPU went into an idle state and unscheduled itself
|
||||
system.cpu.workload.PROG:num_syscalls 4583 # Number of system calls
|
||||
|
||||
---------- End Simulation Statistics ----------
|
||||
|
|
|
@ -5,11 +5,13 @@ The Regents of The University of Michigan
|
|||
All Rights Reserved
|
||||
|
||||
|
||||
M5 compiled Apr 10 2010 23:44:54
|
||||
M5 revision 1633bdfc3b0a+ 7062+ default qtip regression_update tip
|
||||
M5 started Apr 10 2010 23:44:56
|
||||
M5 executing on zooks
|
||||
M5 compiled May 12 2010 01:43:39
|
||||
M5 revision 3f044cf767ee 7080 default qtip bp_regress.patch tip
|
||||
M5 started May 12 2010 01:53:58
|
||||
M5 executing on zizzer
|
||||
command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/70.twolf/alpha/tru64/inorder-timing -re tests/run.py build/ALPHA_SE/tests/fast/long/70.twolf/alpha/tru64/inorder-timing
|
||||
Couldn't unlink build/ALPHA_SE/tests/fast/long/70.twolf/alpha/tru64/inorder-timing/smred.sav
|
||||
Couldn't unlink build/ALPHA_SE/tests/fast/long/70.twolf/alpha/tru64/inorder-timing/smred.sv2
|
||||
Global frequency set at 1000000000000 ticks per second
|
||||
info: Entering event queue @ 0. Starting simulation...
|
||||
info: Increasing stack size by one page.
|
||||
|
|
|
@ -1,60 +1,60 @@
|
|||
|
||||
---------- Begin Simulation Statistics ----------
|
||||
host_inst_rate 45830 # Simulator instruction rate (inst/s)
|
||||
host_mem_usage 156280 # Number of bytes of host memory used
|
||||
host_seconds 2005.28 # Real time elapsed on the host
|
||||
host_tick_rate 49263361 # Simulator tick rate (ticks/s)
|
||||
host_inst_rate 58773 # Simulator instruction rate (inst/s)
|
||||
host_mem_usage 210528 # Number of bytes of host memory used
|
||||
host_seconds 1563.70 # Real time elapsed on the host
|
||||
host_tick_rate 63236927 # Simulator tick rate (ticks/s)
|
||||
sim_freq 1000000000000 # Frequency of simulated ticks
|
||||
sim_insts 91903056 # Number of instructions simulated
|
||||
sim_seconds 0.098787 # Number of seconds simulated
|
||||
sim_ticks 98787075000 # Number of ticks simulated
|
||||
sim_seconds 0.098884 # Number of seconds simulated
|
||||
sim_ticks 98883816000 # Number of ticks simulated
|
||||
system.cpu.AGEN-Unit.instReqsProcessed 26537108 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.Branch-Predictor.BTBHits 5943749 # Number of BTB hits
|
||||
system.cpu.Branch-Predictor.BTBLookups 9141724 # Number of BTB lookups
|
||||
system.cpu.Branch-Predictor.BTBHits 5701477 # Number of BTB hits
|
||||
system.cpu.Branch-Predictor.BTBLookups 8843835 # Number of BTB lookups
|
||||
system.cpu.Branch-Predictor.RASInCorrect 1029596 # Number of incorrect RAS predictions.
|
||||
system.cpu.Branch-Predictor.condIncorrect 11377435 # Number of conditional branches incorrect
|
||||
system.cpu.Branch-Predictor.condPredicted 7465155 # Number of conditional branches predicted
|
||||
system.cpu.Branch-Predictor.instReqsProcessed 92001832 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.Branch-Predictor.lookups 10240963 # Number of BP lookups
|
||||
system.cpu.Branch-Predictor.predictedNotTaken 2255511 # Number of Branches Predicted As Not Taken (False).
|
||||
system.cpu.Branch-Predictor.predictedTaken 7985452 # Number of Branches Predicted As Taken (True).
|
||||
system.cpu.Branch-Predictor.condIncorrect 11272469 # Number of conditional branches incorrect
|
||||
system.cpu.Branch-Predictor.condPredicted 7465254 # Number of conditional branches predicted
|
||||
system.cpu.Branch-Predictor.instReqsProcessed 92102614 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.Branch-Predictor.lookups 10241221 # Number of BP lookups
|
||||
system.cpu.Branch-Predictor.predictedNotTaken 2498039 # Number of Branches Predicted As Not Taken (False).
|
||||
system.cpu.Branch-Predictor.predictedTaken 7743182 # Number of Branches Predicted As Taken (True).
|
||||
system.cpu.Branch-Predictor.usedRAS 1029596 # Number of times the RAS was used to get a target.
|
||||
system.cpu.Decode-Unit.instReqsProcessed 92001832 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.Decode-Unit.instReqsProcessed 92102614 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.Execution-Unit.cyclesExecuted 64907308 # Number of Cycles Execution Unit was used.
|
||||
system.cpu.Execution-Unit.instReqsProcessed 64907696 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.Execution-Unit.predictedNotTakenIncorrect 78179 # Number of Branches Incorrectly Predicted As Not Taken).
|
||||
system.cpu.Execution-Unit.predictedTakenIncorrect 3313804 # Number of Branches Incorrectly Predicted As Taken.
|
||||
system.cpu.Execution-Unit.utilization 0.328521 # Utilization of Execution Unit (cycles / totalCycles).
|
||||
system.cpu.Fetch-Seq-Unit.instReqsProcessed 195282323 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.Execution-Unit.predictedNotTakenIncorrect 267967 # Number of Branches Incorrectly Predicted As Not Taken).
|
||||
system.cpu.Execution-Unit.predictedTakenIncorrect 3261320 # Number of Branches Incorrectly Predicted As Taken.
|
||||
system.cpu.Execution-Unit.utilization 0.328200 # Utilization of Execution Unit (cycles / totalCycles).
|
||||
system.cpu.Fetch-Seq-Unit.instReqsProcessed 195278137 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.Graduation-Unit.instReqsProcessed 91903056 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.Mult-Div-Unit.divInstReqsProcessed 0 # Number of Divide Requests Processed.
|
||||
system.cpu.Mult-Div-Unit.instReqsProcessed 916504 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.Mult-Div-Unit.multInstReqsProcessed 458252 # Number of Multiply Requests Processed.
|
||||
system.cpu.RegFile-Manager.instReqsProcessed 196150553 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.activity 96.136450 # Percentage of cycles cpu is active
|
||||
system.cpu.RegFile-Manager.instReqsProcessed 196150546 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.activity 96.104408 # Percentage of cycles cpu is active
|
||||
system.cpu.committedInsts 91903056 # Number of Instructions Simulated (Per-Thread)
|
||||
system.cpu.committedInsts_total 91903056 # Number of Instructions Simulated (Total)
|
||||
system.cpu.contextSwitches 1 # Number of context switches
|
||||
system.cpu.cpi 2.149810 # CPI: Cycles Per Instruction (Per-Thread)
|
||||
system.cpu.cpi_total 2.149810 # CPI: Total CPI of All Threads
|
||||
system.cpu.cpi 2.151916 # CPI: Cycles Per Instruction (Per-Thread)
|
||||
system.cpu.cpi_total 2.151916 # CPI: Total CPI of All Threads
|
||||
system.cpu.dcache.ReadReq_accesses 19996198 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.dcache.ReadReq_avg_miss_latency 51560 # average ReadReq miss latency
|
||||
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 48531.578947 # average ReadReq mshr miss latency
|
||||
system.cpu.dcache.ReadReq_avg_miss_latency 51575.789474 # average ReadReq miss latency
|
||||
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 48548.421053 # average ReadReq mshr miss latency
|
||||
system.cpu.dcache.ReadReq_hits 19995723 # number of ReadReq hits
|
||||
system.cpu.dcache.ReadReq_miss_latency 24491000 # number of ReadReq miss cycles
|
||||
system.cpu.dcache.ReadReq_miss_latency 24498500 # number of ReadReq miss cycles
|
||||
system.cpu.dcache.ReadReq_miss_rate 0.000024 # miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_misses 475 # number of ReadReq misses
|
||||
system.cpu.dcache.ReadReq_mshr_miss_latency 23052500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.dcache.ReadReq_mshr_miss_latency 23060500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.dcache.ReadReq_mshr_miss_rate 0.000024 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_mshr_misses 475 # number of ReadReq MSHR misses
|
||||
system.cpu.dcache.WriteReq_accesses 6501103 # number of WriteReq accesses(hits+misses)
|
||||
system.cpu.dcache.WriteReq_avg_miss_latency 56135.825713 # average WriteReq miss latency
|
||||
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 53135.825713 # average WriteReq mshr miss latency
|
||||
system.cpu.dcache.WriteReq_avg_miss_latency 56234.265734 # average WriteReq miss latency
|
||||
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 53234.265734 # average WriteReq mshr miss latency
|
||||
system.cpu.dcache.WriteReq_hits 6499244 # number of WriteReq hits
|
||||
system.cpu.dcache.WriteReq_miss_latency 104356500 # number of WriteReq miss cycles
|
||||
system.cpu.dcache.WriteReq_miss_latency 104539500 # number of WriteReq miss cycles
|
||||
system.cpu.dcache.WriteReq_miss_rate 0.000286 # miss rate for WriteReq accesses
|
||||
system.cpu.dcache.WriteReq_misses 1859 # number of WriteReq misses
|
||||
system.cpu.dcache.WriteReq_mshr_miss_latency 98779500 # number of WriteReq MSHR miss cycles
|
||||
system.cpu.dcache.WriteReq_mshr_miss_latency 98962500 # number of WriteReq MSHR miss cycles
|
||||
system.cpu.dcache.WriteReq_mshr_miss_rate 0.000286 # mshr miss rate for WriteReq accesses
|
||||
system.cpu.dcache.WriteReq_mshr_misses 1859 # number of WriteReq MSHR misses
|
||||
system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
||||
|
@ -66,31 +66,31 @@ system.cpu.dcache.blocked_cycles::no_mshrs 0 #
|
|||
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.dcache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.dcache.demand_accesses 26497301 # number of demand (read+write) accesses
|
||||
system.cpu.dcache.demand_avg_miss_latency 55204.584404 # average overall miss latency
|
||||
system.cpu.dcache.demand_avg_mshr_miss_latency 52198.800343 # average overall mshr miss latency
|
||||
system.cpu.dcache.demand_avg_miss_latency 55286.203942 # average overall miss latency
|
||||
system.cpu.dcache.demand_avg_mshr_miss_latency 52280.634105 # average overall mshr miss latency
|
||||
system.cpu.dcache.demand_hits 26494967 # number of demand (read+write) hits
|
||||
system.cpu.dcache.demand_miss_latency 128847500 # number of demand (read+write) miss cycles
|
||||
system.cpu.dcache.demand_miss_latency 129038000 # number of demand (read+write) miss cycles
|
||||
system.cpu.dcache.demand_miss_rate 0.000088 # miss rate for demand accesses
|
||||
system.cpu.dcache.demand_misses 2334 # number of demand (read+write) misses
|
||||
system.cpu.dcache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
|
||||
system.cpu.dcache.demand_mshr_miss_latency 121832000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.dcache.demand_mshr_miss_latency 122023000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.dcache.demand_mshr_miss_rate 0.000088 # mshr miss rate for demand accesses
|
||||
system.cpu.dcache.demand_mshr_misses 2334 # number of demand (read+write) MSHR misses
|
||||
system.cpu.dcache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.dcache.occ_%::0 0.352013 # Average percentage of cache occupancy
|
||||
system.cpu.dcache.occ_blocks::0 1441.845036 # Average occupied blocks per context
|
||||
system.cpu.dcache.occ_%::0 0.352005 # Average percentage of cache occupancy
|
||||
system.cpu.dcache.occ_blocks::0 1441.813640 # Average occupied blocks per context
|
||||
system.cpu.dcache.overall_accesses 26497301 # number of overall (read+write) accesses
|
||||
system.cpu.dcache.overall_avg_miss_latency 55204.584404 # average overall miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_miss_latency 52198.800343 # average overall mshr miss latency
|
||||
system.cpu.dcache.overall_avg_miss_latency 55286.203942 # average overall miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_miss_latency 52280.634105 # average overall mshr miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.dcache.overall_hits 26494967 # number of overall hits
|
||||
system.cpu.dcache.overall_miss_latency 128847500 # number of overall miss cycles
|
||||
system.cpu.dcache.overall_miss_latency 129038000 # number of overall miss cycles
|
||||
system.cpu.dcache.overall_miss_rate 0.000088 # miss rate for overall accesses
|
||||
system.cpu.dcache.overall_misses 2334 # number of overall misses
|
||||
system.cpu.dcache.overall_mshr_hits 0 # number of overall MSHR hits
|
||||
system.cpu.dcache.overall_mshr_miss_latency 121832000 # number of overall MSHR miss cycles
|
||||
system.cpu.dcache.overall_mshr_miss_latency 122023000 # number of overall MSHR miss cycles
|
||||
system.cpu.dcache.overall_mshr_miss_rate 0.000088 # mshr miss rate for overall accesses
|
||||
system.cpu.dcache.overall_mshr_misses 2334 # number of overall MSHR misses
|
||||
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
|
@ -98,7 +98,7 @@ system.cpu.dcache.overall_mshr_uncacheable_misses 0
|
|||
system.cpu.dcache.replacements 157 # number of replacements
|
||||
system.cpu.dcache.sampled_refs 2223 # Sample count of references to valid blocks.
|
||||
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.dcache.tagsinuse 1441.845036 # Cycle average of tags in use
|
||||
system.cpu.dcache.tagsinuse 1441.813640 # Cycle average of tags in use
|
||||
system.cpu.dcache.total_refs 26495078 # Total number of references to valid blocks.
|
||||
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.dcache.writebacks 104 # number of writebacks
|
||||
|
@ -119,73 +119,73 @@ system.cpu.dtb.write_accesses 6501126 # DT
|
|||
system.cpu.dtb.write_acv 0 # DTB write access violations
|
||||
system.cpu.dtb.write_hits 6501103 # DTB write hits
|
||||
system.cpu.dtb.write_misses 23 # DTB write misses
|
||||
system.cpu.icache.ReadReq_accesses 103280491 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.icache.ReadReq_avg_miss_latency 27107.378354 # average ReadReq miss latency
|
||||
system.cpu.icache.ReadReq_avg_mshr_miss_latency 23969.601677 # average ReadReq mshr miss latency
|
||||
system.cpu.icache.ReadReq_hits 103271695 # number of ReadReq hits
|
||||
system.cpu.icache.ReadReq_miss_latency 238436500 # number of ReadReq miss cycles
|
||||
system.cpu.icache.ReadReq_accesses 103175523 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.icache.ReadReq_avg_miss_latency 27130.157283 # average ReadReq miss latency
|
||||
system.cpu.icache.ReadReq_avg_mshr_miss_latency 23970.529994 # average ReadReq mshr miss latency
|
||||
system.cpu.icache.ReadReq_hits 103166749 # number of ReadReq hits
|
||||
system.cpu.icache.ReadReq_miss_latency 238040000 # number of ReadReq miss cycles
|
||||
system.cpu.icache.ReadReq_miss_rate 0.000085 # miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_misses 8796 # number of ReadReq misses
|
||||
system.cpu.icache.ReadReq_mshr_hits 210 # number of ReadReq MSHR hits
|
||||
system.cpu.icache.ReadReq_mshr_miss_latency 205803000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.icache.ReadReq_misses 8774 # number of ReadReq misses
|
||||
system.cpu.icache.ReadReq_mshr_hits 189 # number of ReadReq MSHR hits
|
||||
system.cpu.icache.ReadReq_mshr_miss_latency 205787000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.icache.ReadReq_mshr_miss_rate 0.000083 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_mshr_misses 8586 # number of ReadReq MSHR misses
|
||||
system.cpu.icache.ReadReq_mshr_misses 8585 # number of ReadReq MSHR misses
|
||||
system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
||||
system.cpu.icache.avg_blocked_cycles::no_targets 2500 # average number of cycles each access was blocked
|
||||
system.cpu.icache.avg_refs 12027.916958 # Average number of references to valid blocks.
|
||||
system.cpu.icache.avg_refs 12017.093652 # Average number of references to valid blocks.
|
||||
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked::no_targets 1 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked_cycles::no_targets 2500 # number of cycles access was blocked
|
||||
system.cpu.icache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.icache.demand_accesses 103280491 # number of demand (read+write) accesses
|
||||
system.cpu.icache.demand_avg_miss_latency 27107.378354 # average overall miss latency
|
||||
system.cpu.icache.demand_avg_mshr_miss_latency 23969.601677 # average overall mshr miss latency
|
||||
system.cpu.icache.demand_hits 103271695 # number of demand (read+write) hits
|
||||
system.cpu.icache.demand_miss_latency 238436500 # number of demand (read+write) miss cycles
|
||||
system.cpu.icache.demand_accesses 103175523 # number of demand (read+write) accesses
|
||||
system.cpu.icache.demand_avg_miss_latency 27130.157283 # average overall miss latency
|
||||
system.cpu.icache.demand_avg_mshr_miss_latency 23970.529994 # average overall mshr miss latency
|
||||
system.cpu.icache.demand_hits 103166749 # number of demand (read+write) hits
|
||||
system.cpu.icache.demand_miss_latency 238040000 # number of demand (read+write) miss cycles
|
||||
system.cpu.icache.demand_miss_rate 0.000085 # miss rate for demand accesses
|
||||
system.cpu.icache.demand_misses 8796 # number of demand (read+write) misses
|
||||
system.cpu.icache.demand_mshr_hits 210 # number of demand (read+write) MSHR hits
|
||||
system.cpu.icache.demand_mshr_miss_latency 205803000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.icache.demand_misses 8774 # number of demand (read+write) misses
|
||||
system.cpu.icache.demand_mshr_hits 189 # number of demand (read+write) MSHR hits
|
||||
system.cpu.icache.demand_mshr_miss_latency 205787000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.icache.demand_mshr_miss_rate 0.000083 # mshr miss rate for demand accesses
|
||||
system.cpu.icache.demand_mshr_misses 8586 # number of demand (read+write) MSHR misses
|
||||
system.cpu.icache.demand_mshr_misses 8585 # number of demand (read+write) MSHR misses
|
||||
system.cpu.icache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.icache.occ_%::0 0.697585 # Average percentage of cache occupancy
|
||||
system.cpu.icache.occ_blocks::0 1428.655102 # Average occupied blocks per context
|
||||
system.cpu.icache.overall_accesses 103280491 # number of overall (read+write) accesses
|
||||
system.cpu.icache.overall_avg_miss_latency 27107.378354 # average overall miss latency
|
||||
system.cpu.icache.overall_avg_mshr_miss_latency 23969.601677 # average overall mshr miss latency
|
||||
system.cpu.icache.occ_%::0 0.697574 # Average percentage of cache occupancy
|
||||
system.cpu.icache.occ_blocks::0 1428.631049 # Average occupied blocks per context
|
||||
system.cpu.icache.overall_accesses 103175523 # number of overall (read+write) accesses
|
||||
system.cpu.icache.overall_avg_miss_latency 27130.157283 # average overall miss latency
|
||||
system.cpu.icache.overall_avg_mshr_miss_latency 23970.529994 # average overall mshr miss latency
|
||||
system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.icache.overall_hits 103271695 # number of overall hits
|
||||
system.cpu.icache.overall_miss_latency 238436500 # number of overall miss cycles
|
||||
system.cpu.icache.overall_hits 103166749 # number of overall hits
|
||||
system.cpu.icache.overall_miss_latency 238040000 # number of overall miss cycles
|
||||
system.cpu.icache.overall_miss_rate 0.000085 # miss rate for overall accesses
|
||||
system.cpu.icache.overall_misses 8796 # number of overall misses
|
||||
system.cpu.icache.overall_mshr_hits 210 # number of overall MSHR hits
|
||||
system.cpu.icache.overall_mshr_miss_latency 205803000 # number of overall MSHR miss cycles
|
||||
system.cpu.icache.overall_misses 8774 # number of overall misses
|
||||
system.cpu.icache.overall_mshr_hits 189 # number of overall MSHR hits
|
||||
system.cpu.icache.overall_mshr_miss_latency 205787000 # number of overall MSHR miss cycles
|
||||
system.cpu.icache.overall_mshr_miss_rate 0.000083 # mshr miss rate for overall accesses
|
||||
system.cpu.icache.overall_mshr_misses 8586 # number of overall MSHR misses
|
||||
system.cpu.icache.overall_mshr_misses 8585 # number of overall MSHR misses
|
||||
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
||||
system.cpu.icache.replacements 6752 # number of replacements
|
||||
system.cpu.icache.sampled_refs 8586 # Sample count of references to valid blocks.
|
||||
system.cpu.icache.replacements 6751 # number of replacements
|
||||
system.cpu.icache.sampled_refs 8585 # Sample count of references to valid blocks.
|
||||
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.icache.tagsinuse 1428.655102 # Cycle average of tags in use
|
||||
system.cpu.icache.total_refs 103271695 # Total number of references to valid blocks.
|
||||
system.cpu.icache.tagsinuse 1428.631049 # Cycle average of tags in use
|
||||
system.cpu.icache.total_refs 103166749 # Total number of references to valid blocks.
|
||||
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.icache.writebacks 0 # number of writebacks
|
||||
system.cpu.icache_port.instReqsProcessed 103280490 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.idleCycles 7633377 # Number of cycles cpu's stages were not processed
|
||||
system.cpu.ipc 0.465157 # IPC: Instructions Per Cycle (Per-Thread)
|
||||
system.cpu.ipc_total 0.465157 # IPC: Total IPC of All Threads
|
||||
system.cpu.icache_port.instReqsProcessed 103175522 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.idleCycles 7704221 # Number of cycles cpu's stages were not processed
|
||||
system.cpu.ipc 0.464702 # IPC: Instructions Per Cycle (Per-Thread)
|
||||
system.cpu.ipc_total 0.464702 # IPC: Total IPC of All Threads
|
||||
system.cpu.itb.data_accesses 0 # DTB accesses
|
||||
system.cpu.itb.data_acv 0 # DTB access violations
|
||||
system.cpu.itb.data_hits 0 # DTB hits
|
||||
system.cpu.itb.data_misses 0 # DTB misses
|
||||
system.cpu.itb.fetch_accesses 103280539 # ITB accesses
|
||||
system.cpu.itb.fetch_accesses 103175571 # ITB accesses
|
||||
system.cpu.itb.fetch_acv 0 # ITB acv
|
||||
system.cpu.itb.fetch_hits 103280492 # ITB hits
|
||||
system.cpu.itb.fetch_hits 103175524 # ITB hits
|
||||
system.cpu.itb.fetch_misses 47 # ITB misses
|
||||
system.cpu.itb.read_accesses 0 # DTB read accesses
|
||||
system.cpu.itb.read_acv 0 # DTB read access violations
|
||||
|
@ -196,28 +196,28 @@ system.cpu.itb.write_acv 0 # DT
|
|||
system.cpu.itb.write_hits 0 # DTB write hits
|
||||
system.cpu.itb.write_misses 0 # DTB write misses
|
||||
system.cpu.l2cache.ReadExReq_accesses 1748 # number of ReadExReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadExReq_avg_miss_latency 52126.144165 # average ReadExReq miss latency
|
||||
system.cpu.l2cache.ReadExReq_avg_miss_latency 52230.263158 # average ReadExReq miss latency
|
||||
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 40005.720824 # average ReadExReq mshr miss latency
|
||||
system.cpu.l2cache.ReadExReq_miss_latency 91116500 # number of ReadExReq miss cycles
|
||||
system.cpu.l2cache.ReadExReq_miss_latency 91298500 # number of ReadExReq miss cycles
|
||||
system.cpu.l2cache.ReadExReq_miss_rate 1 # miss rate for ReadExReq accesses
|
||||
system.cpu.l2cache.ReadExReq_misses 1748 # number of ReadExReq misses
|
||||
system.cpu.l2cache.ReadExReq_mshr_miss_latency 69930000 # number of ReadExReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadExReq_mshr_miss_rate 1 # mshr miss rate for ReadExReq accesses
|
||||
system.cpu.l2cache.ReadExReq_mshr_misses 1748 # number of ReadExReq MSHR misses
|
||||
system.cpu.l2cache.ReadReq_accesses 9061 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadReq_avg_miss_latency 52164.544564 # average ReadReq miss latency
|
||||
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 40020.078355 # average ReadReq mshr miss latency
|
||||
system.cpu.l2cache.ReadReq_hits 5998 # number of ReadReq hits
|
||||
system.cpu.l2cache.ReadReq_miss_latency 159780000 # number of ReadReq miss cycles
|
||||
system.cpu.l2cache.ReadReq_miss_rate 0.338042 # miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_accesses 9060 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadReq_avg_miss_latency 52165.034280 # average ReadReq miss latency
|
||||
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 40019.915116 # average ReadReq mshr miss latency
|
||||
system.cpu.l2cache.ReadReq_hits 5997 # number of ReadReq hits
|
||||
system.cpu.l2cache.ReadReq_miss_latency 159781500 # number of ReadReq miss cycles
|
||||
system.cpu.l2cache.ReadReq_miss_rate 0.338079 # miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_misses 3063 # number of ReadReq misses
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_latency 122581500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_rate 0.338042 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_latency 122581000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_rate 0.338079 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_mshr_misses 3063 # number of ReadReq MSHR misses
|
||||
system.cpu.l2cache.UpgradeReq_accesses 111 # number of UpgradeReq accesses(hits+misses)
|
||||
system.cpu.l2cache.UpgradeReq_avg_miss_latency 52220.720721 # average UpgradeReq miss latency
|
||||
system.cpu.l2cache.UpgradeReq_avg_miss_latency 52229.729730 # average UpgradeReq miss latency
|
||||
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 40009.009009 # average UpgradeReq mshr miss latency
|
||||
system.cpu.l2cache.UpgradeReq_miss_latency 5796500 # number of UpgradeReq miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_miss_latency 5797500 # number of UpgradeReq miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_miss_rate 1 # miss rate for UpgradeReq accesses
|
||||
system.cpu.l2cache.UpgradeReq_misses 111 # number of UpgradeReq misses
|
||||
system.cpu.l2cache.UpgradeReq_mshr_miss_latency 4441000 # number of UpgradeReq MSHR miss cycles
|
||||
|
@ -227,73 +227,73 @@ system.cpu.l2cache.Writeback_accesses 104 # nu
|
|||
system.cpu.l2cache.Writeback_hits 104 # number of Writeback hits
|
||||
system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
||||
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
|
||||
system.cpu.l2cache.avg_refs 1.974917 # Average number of references to valid blocks.
|
||||
system.cpu.l2cache.avg_refs 1.974587 # Average number of references to valid blocks.
|
||||
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.l2cache.demand_accesses 10809 # number of demand (read+write) accesses
|
||||
system.cpu.l2cache.demand_avg_miss_latency 52150.592392 # average overall miss latency
|
||||
system.cpu.l2cache.demand_avg_mshr_miss_latency 40014.861775 # average overall mshr miss latency
|
||||
system.cpu.l2cache.demand_hits 5998 # number of demand (read+write) hits
|
||||
system.cpu.l2cache.demand_miss_latency 250896500 # number of demand (read+write) miss cycles
|
||||
system.cpu.l2cache.demand_miss_rate 0.445092 # miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_accesses 10808 # number of demand (read+write) accesses
|
||||
system.cpu.l2cache.demand_avg_miss_latency 52188.734151 # average overall miss latency
|
||||
system.cpu.l2cache.demand_avg_mshr_miss_latency 40014.757847 # average overall mshr miss latency
|
||||
system.cpu.l2cache.demand_hits 5997 # number of demand (read+write) hits
|
||||
system.cpu.l2cache.demand_miss_latency 251080000 # number of demand (read+write) miss cycles
|
||||
system.cpu.l2cache.demand_miss_rate 0.445133 # miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_misses 4811 # number of demand (read+write) misses
|
||||
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
|
||||
system.cpu.l2cache.demand_mshr_miss_latency 192511500 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.l2cache.demand_mshr_miss_rate 0.445092 # mshr miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_mshr_miss_latency 192511000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.l2cache.demand_mshr_miss_rate 0.445133 # mshr miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_mshr_misses 4811 # number of demand (read+write) MSHR misses
|
||||
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.l2cache.occ_%::0 0.061820 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_%::0 0.061819 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_%::1 0.000419 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_blocks::0 2025.719647 # Average occupied blocks per context
|
||||
system.cpu.l2cache.occ_blocks::1 13.727958 # Average occupied blocks per context
|
||||
system.cpu.l2cache.overall_accesses 10809 # number of overall (read+write) accesses
|
||||
system.cpu.l2cache.overall_avg_miss_latency 52150.592392 # average overall miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_miss_latency 40014.861775 # average overall mshr miss latency
|
||||
system.cpu.l2cache.occ_blocks::0 2025.680452 # Average occupied blocks per context
|
||||
system.cpu.l2cache.occ_blocks::1 13.727236 # Average occupied blocks per context
|
||||
system.cpu.l2cache.overall_accesses 10808 # number of overall (read+write) accesses
|
||||
system.cpu.l2cache.overall_avg_miss_latency 52188.734151 # average overall miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_miss_latency 40014.757847 # average overall mshr miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.l2cache.overall_hits 5998 # number of overall hits
|
||||
system.cpu.l2cache.overall_miss_latency 250896500 # number of overall miss cycles
|
||||
system.cpu.l2cache.overall_miss_rate 0.445092 # miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_hits 5997 # number of overall hits
|
||||
system.cpu.l2cache.overall_miss_latency 251080000 # number of overall miss cycles
|
||||
system.cpu.l2cache.overall_miss_rate 0.445133 # miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_misses 4811 # number of overall misses
|
||||
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
|
||||
system.cpu.l2cache.overall_mshr_miss_latency 192511500 # number of overall MSHR miss cycles
|
||||
system.cpu.l2cache.overall_mshr_miss_rate 0.445092 # mshr miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_mshr_miss_latency 192511000 # number of overall MSHR miss cycles
|
||||
system.cpu.l2cache.overall_mshr_miss_rate 0.445133 # mshr miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_mshr_misses 4811 # number of overall MSHR misses
|
||||
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
||||
system.cpu.l2cache.replacements 0 # number of replacements
|
||||
system.cpu.l2cache.sampled_refs 3030 # Sample count of references to valid blocks.
|
||||
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.l2cache.tagsinuse 2039.447605 # Cycle average of tags in use
|
||||
system.cpu.l2cache.total_refs 5984 # Total number of references to valid blocks.
|
||||
system.cpu.l2cache.tagsinuse 2039.407688 # Cycle average of tags in use
|
||||
system.cpu.l2cache.total_refs 5983 # Total number of references to valid blocks.
|
||||
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.l2cache.writebacks 0 # number of writebacks
|
||||
system.cpu.numCycles 197574151 # number of cpu cycles simulated
|
||||
system.cpu.runCycles 189940774 # Number of cycles cpu stages are processed.
|
||||
system.cpu.numCycles 197767633 # number of cpu cycles simulated
|
||||
system.cpu.runCycles 190063412 # Number of cycles cpu stages are processed.
|
||||
system.cpu.smtCommittedInsts 0 # Number of SMT Instructions Simulated (Per-Thread)
|
||||
system.cpu.smtCycles 0 # Total number of cycles that the CPU was in SMT-mode
|
||||
system.cpu.smt_cpi no_value # CPI: Total SMT-CPI
|
||||
system.cpu.smt_ipc no_value # IPC: Total SMT-IPC
|
||||
system.cpu.stage-0.idleCycles 94293612 # Number of cycles 0 instructions are processed.
|
||||
system.cpu.stage-0.runCycles 103280539 # Number of cycles 1+ instructions are processed.
|
||||
system.cpu.stage-0.utilization 52.274318 # Percentage of cycles stage was utilized (processing insts).
|
||||
system.cpu.stage-1.idleCycles 105572319 # Number of cycles 0 instructions are processed.
|
||||
system.cpu.stage-1.runCycles 92001832 # Number of cycles 1+ instructions are processed.
|
||||
system.cpu.stage-1.utilization 46.565723 # Percentage of cycles stage was utilized (processing insts).
|
||||
system.cpu.stage-2.idleCycles 104081667 # Number of cycles 0 instructions are processed.
|
||||
system.cpu.stage-0.idleCycles 94592062 # Number of cycles 0 instructions are processed.
|
||||
system.cpu.stage-0.runCycles 103175571 # Number of cycles 1+ instructions are processed.
|
||||
system.cpu.stage-0.utilization 52.170100 # Percentage of cycles stage was utilized (processing insts).
|
||||
system.cpu.stage-1.idleCycles 105665019 # Number of cycles 0 instructions are processed.
|
||||
system.cpu.stage-1.runCycles 92102614 # Number of cycles 1+ instructions are processed.
|
||||
system.cpu.stage-1.utilization 46.571126 # Percentage of cycles stage was utilized (processing insts).
|
||||
system.cpu.stage-2.idleCycles 104275149 # Number of cycles 0 instructions are processed.
|
||||
system.cpu.stage-2.runCycles 93492484 # Number of cycles 1+ instructions are processed.
|
||||
system.cpu.stage-2.utilization 47.320200 # Percentage of cycles stage was utilized (processing insts).
|
||||
system.cpu.stage-3.idleCycles 171037020 # Number of cycles 0 instructions are processed.
|
||||
system.cpu.stage-2.utilization 47.273906 # Percentage of cycles stage was utilized (processing insts).
|
||||
system.cpu.stage-3.idleCycles 171230502 # Number of cycles 0 instructions are processed.
|
||||
system.cpu.stage-3.runCycles 26537131 # Number of cycles 1+ instructions are processed.
|
||||
system.cpu.stage-3.utilization 13.431479 # Percentage of cycles stage was utilized (processing insts).
|
||||
system.cpu.stage-4.idleCycles 105671095 # Number of cycles 0 instructions are processed.
|
||||
system.cpu.stage-3.utilization 13.418339 # Percentage of cycles stage was utilized (processing insts).
|
||||
system.cpu.stage-4.idleCycles 105864577 # Number of cycles 0 instructions are processed.
|
||||
system.cpu.stage-4.runCycles 91903056 # Number of cycles 1+ instructions are processed.
|
||||
system.cpu.stage-4.utilization 46.515729 # Percentage of cycles stage was utilized (processing insts).
|
||||
system.cpu.threadCycles 197574151 # Total Number of Cycles A Thread Was Active in CPU (Per-Thread)
|
||||
system.cpu.stage-4.utilization 46.470221 # Percentage of cycles stage was utilized (processing insts).
|
||||
system.cpu.threadCycles 197767633 # Total Number of Cycles A Thread Was Active in CPU (Per-Thread)
|
||||
system.cpu.workload.PROG:num_syscalls 389 # Number of system calls
|
||||
|
||||
---------- End Simulation Statistics ----------
|
||||
|
|
|
@ -358,7 +358,7 @@ egid=100
|
|||
env=
|
||||
errout=cerr
|
||||
euid=100
|
||||
executable=/proj/aatl_perfmod_arch/m5_binaries/cpu2000/binaries/alpha/tru64/twolf
|
||||
executable=/dist/m5/cpu2000/binaries/alpha/tru64/twolf
|
||||
gid=100
|
||||
input=cin
|
||||
max_stack_size=67108864
|
||||
|
|
|
@ -5,11 +5,13 @@ The Regents of The University of Michigan
|
|||
All Rights Reserved
|
||||
|
||||
|
||||
M5 compiled Feb 24 2010 23:12:40
|
||||
M5 revision 1a33ca29ec29 6980 default share-aware-test-update.patch tip qtip
|
||||
M5 started Feb 25 2010 02:44:07
|
||||
M5 executing on SC2B0619
|
||||
M5 compiled May 12 2010 01:43:39
|
||||
M5 revision 3f044cf767ee 7080 default qtip bp_regress.patch tip
|
||||
M5 started May 12 2010 01:45:37
|
||||
M5 executing on zizzer
|
||||
command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/70.twolf/alpha/tru64/o3-timing -re tests/run.py build/ALPHA_SE/tests/fast/long/70.twolf/alpha/tru64/o3-timing
|
||||
Couldn't unlink build/ALPHA_SE/tests/fast/long/70.twolf/alpha/tru64/o3-timing/smred.sav
|
||||
Couldn't unlink build/ALPHA_SE/tests/fast/long/70.twolf/alpha/tru64/o3-timing/smred.sv2
|
||||
Global frequency set at 1000000000000 ticks per second
|
||||
info: Entering event queue @ 0. Starting simulation...
|
||||
info: Increasing stack size by one page.
|
||||
|
|
|
@ -1,340 +1,340 @@
|
|||
|
||||
---------- Begin Simulation Statistics ----------
|
||||
host_inst_rate 80276 # Simulator instruction rate (inst/s)
|
||||
host_mem_usage 196620 # Number of bytes of host memory used
|
||||
host_seconds 1048.63 # Real time elapsed on the host
|
||||
host_tick_rate 38925589 # Simulator tick rate (ticks/s)
|
||||
host_inst_rate 153450 # Simulator instruction rate (inst/s)
|
||||
host_mem_usage 210984 # Number of bytes of host memory used
|
||||
host_seconds 548.58 # Real time elapsed on the host
|
||||
host_tick_rate 73456175 # Simulator tick rate (ticks/s)
|
||||
sim_freq 1000000000000 # Frequency of simulated ticks
|
||||
sim_insts 84179709 # Number of instructions simulated
|
||||
sim_seconds 0.040819 # Number of seconds simulated
|
||||
sim_ticks 40818658500 # Number of ticks simulated
|
||||
sim_seconds 0.040297 # Number of seconds simulated
|
||||
sim_ticks 40296654500 # Number of ticks simulated
|
||||
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
|
||||
system.cpu.BPredUnit.BTBHits 13008791 # Number of BTB hits
|
||||
system.cpu.BPredUnit.BTBLookups 16964874 # Number of BTB lookups
|
||||
system.cpu.BPredUnit.RASInCorrect 1204 # Number of incorrect RAS predictions.
|
||||
system.cpu.BPredUnit.condIncorrect 1946248 # Number of conditional branches incorrect
|
||||
system.cpu.BPredUnit.condPredicted 14605230 # Number of conditional branches predicted
|
||||
system.cpu.BPredUnit.lookups 19468548 # Number of BP lookups
|
||||
system.cpu.BPredUnit.usedRAS 1719783 # Number of times the RAS was used to get a target.
|
||||
system.cpu.BPredUnit.BTBHits 11897638 # Number of BTB hits
|
||||
system.cpu.BPredUnit.BTBLookups 15852760 # Number of BTB lookups
|
||||
system.cpu.BPredUnit.RASInCorrect 1209 # Number of incorrect RAS predictions.
|
||||
system.cpu.BPredUnit.condIncorrect 1887267 # Number of conditional branches incorrect
|
||||
system.cpu.BPredUnit.condPredicted 14560688 # Number of conditional branches predicted
|
||||
system.cpu.BPredUnit.lookups 19536875 # Number of BP lookups
|
||||
system.cpu.BPredUnit.usedRAS 1737186 # Number of times the RAS was used to get a target.
|
||||
system.cpu.commit.COM:branches 10240685 # Number of branches committed
|
||||
system.cpu.commit.COM:bw_lim_events 2855802 # number cycles where commit BW limit reached
|
||||
system.cpu.commit.COM:bw_lim_events 2907966 # number cycles where commit BW limit reached
|
||||
system.cpu.commit.COM:bw_limited 0 # number of insts not committed due to BW limits
|
||||
system.cpu.commit.COM:committed_per_cycle::samples 73457197 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::mean 1.251110 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::stdev 1.949680 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::samples 72454759 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::mean 1.268420 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::stdev 1.963909 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::0-1 36278942 49.39% 49.39% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::1-2 18156304 24.72% 74.10% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::2-3 7455517 10.15% 84.25% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::3-4 3880419 5.28% 89.54% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::4-5 2046448 2.79% 92.32% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::5-6 1301140 1.77% 94.09% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::6-7 721823 0.98% 95.08% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::7-8 760802 1.04% 96.11% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::8 2855802 3.89% 100.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::0-1 35335976 48.77% 48.77% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::1-2 18219580 25.15% 73.92% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::2-3 7350657 10.15% 84.06% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::3-4 3843959 5.31% 89.37% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::4-5 2026400 2.80% 92.16% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::5-6 1285963 1.77% 93.94% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::6-7 738665 1.02% 94.96% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::7-8 745593 1.03% 95.99% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::8 2907966 4.01% 100.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::min_value 0 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::max_value 8 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::total 73457197 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::total 72454759 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:count 91903055 # Number of instructions committed
|
||||
system.cpu.commit.COM:loads 20034413 # Number of loads committed
|
||||
system.cpu.commit.COM:membars 0 # Number of memory barriers committed
|
||||
system.cpu.commit.COM:refs 26537108 # Number of memory references committed
|
||||
system.cpu.commit.COM:swp_count 0 # Number of s/w prefetches committed
|
||||
system.cpu.commit.branchMispredicts 1933797 # The number of times a branch was mispredicted
|
||||
system.cpu.commit.branchMispredicts 1874087 # The number of times a branch was mispredicted
|
||||
system.cpu.commit.commitCommittedInsts 91903055 # The number of committed instructions
|
||||
system.cpu.commit.commitNonSpecStalls 389 # The number of times commit has been forced to stall to communicate backwards
|
||||
system.cpu.commit.commitSquashedInsts 56152215 # The number of squashed insts skipped by commit
|
||||
system.cpu.commit.commitSquashedInsts 55786698 # The number of squashed insts skipped by commit
|
||||
system.cpu.committedInsts 84179709 # Number of Instructions Simulated
|
||||
system.cpu.committedInsts_total 84179709 # Number of Instructions Simulated
|
||||
system.cpu.cpi 0.969798 # CPI: Cycles Per Instruction
|
||||
system.cpu.cpi_total 0.969798 # CPI: Total CPI of All Threads
|
||||
system.cpu.dcache.LoadLockedReq_accesses 7 # number of LoadLockedReq accesses(hits+misses)
|
||||
system.cpu.dcache.LoadLockedReq_hits 7 # number of LoadLockedReq hits
|
||||
system.cpu.dcache.ReadReq_accesses 23402422 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.dcache.ReadReq_avg_miss_latency 30623.414072 # average ReadReq miss latency
|
||||
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 32082.015810 # average ReadReq mshr miss latency
|
||||
system.cpu.dcache.ReadReq_hits 23401555 # number of ReadReq hits
|
||||
system.cpu.dcache.ReadReq_miss_latency 26550500 # number of ReadReq miss cycles
|
||||
system.cpu.dcache.ReadReq_miss_rate 0.000037 # miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_misses 867 # number of ReadReq misses
|
||||
system.cpu.dcache.ReadReq_mshr_hits 361 # number of ReadReq MSHR hits
|
||||
system.cpu.dcache.ReadReq_mshr_miss_latency 16233500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.cpi 0.957396 # CPI: Cycles Per Instruction
|
||||
system.cpu.cpi_total 0.957396 # CPI: Total CPI of All Threads
|
||||
system.cpu.dcache.LoadLockedReq_accesses 11 # number of LoadLockedReq accesses(hits+misses)
|
||||
system.cpu.dcache.LoadLockedReq_hits 11 # number of LoadLockedReq hits
|
||||
system.cpu.dcache.ReadReq_accesses 23323647 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.dcache.ReadReq_avg_miss_latency 30060.090703 # average ReadReq miss latency
|
||||
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 32045.634921 # average ReadReq mshr miss latency
|
||||
system.cpu.dcache.ReadReq_hits 23322765 # number of ReadReq hits
|
||||
system.cpu.dcache.ReadReq_miss_latency 26513000 # number of ReadReq miss cycles
|
||||
system.cpu.dcache.ReadReq_miss_rate 0.000038 # miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_misses 882 # number of ReadReq misses
|
||||
system.cpu.dcache.ReadReq_mshr_hits 378 # number of ReadReq MSHR hits
|
||||
system.cpu.dcache.ReadReq_mshr_miss_latency 16151000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.dcache.ReadReq_mshr_miss_rate 0.000022 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_mshr_misses 506 # number of ReadReq MSHR misses
|
||||
system.cpu.dcache.ReadReq_mshr_misses 504 # number of ReadReq MSHR misses
|
||||
system.cpu.dcache.WriteReq_accesses 6501103 # number of WriteReq accesses(hits+misses)
|
||||
system.cpu.dcache.WriteReq_avg_miss_latency 35738.919918 # average WriteReq miss latency
|
||||
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 36175.579146 # average WriteReq mshr miss latency
|
||||
system.cpu.dcache.WriteReq_hits 6492799 # number of WriteReq hits
|
||||
system.cpu.dcache.WriteReq_miss_latency 296775991 # number of WriteReq miss cycles
|
||||
system.cpu.dcache.WriteReq_miss_rate 0.001277 # miss rate for WriteReq accesses
|
||||
system.cpu.dcache.WriteReq_misses 8304 # number of WriteReq misses
|
||||
system.cpu.dcache.WriteReq_mshr_hits 6453 # number of WriteReq MSHR hits
|
||||
system.cpu.dcache.WriteReq_mshr_miss_latency 66960997 # number of WriteReq MSHR miss cycles
|
||||
system.cpu.dcache.WriteReq_avg_miss_latency 35743.318729 # average WriteReq miss latency
|
||||
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 36228.400108 # average WriteReq mshr miss latency
|
||||
system.cpu.dcache.WriteReq_hits 6492795 # number of WriteReq hits
|
||||
system.cpu.dcache.WriteReq_miss_latency 296955492 # number of WriteReq miss cycles
|
||||
system.cpu.dcache.WriteReq_miss_rate 0.001278 # miss rate for WriteReq accesses
|
||||
system.cpu.dcache.WriteReq_misses 8308 # number of WriteReq misses
|
||||
system.cpu.dcache.WriteReq_mshr_hits 6456 # number of WriteReq MSHR hits
|
||||
system.cpu.dcache.WriteReq_mshr_miss_latency 67094997 # number of WriteReq MSHR miss cycles
|
||||
system.cpu.dcache.WriteReq_mshr_miss_rate 0.000285 # mshr miss rate for WriteReq accesses
|
||||
system.cpu.dcache.WriteReq_mshr_misses 1851 # number of WriteReq MSHR misses
|
||||
system.cpu.dcache.avg_blocked_cycles::no_mshrs 2649.700000 # average number of cycles each access was blocked
|
||||
system.cpu.dcache.WriteReq_mshr_misses 1852 # number of WriteReq MSHR misses
|
||||
system.cpu.dcache.avg_blocked_cycles::no_mshrs 4187.125000 # average number of cycles each access was blocked
|
||||
system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
|
||||
system.cpu.dcache.avg_refs 13345.816518 # Average number of references to valid blocks.
|
||||
system.cpu.dcache.blocked::no_mshrs 10 # number of cycles access was blocked
|
||||
system.cpu.dcache.avg_refs 13310.644643 # Average number of references to valid blocks.
|
||||
system.cpu.dcache.blocked::no_mshrs 8 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked_cycles::no_mshrs 26497 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked_cycles::no_mshrs 33497 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.dcache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.dcache.demand_accesses 29903525 # number of demand (read+write) accesses
|
||||
system.cpu.dcache.demand_avg_miss_latency 35255.314688 # average overall miss latency
|
||||
system.cpu.dcache.demand_avg_mshr_miss_latency 35296.774289 # average overall mshr miss latency
|
||||
system.cpu.dcache.demand_hits 29894354 # number of demand (read+write) hits
|
||||
system.cpu.dcache.demand_miss_latency 323326491 # number of demand (read+write) miss cycles
|
||||
system.cpu.dcache.demand_miss_rate 0.000307 # miss rate for demand accesses
|
||||
system.cpu.dcache.demand_misses 9171 # number of demand (read+write) misses
|
||||
system.cpu.dcache.demand_mshr_hits 6814 # number of demand (read+write) MSHR hits
|
||||
system.cpu.dcache.demand_mshr_miss_latency 83194497 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.dcache.demand_accesses 29824750 # number of demand (read+write) accesses
|
||||
system.cpu.dcache.demand_avg_miss_latency 35197.877258 # average overall miss latency
|
||||
system.cpu.dcache.demand_avg_mshr_miss_latency 35333.615025 # average overall mshr miss latency
|
||||
system.cpu.dcache.demand_hits 29815560 # number of demand (read+write) hits
|
||||
system.cpu.dcache.demand_miss_latency 323468492 # number of demand (read+write) miss cycles
|
||||
system.cpu.dcache.demand_miss_rate 0.000308 # miss rate for demand accesses
|
||||
system.cpu.dcache.demand_misses 9190 # number of demand (read+write) misses
|
||||
system.cpu.dcache.demand_mshr_hits 6834 # number of demand (read+write) MSHR hits
|
||||
system.cpu.dcache.demand_mshr_miss_latency 83245997 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.dcache.demand_mshr_miss_rate 0.000079 # mshr miss rate for demand accesses
|
||||
system.cpu.dcache.demand_mshr_misses 2357 # number of demand (read+write) MSHR misses
|
||||
system.cpu.dcache.demand_mshr_misses 2356 # number of demand (read+write) MSHR misses
|
||||
system.cpu.dcache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.dcache.occ_%::0 0.356054 # Average percentage of cache occupancy
|
||||
system.cpu.dcache.occ_blocks::0 1458.398369 # Average occupied blocks per context
|
||||
system.cpu.dcache.overall_accesses 29903525 # number of overall (read+write) accesses
|
||||
system.cpu.dcache.overall_avg_miss_latency 35255.314688 # average overall miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_miss_latency 35296.774289 # average overall mshr miss latency
|
||||
system.cpu.dcache.occ_%::0 0.356016 # Average percentage of cache occupancy
|
||||
system.cpu.dcache.occ_blocks::0 1458.239906 # Average occupied blocks per context
|
||||
system.cpu.dcache.overall_accesses 29824750 # number of overall (read+write) accesses
|
||||
system.cpu.dcache.overall_avg_miss_latency 35197.877258 # average overall miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_miss_latency 35333.615025 # average overall mshr miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.dcache.overall_hits 29894354 # number of overall hits
|
||||
system.cpu.dcache.overall_miss_latency 323326491 # number of overall miss cycles
|
||||
system.cpu.dcache.overall_miss_rate 0.000307 # miss rate for overall accesses
|
||||
system.cpu.dcache.overall_misses 9171 # number of overall misses
|
||||
system.cpu.dcache.overall_mshr_hits 6814 # number of overall MSHR hits
|
||||
system.cpu.dcache.overall_mshr_miss_latency 83194497 # number of overall MSHR miss cycles
|
||||
system.cpu.dcache.overall_hits 29815560 # number of overall hits
|
||||
system.cpu.dcache.overall_miss_latency 323468492 # number of overall miss cycles
|
||||
system.cpu.dcache.overall_miss_rate 0.000308 # miss rate for overall accesses
|
||||
system.cpu.dcache.overall_misses 9190 # number of overall misses
|
||||
system.cpu.dcache.overall_mshr_hits 6834 # number of overall MSHR hits
|
||||
system.cpu.dcache.overall_mshr_miss_latency 83245997 # number of overall MSHR miss cycles
|
||||
system.cpu.dcache.overall_mshr_miss_rate 0.000079 # mshr miss rate for overall accesses
|
||||
system.cpu.dcache.overall_mshr_misses 2357 # number of overall MSHR misses
|
||||
system.cpu.dcache.overall_mshr_misses 2356 # number of overall MSHR misses
|
||||
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
||||
system.cpu.dcache.replacements 159 # number of replacements
|
||||
system.cpu.dcache.replacements 160 # number of replacements
|
||||
system.cpu.dcache.sampled_refs 2240 # Sample count of references to valid blocks.
|
||||
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.dcache.tagsinuse 1458.398369 # Cycle average of tags in use
|
||||
system.cpu.dcache.total_refs 29894629 # Total number of references to valid blocks.
|
||||
system.cpu.dcache.tagsinuse 1458.239906 # Cycle average of tags in use
|
||||
system.cpu.dcache.total_refs 29815844 # Total number of references to valid blocks.
|
||||
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.dcache.writebacks 105 # number of writebacks
|
||||
system.cpu.decode.DECODE:BlockedCycles 3781084 # Number of cycles decode is blocked
|
||||
system.cpu.decode.DECODE:BranchMispred 12597 # Number of times decode detected a branch misprediction
|
||||
system.cpu.decode.DECODE:BranchResolved 3039308 # Number of times decode resolved a branch
|
||||
system.cpu.decode.DECODE:DecodedInsts 162679523 # Number of instructions handled by decode
|
||||
system.cpu.decode.DECODE:IdleCycles 39569074 # Number of cycles decode is idle
|
||||
system.cpu.decode.DECODE:RunCycles 29917869 # Number of cycles decode is running
|
||||
system.cpu.decode.DECODE:SquashCycles 8071146 # Number of cycles decode is squashing
|
||||
system.cpu.decode.DECODE:SquashedInsts 45156 # Number of squashed instructions handled by decode
|
||||
system.cpu.decode.DECODE:UnblockCycles 189170 # Number of cycles decode is unblocking
|
||||
system.cpu.dtb.data_accesses 31911121 # DTB accesses
|
||||
system.cpu.dcache.writebacks 106 # number of writebacks
|
||||
system.cpu.decode.DECODE:BlockedCycles 3560307 # Number of cycles decode is blocked
|
||||
system.cpu.decode.DECODE:BranchMispred 13329 # Number of times decode detected a branch misprediction
|
||||
system.cpu.decode.DECODE:BranchResolved 3136527 # Number of times decode resolved a branch
|
||||
system.cpu.decode.DECODE:DecodedInsts 162153476 # Number of instructions handled by decode
|
||||
system.cpu.decode.DECODE:IdleCycles 39273061 # Number of cycles decode is idle
|
||||
system.cpu.decode.DECODE:RunCycles 29418237 # Number of cycles decode is running
|
||||
system.cpu.decode.DECODE:SquashCycles 8029960 # Number of cycles decode is squashing
|
||||
system.cpu.decode.DECODE:SquashedInsts 48947 # Number of squashed instructions handled by decode
|
||||
system.cpu.decode.DECODE:UnblockCycles 203154 # Number of cycles decode is unblocking
|
||||
system.cpu.dtb.data_accesses 31794123 # DTB accesses
|
||||
system.cpu.dtb.data_acv 0 # DTB access violations
|
||||
system.cpu.dtb.data_hits 31454022 # DTB hits
|
||||
system.cpu.dtb.data_misses 457099 # DTB misses
|
||||
system.cpu.dtb.data_hits 31394253 # DTB hits
|
||||
system.cpu.dtb.data_misses 399870 # DTB misses
|
||||
system.cpu.dtb.fetch_accesses 0 # ITB accesses
|
||||
system.cpu.dtb.fetch_acv 0 # ITB acv
|
||||
system.cpu.dtb.fetch_hits 0 # ITB hits
|
||||
system.cpu.dtb.fetch_misses 0 # ITB misses
|
||||
system.cpu.dtb.read_accesses 24718123 # DTB read accesses
|
||||
system.cpu.dtb.read_accesses 24584547 # DTB read accesses
|
||||
system.cpu.dtb.read_acv 0 # DTB read access violations
|
||||
system.cpu.dtb.read_hits 24262026 # DTB read hits
|
||||
system.cpu.dtb.read_misses 456097 # DTB read misses
|
||||
system.cpu.dtb.write_accesses 7192998 # DTB write accesses
|
||||
system.cpu.dtb.read_hits 24185700 # DTB read hits
|
||||
system.cpu.dtb.read_misses 398847 # DTB read misses
|
||||
system.cpu.dtb.write_accesses 7209576 # DTB write accesses
|
||||
system.cpu.dtb.write_acv 0 # DTB write access violations
|
||||
system.cpu.dtb.write_hits 7191996 # DTB write hits
|
||||
system.cpu.dtb.write_misses 1002 # DTB write misses
|
||||
system.cpu.fetch.Branches 19468548 # Number of branches that fetch encountered
|
||||
system.cpu.fetch.CacheLines 19230003 # Number of cache lines fetched
|
||||
system.cpu.fetch.Cycles 50198038 # Number of cycles fetch has run and was not squashing or blocked
|
||||
system.cpu.fetch.IcacheSquashes 519723 # Number of outstanding Icache misses that were squashed
|
||||
system.cpu.fetch.Insts 167554902 # Number of instructions fetch has processed
|
||||
system.cpu.fetch.SquashCycles 2079596 # Number of cycles fetch has spent squashing
|
||||
system.cpu.fetch.branchRate 0.238476 # Number of branch fetches per cycle
|
||||
system.cpu.fetch.icacheStallCycles 19230003 # Number of cycles fetch is stalled on an Icache miss
|
||||
system.cpu.fetch.predictedBranches 14728574 # Number of branches that fetch has predicted taken
|
||||
system.cpu.fetch.rate 2.052430 # Number of inst fetches per cycle
|
||||
system.cpu.fetch.rateDist::samples 81528343 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::mean 2.055174 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::stdev 3.061669 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.dtb.write_hits 7208553 # DTB write hits
|
||||
system.cpu.dtb.write_misses 1023 # DTB write misses
|
||||
system.cpu.fetch.Branches 19536875 # Number of branches that fetch encountered
|
||||
system.cpu.fetch.CacheLines 19049745 # Number of cache lines fetched
|
||||
system.cpu.fetch.Cycles 49533111 # Number of cycles fetch has run and was not squashing or blocked
|
||||
system.cpu.fetch.IcacheSquashes 485697 # Number of outstanding Icache misses that were squashed
|
||||
system.cpu.fetch.Insts 167120080 # Number of instructions fetch has processed
|
||||
system.cpu.fetch.SquashCycles 2034068 # Number of cycles fetch has spent squashing
|
||||
system.cpu.fetch.branchRate 0.242413 # Number of branch fetches per cycle
|
||||
system.cpu.fetch.icacheStallCycles 19049745 # Number of cycles fetch is stalled on an Icache miss
|
||||
system.cpu.fetch.predictedBranches 13634824 # Number of branches that fetch has predicted taken
|
||||
system.cpu.fetch.rate 2.073622 # Number of inst fetches per cycle
|
||||
system.cpu.fetch.rateDist::samples 80484719 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::mean 2.076420 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::stdev 3.094224 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::0-1 50560378 62.02% 62.02% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::1-2 3114212 3.82% 65.84% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::2-3 2012618 2.47% 68.30% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::3-4 3505366 4.30% 72.60% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::4-5 4590613 5.63% 78.23% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::5-6 1506961 1.85% 80.08% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::6-7 2028359 2.49% 82.57% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::7-8 1846743 2.27% 84.84% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::8 12363093 15.16% 100.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::0-1 50001427 62.13% 62.13% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::1-2 3132178 3.89% 66.02% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::2-3 1884597 2.34% 68.36% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::3-4 3228306 4.01% 72.37% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::4-5 4370184 5.43% 77.80% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::5-6 1507606 1.87% 79.67% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::6-7 1854945 2.30% 81.98% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::7-8 1658454 2.06% 84.04% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::8 12847022 15.96% 100.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::total 81528343 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.icache.ReadReq_accesses 19230003 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.icache.ReadReq_avg_miss_latency 15782.750498 # average ReadReq miss latency
|
||||
system.cpu.icache.ReadReq_avg_mshr_miss_latency 11914.180589 # average ReadReq mshr miss latency
|
||||
system.cpu.icache.ReadReq_hits 19218965 # number of ReadReq hits
|
||||
system.cpu.icache.ReadReq_miss_latency 174210000 # number of ReadReq miss cycles
|
||||
system.cpu.icache.ReadReq_miss_rate 0.000574 # miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_misses 11038 # number of ReadReq misses
|
||||
system.cpu.icache.ReadReq_mshr_hits 982 # number of ReadReq MSHR hits
|
||||
system.cpu.icache.ReadReq_mshr_miss_latency 119809000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.icache.ReadReq_mshr_miss_rate 0.000523 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_mshr_misses 10056 # number of ReadReq MSHR misses
|
||||
system.cpu.fetch.rateDist::total 80484719 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.icache.ReadReq_accesses 19049745 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.icache.ReadReq_avg_miss_latency 15752.064632 # average ReadReq miss latency
|
||||
system.cpu.icache.ReadReq_avg_mshr_miss_latency 11876.097465 # average ReadReq mshr miss latency
|
||||
system.cpu.icache.ReadReq_hits 19038605 # number of ReadReq hits
|
||||
system.cpu.icache.ReadReq_miss_latency 175478000 # number of ReadReq miss cycles
|
||||
system.cpu.icache.ReadReq_miss_rate 0.000585 # miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_misses 11140 # number of ReadReq misses
|
||||
system.cpu.icache.ReadReq_mshr_hits 1003 # number of ReadReq MSHR hits
|
||||
system.cpu.icache.ReadReq_mshr_miss_latency 120388000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.icache.ReadReq_mshr_miss_rate 0.000532 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_mshr_misses 10137 # number of ReadReq MSHR misses
|
||||
system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
||||
system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
|
||||
system.cpu.icache.avg_refs 1911.193815 # Average number of references to valid blocks.
|
||||
system.cpu.icache.avg_refs 1878.130117 # Average number of references to valid blocks.
|
||||
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.icache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.icache.demand_accesses 19230003 # number of demand (read+write) accesses
|
||||
system.cpu.icache.demand_avg_miss_latency 15782.750498 # average overall miss latency
|
||||
system.cpu.icache.demand_avg_mshr_miss_latency 11914.180589 # average overall mshr miss latency
|
||||
system.cpu.icache.demand_hits 19218965 # number of demand (read+write) hits
|
||||
system.cpu.icache.demand_miss_latency 174210000 # number of demand (read+write) miss cycles
|
||||
system.cpu.icache.demand_miss_rate 0.000574 # miss rate for demand accesses
|
||||
system.cpu.icache.demand_misses 11038 # number of demand (read+write) misses
|
||||
system.cpu.icache.demand_mshr_hits 982 # number of demand (read+write) MSHR hits
|
||||
system.cpu.icache.demand_mshr_miss_latency 119809000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.icache.demand_mshr_miss_rate 0.000523 # mshr miss rate for demand accesses
|
||||
system.cpu.icache.demand_mshr_misses 10056 # number of demand (read+write) MSHR misses
|
||||
system.cpu.icache.demand_accesses 19049745 # number of demand (read+write) accesses
|
||||
system.cpu.icache.demand_avg_miss_latency 15752.064632 # average overall miss latency
|
||||
system.cpu.icache.demand_avg_mshr_miss_latency 11876.097465 # average overall mshr miss latency
|
||||
system.cpu.icache.demand_hits 19038605 # number of demand (read+write) hits
|
||||
system.cpu.icache.demand_miss_latency 175478000 # number of demand (read+write) miss cycles
|
||||
system.cpu.icache.demand_miss_rate 0.000585 # miss rate for demand accesses
|
||||
system.cpu.icache.demand_misses 11140 # number of demand (read+write) misses
|
||||
system.cpu.icache.demand_mshr_hits 1003 # number of demand (read+write) MSHR hits
|
||||
system.cpu.icache.demand_mshr_miss_latency 120388000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.icache.demand_mshr_miss_rate 0.000532 # mshr miss rate for demand accesses
|
||||
system.cpu.icache.demand_mshr_misses 10137 # number of demand (read+write) MSHR misses
|
||||
system.cpu.icache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.icache.occ_%::0 0.753902 # Average percentage of cache occupancy
|
||||
system.cpu.icache.occ_blocks::0 1543.991602 # Average occupied blocks per context
|
||||
system.cpu.icache.overall_accesses 19230003 # number of overall (read+write) accesses
|
||||
system.cpu.icache.overall_avg_miss_latency 15782.750498 # average overall miss latency
|
||||
system.cpu.icache.overall_avg_mshr_miss_latency 11914.180589 # average overall mshr miss latency
|
||||
system.cpu.icache.occ_%::0 0.755796 # Average percentage of cache occupancy
|
||||
system.cpu.icache.occ_blocks::0 1547.870707 # Average occupied blocks per context
|
||||
system.cpu.icache.overall_accesses 19049745 # number of overall (read+write) accesses
|
||||
system.cpu.icache.overall_avg_miss_latency 15752.064632 # average overall miss latency
|
||||
system.cpu.icache.overall_avg_mshr_miss_latency 11876.097465 # average overall mshr miss latency
|
||||
system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.icache.overall_hits 19218965 # number of overall hits
|
||||
system.cpu.icache.overall_miss_latency 174210000 # number of overall miss cycles
|
||||
system.cpu.icache.overall_miss_rate 0.000574 # miss rate for overall accesses
|
||||
system.cpu.icache.overall_misses 11038 # number of overall misses
|
||||
system.cpu.icache.overall_mshr_hits 982 # number of overall MSHR hits
|
||||
system.cpu.icache.overall_mshr_miss_latency 119809000 # number of overall MSHR miss cycles
|
||||
system.cpu.icache.overall_mshr_miss_rate 0.000523 # mshr miss rate for overall accesses
|
||||
system.cpu.icache.overall_mshr_misses 10056 # number of overall MSHR misses
|
||||
system.cpu.icache.overall_hits 19038605 # number of overall hits
|
||||
system.cpu.icache.overall_miss_latency 175478000 # number of overall miss cycles
|
||||
system.cpu.icache.overall_miss_rate 0.000585 # miss rate for overall accesses
|
||||
system.cpu.icache.overall_misses 11140 # number of overall misses
|
||||
system.cpu.icache.overall_mshr_hits 1003 # number of overall MSHR hits
|
||||
system.cpu.icache.overall_mshr_miss_latency 120388000 # number of overall MSHR miss cycles
|
||||
system.cpu.icache.overall_mshr_miss_rate 0.000532 # mshr miss rate for overall accesses
|
||||
system.cpu.icache.overall_mshr_misses 10137 # number of overall MSHR misses
|
||||
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
||||
system.cpu.icache.replacements 8143 # number of replacements
|
||||
system.cpu.icache.sampled_refs 10056 # Sample count of references to valid blocks.
|
||||
system.cpu.icache.replacements 8223 # number of replacements
|
||||
system.cpu.icache.sampled_refs 10137 # Sample count of references to valid blocks.
|
||||
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.icache.tagsinuse 1543.991602 # Cycle average of tags in use
|
||||
system.cpu.icache.total_refs 19218965 # Total number of references to valid blocks.
|
||||
system.cpu.icache.tagsinuse 1547.870707 # Cycle average of tags in use
|
||||
system.cpu.icache.total_refs 19038605 # Total number of references to valid blocks.
|
||||
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.icache.writebacks 0 # number of writebacks
|
||||
system.cpu.idleCycles 108975 # Total number of cycles that the CPU has spent unscheduled due to idling
|
||||
system.cpu.iew.EXEC:branches 12812003 # Number of branches executed
|
||||
system.cpu.iew.EXEC:nop 12599027 # number of nop insts executed
|
||||
system.cpu.iew.EXEC:rate 1.247521 # Inst execution rate
|
||||
system.cpu.iew.EXEC:refs 31962516 # number of memory reference insts executed
|
||||
system.cpu.iew.EXEC:stores 7194632 # Number of stores executed
|
||||
system.cpu.idleCycles 108591 # Total number of cycles that the CPU has spent unscheduled due to idling
|
||||
system.cpu.iew.EXEC:branches 12897175 # Number of branches executed
|
||||
system.cpu.iew.EXEC:nop 12739019 # number of nop insts executed
|
||||
system.cpu.iew.EXEC:rate 1.262855 # Inst execution rate
|
||||
system.cpu.iew.EXEC:refs 31847616 # number of memory reference insts executed
|
||||
system.cpu.iew.EXEC:stores 7211217 # Number of stores executed
|
||||
system.cpu.iew.EXEC:swp 0 # number of swp insts executed
|
||||
system.cpu.iew.WB:consumers 90937302 # num instructions consuming a value
|
||||
system.cpu.iew.WB:count 99943821 # cumulative count of insts written-back
|
||||
system.cpu.iew.WB:fanout 0.723990 # average fanout of values written-back
|
||||
system.cpu.iew.WB:consumers 91218394 # num instructions consuming a value
|
||||
system.cpu.iew.WB:count 99932054 # cumulative count of insts written-back
|
||||
system.cpu.iew.WB:fanout 0.721984 # average fanout of values written-back
|
||||
system.cpu.iew.WB:penalized 0 # number of instrctions required to write to 'other' IQ
|
||||
system.cpu.iew.WB:penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
|
||||
system.cpu.iew.WB:producers 65837672 # num instructions producing a value
|
||||
system.cpu.iew.WB:rate 1.224242 # insts written-back per cycle
|
||||
system.cpu.iew.WB:sent 100859242 # cumulative count of insts sent to commit
|
||||
system.cpu.iew.branchMispredicts 2125730 # Number of branch mispredicts detected at execute
|
||||
system.cpu.iew.iewBlockCycles 254811 # Number of cycles IEW is blocking
|
||||
system.cpu.iew.iewDispLoadInsts 33976826 # Number of dispatched load instructions
|
||||
system.cpu.iew.iewDispNonSpecInsts 426 # Number of dispatched non-speculative instructions
|
||||
system.cpu.iew.iewDispSquashedInsts 1734651 # Number of squashed instructions skipped by dispatch
|
||||
system.cpu.iew.iewDispStoreInsts 10628051 # Number of dispatched store instructions
|
||||
system.cpu.iew.iewDispatchedInsts 148053720 # Number of instructions dispatched to IQ
|
||||
system.cpu.iew.iewExecLoadInsts 24767884 # Number of load instructions executed
|
||||
system.cpu.iew.iewExecSquashedInsts 2184370 # Number of squashed instructions skipped in execute
|
||||
system.cpu.iew.iewExecutedInsts 101844271 # Number of executed instructions
|
||||
system.cpu.iew.iewIQFullEvents 121216 # Number of times the IQ has become full, causing a stall
|
||||
system.cpu.iew.WB:producers 65858228 # num instructions producing a value
|
||||
system.cpu.iew.WB:rate 1.239955 # insts written-back per cycle
|
||||
system.cpu.iew.WB:sent 100793715 # cumulative count of insts sent to commit
|
||||
system.cpu.iew.branchMispredicts 2037312 # Number of branch mispredicts detected at execute
|
||||
system.cpu.iew.iewBlockCycles 220727 # Number of cycles IEW is blocking
|
||||
system.cpu.iew.iewDispLoadInsts 33778811 # Number of dispatched load instructions
|
||||
system.cpu.iew.iewDispNonSpecInsts 434 # Number of dispatched non-speculative instructions
|
||||
system.cpu.iew.iewDispSquashedInsts 1499848 # Number of squashed instructions skipped by dispatch
|
||||
system.cpu.iew.iewDispStoreInsts 10610374 # Number of dispatched store instructions
|
||||
system.cpu.iew.iewDispatchedInsts 147688610 # Number of instructions dispatched to IQ
|
||||
system.cpu.iew.iewExecLoadInsts 24636399 # Number of load instructions executed
|
||||
system.cpu.iew.iewExecSquashedInsts 2142931 # Number of squashed instructions skipped in execute
|
||||
system.cpu.iew.iewExecutedInsts 101777656 # Number of executed instructions
|
||||
system.cpu.iew.iewIQFullEvents 90810 # Number of times the IQ has become full, causing a stall
|
||||
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
|
||||
system.cpu.iew.iewLSQFullEvents 222 # Number of times the LSQ has become full, causing a stall
|
||||
system.cpu.iew.iewSquashCycles 8071146 # Number of cycles IEW is squashing
|
||||
system.cpu.iew.iewUnblockCycles 160195 # Number of cycles IEW is unblocking
|
||||
system.cpu.iew.iewLSQFullEvents 223 # Number of times the LSQ has become full, causing a stall
|
||||
system.cpu.iew.iewSquashCycles 8029960 # Number of cycles IEW is squashing
|
||||
system.cpu.iew.iewUnblockCycles 123733 # Number of cycles IEW is unblocking
|
||||
system.cpu.iew.lsq.thread.0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
|
||||
system.cpu.iew.lsq.thread.0.cacheBlocked 17 # Number of times an access to memory failed due to the cache being blocked
|
||||
system.cpu.iew.lsq.thread.0.forwLoads 849805 # Number of loads that had data forwarded from stores
|
||||
system.cpu.iew.lsq.thread.0.ignoredResponses 2830 # Number of memory responses ignored because the instruction is squashed
|
||||
system.cpu.iew.lsq.thread.0.cacheBlocked 18 # Number of times an access to memory failed due to the cache being blocked
|
||||
system.cpu.iew.lsq.thread.0.forwLoads 852201 # Number of loads that had data forwarded from stores
|
||||
system.cpu.iew.lsq.thread.0.ignoredResponses 2584 # Number of memory responses ignored because the instruction is squashed
|
||||
system.cpu.iew.lsq.thread.0.invAddrLoads 0 # Number of loads ignored due to an invalid address
|
||||
system.cpu.iew.lsq.thread.0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
|
||||
system.cpu.iew.lsq.thread.0.memOrderViolation 248254 # Number of memory ordering violations
|
||||
system.cpu.iew.lsq.thread.0.rescheduledLoads 9784 # Number of loads that were rescheduled
|
||||
system.cpu.iew.lsq.thread.0.squashedLoads 13942413 # Number of loads squashed
|
||||
system.cpu.iew.lsq.thread.0.squashedStores 4125356 # Number of stores squashed
|
||||
system.cpu.iew.memOrderViolationEvents 248254 # Number of memory order violations
|
||||
system.cpu.iew.predictedNotTakenIncorrect 218646 # Number of branches that were predicted not taken incorrectly
|
||||
system.cpu.iew.predictedTakenIncorrect 1907084 # Number of branches that were predicted taken incorrectly
|
||||
system.cpu.ipc 1.031143 # IPC: Instructions Per Cycle
|
||||
system.cpu.ipc_total 1.031143 # IPC: Total IPC of All Threads
|
||||
system.cpu.iew.lsq.thread.0.memOrderViolation 270101 # Number of memory ordering violations
|
||||
system.cpu.iew.lsq.thread.0.rescheduledLoads 9831 # Number of loads that were rescheduled
|
||||
system.cpu.iew.lsq.thread.0.squashedLoads 13744398 # Number of loads squashed
|
||||
system.cpu.iew.lsq.thread.0.squashedStores 4107679 # Number of stores squashed
|
||||
system.cpu.iew.memOrderViolationEvents 270101 # Number of memory order violations
|
||||
system.cpu.iew.predictedNotTakenIncorrect 440641 # Number of branches that were predicted not taken incorrectly
|
||||
system.cpu.iew.predictedTakenIncorrect 1596671 # Number of branches that were predicted taken incorrectly
|
||||
system.cpu.ipc 1.044500 # IPC: Instructions Per Cycle
|
||||
system.cpu.ipc_total 1.044500 # IPC: Total IPC of All Threads
|
||||
system.cpu.iq.ISSUE:FU_type_0::No_OpClass 7 0.00% 0.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntAlu 64430040 61.93% 61.93% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntMult 475055 0.46% 62.39% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntDiv 0 0.00% 62.39% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatAdd 2782164 2.67% 65.07% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCmp 115645 0.11% 65.18% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCvt 2377276 2.29% 67.46% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatMult 305748 0.29% 67.76% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatDiv 755245 0.73% 68.48% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatSqrt 323 0.00% 68.48% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemRead 25462424 24.48% 92.96% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemWrite 7324714 7.04% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntAlu 64410892 61.98% 61.98% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntMult 474451 0.46% 62.44% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntDiv 0 0.00% 62.44% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatAdd 2784957 2.68% 65.12% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCmp 114528 0.11% 65.23% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCvt 2385482 2.30% 67.52% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatMult 305123 0.29% 67.82% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatDiv 755228 0.73% 68.54% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatSqrt 324 0.00% 68.54% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemRead 25350766 24.39% 92.94% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemWrite 7338829 7.06% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::total 104028641 # Type of FU issued
|
||||
system.cpu.iq.ISSUE:fu_busy_cnt 1933128 # FU busy when requested
|
||||
system.cpu.iq.ISSUE:fu_busy_rate 0.018583 # FU busy rate (busy events/executed inst)
|
||||
system.cpu.iq.ISSUE:FU_type_0::total 103920587 # Type of FU issued
|
||||
system.cpu.iq.ISSUE:fu_busy_cnt 1852625 # FU busy when requested
|
||||
system.cpu.iq.ISSUE:fu_busy_rate 0.017827 # FU busy rate (busy events/executed inst)
|
||||
system.cpu.iq.ISSUE:fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntAlu 274346 14.19% 14.19% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntMult 0 0.00% 14.19% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntDiv 0 0.00% 14.19% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatAdd 31 0.00% 14.19% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCmp 0 0.00% 14.19% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCvt 6547 0.34% 14.53% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatMult 2333 0.12% 14.65% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatDiv 832912 43.09% 57.74% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatSqrt 0 0.00% 57.74% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemRead 743147 38.44% 96.18% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemWrite 73812 3.82% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntAlu 210356 11.35% 11.35% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntMult 0 0.00% 11.35% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntDiv 0 0.00% 11.35% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatAdd 363 0.02% 11.37% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCmp 0 0.00% 11.37% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCvt 3342 0.18% 11.55% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatMult 2324 0.13% 11.68% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatDiv 819264 44.22% 55.90% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatSqrt 0 0.00% 55.90% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemRead 748090 40.38% 96.28% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemWrite 68886 3.72% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::samples 81528343 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::mean 1.275981 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::stdev 1.540298 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::samples 80484719 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::mean 1.291184 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::stdev 1.543424 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::0-1 35305774 43.30% 43.30% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::1-2 18904885 23.19% 66.49% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::2-3 11574997 14.20% 80.69% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::3-4 6762756 8.29% 88.99% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::4-5 5075415 6.23% 95.21% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::5-6 2394533 2.94% 98.15% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::6-7 1208963 1.48% 99.63% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::7-8 250769 0.31% 99.94% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::8 50251 0.06% 100.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::0-1 34420666 42.77% 42.77% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::1-2 18632497 23.15% 65.92% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::2-3 11734091 14.58% 80.50% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::3-4 6720766 8.35% 88.85% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::4-5 5079668 6.31% 95.16% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::5-6 2378591 2.96% 98.11% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::6-7 1227784 1.53% 99.64% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::7-8 245969 0.31% 99.94% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::8 44687 0.06% 100.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::min_value 0 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::max_value 8 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::total 81528343 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:rate 1.274278 # Inst issue rate
|
||||
system.cpu.iq.iqInstsAdded 135454267 # Number of instructions added to the IQ (excludes non-spec)
|
||||
system.cpu.iq.iqInstsIssued 104028641 # Number of instructions issued
|
||||
system.cpu.iq.iqNonSpecInstsAdded 426 # Number of non-speculative instructions added to the IQ
|
||||
system.cpu.iq.iqSquashedInstsExamined 50669408 # Number of squashed instructions iterated over during squash; mainly for profiling
|
||||
system.cpu.iq.iqSquashedInstsIssued 244059 # Number of squashed instructions issued
|
||||
system.cpu.iq.iqSquashedNonSpecRemoved 37 # Number of squashed non-spec instructions that were removed
|
||||
system.cpu.iq.iqSquashedOperandsExamined 47385393 # Number of squashed operands that are examined and possibly removed from graph
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::total 80484719 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:rate 1.289444 # Inst issue rate
|
||||
system.cpu.iq.iqInstsAdded 134949157 # Number of instructions added to the IQ (excludes non-spec)
|
||||
system.cpu.iq.iqInstsIssued 103920587 # Number of instructions issued
|
||||
system.cpu.iq.iqNonSpecInstsAdded 434 # Number of non-speculative instructions added to the IQ
|
||||
system.cpu.iq.iqSquashedInstsExamined 50119883 # Number of squashed instructions iterated over during squash; mainly for profiling
|
||||
system.cpu.iq.iqSquashedInstsIssued 297027 # Number of squashed instructions issued
|
||||
system.cpu.iq.iqSquashedNonSpecRemoved 45 # Number of squashed non-spec instructions that were removed
|
||||
system.cpu.iq.iqSquashedOperandsExamined 46887079 # Number of squashed operands that are examined and possibly removed from graph
|
||||
system.cpu.itb.data_accesses 0 # DTB accesses
|
||||
system.cpu.itb.data_acv 0 # DTB access violations
|
||||
system.cpu.itb.data_hits 0 # DTB hits
|
||||
system.cpu.itb.data_misses 0 # DTB misses
|
||||
system.cpu.itb.fetch_accesses 19230073 # ITB accesses
|
||||
system.cpu.itb.fetch_accesses 19049819 # ITB accesses
|
||||
system.cpu.itb.fetch_acv 0 # ITB acv
|
||||
system.cpu.itb.fetch_hits 19230003 # ITB hits
|
||||
system.cpu.itb.fetch_misses 70 # ITB misses
|
||||
system.cpu.itb.fetch_hits 19049745 # ITB hits
|
||||
system.cpu.itb.fetch_misses 74 # ITB misses
|
||||
system.cpu.itb.read_accesses 0 # DTB read accesses
|
||||
system.cpu.itb.read_acv 0 # DTB read access violations
|
||||
system.cpu.itb.read_hits 0 # DTB read hits
|
||||
|
@ -343,105 +343,105 @@ system.cpu.itb.write_accesses 0 # DT
|
|||
system.cpu.itb.write_acv 0 # DTB write access violations
|
||||
system.cpu.itb.write_hits 0 # DTB write hits
|
||||
system.cpu.itb.write_misses 0 # DTB write misses
|
||||
system.cpu.l2cache.ReadExReq_accesses 1735 # number of ReadExReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadExReq_avg_miss_latency 34685.302594 # average ReadExReq miss latency
|
||||
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31521.902017 # average ReadExReq mshr miss latency
|
||||
system.cpu.l2cache.ReadExReq_miss_latency 60179000 # number of ReadExReq miss cycles
|
||||
system.cpu.l2cache.ReadExReq_accesses 1736 # number of ReadExReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadExReq_avg_miss_latency 34694.700461 # average ReadExReq miss latency
|
||||
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31523.329493 # average ReadExReq mshr miss latency
|
||||
system.cpu.l2cache.ReadExReq_miss_latency 60230000 # number of ReadExReq miss cycles
|
||||
system.cpu.l2cache.ReadExReq_miss_rate 1 # miss rate for ReadExReq accesses
|
||||
system.cpu.l2cache.ReadExReq_misses 1735 # number of ReadExReq misses
|
||||
system.cpu.l2cache.ReadExReq_mshr_miss_latency 54690500 # number of ReadExReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadExReq_misses 1736 # number of ReadExReq misses
|
||||
system.cpu.l2cache.ReadExReq_mshr_miss_latency 54724500 # number of ReadExReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadExReq_mshr_miss_rate 1 # mshr miss rate for ReadExReq accesses
|
||||
system.cpu.l2cache.ReadExReq_mshr_misses 1735 # number of ReadExReq MSHR misses
|
||||
system.cpu.l2cache.ReadReq_accesses 10561 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadReq_avg_miss_latency 34278.222222 # average ReadReq miss latency
|
||||
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31080 # average ReadReq mshr miss latency
|
||||
system.cpu.l2cache.ReadReq_hits 7186 # number of ReadReq hits
|
||||
system.cpu.l2cache.ReadReq_miss_latency 115689000 # number of ReadReq miss cycles
|
||||
system.cpu.l2cache.ReadReq_miss_rate 0.319572 # miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_misses 3375 # number of ReadReq misses
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_latency 104895000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_rate 0.319572 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_mshr_misses 3375 # number of ReadReq MSHR misses
|
||||
system.cpu.l2cache.ReadExReq_mshr_misses 1736 # number of ReadExReq MSHR misses
|
||||
system.cpu.l2cache.ReadReq_accesses 10641 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadReq_avg_miss_latency 34281.074697 # average ReadReq miss latency
|
||||
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31079.421317 # average ReadReq mshr miss latency
|
||||
system.cpu.l2cache.ReadReq_hits 7254 # number of ReadReq hits
|
||||
system.cpu.l2cache.ReadReq_miss_latency 116110000 # number of ReadReq miss cycles
|
||||
system.cpu.l2cache.ReadReq_miss_rate 0.318297 # miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_misses 3387 # number of ReadReq misses
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_latency 105266000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_rate 0.318297 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_mshr_misses 3387 # number of ReadReq MSHR misses
|
||||
system.cpu.l2cache.UpgradeReq_accesses 123 # number of UpgradeReq accesses(hits+misses)
|
||||
system.cpu.l2cache.UpgradeReq_avg_miss_latency 34390.243902 # average UpgradeReq miss latency
|
||||
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 31260.162602 # average UpgradeReq mshr miss latency
|
||||
system.cpu.l2cache.UpgradeReq_miss_latency 4230000 # number of UpgradeReq miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_avg_miss_latency 34414.634146 # average UpgradeReq miss latency
|
||||
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 31256.097561 # average UpgradeReq mshr miss latency
|
||||
system.cpu.l2cache.UpgradeReq_miss_latency 4233000 # number of UpgradeReq miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_miss_rate 1 # miss rate for UpgradeReq accesses
|
||||
system.cpu.l2cache.UpgradeReq_misses 123 # number of UpgradeReq misses
|
||||
system.cpu.l2cache.UpgradeReq_mshr_miss_latency 3845000 # number of UpgradeReq MSHR miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_mshr_miss_latency 3844500 # number of UpgradeReq MSHR miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_mshr_miss_rate 1 # mshr miss rate for UpgradeReq accesses
|
||||
system.cpu.l2cache.UpgradeReq_mshr_misses 123 # number of UpgradeReq MSHR misses
|
||||
system.cpu.l2cache.Writeback_accesses 105 # number of Writeback accesses(hits+misses)
|
||||
system.cpu.l2cache.Writeback_hits 105 # number of Writeback hits
|
||||
system.cpu.l2cache.avg_blocked_cycles::no_mshrs 1500 # average number of cycles each access was blocked
|
||||
system.cpu.l2cache.Writeback_accesses 106 # number of Writeback accesses(hits+misses)
|
||||
system.cpu.l2cache.Writeback_hits 106 # number of Writeback hits
|
||||
system.cpu.l2cache.avg_blocked_cycles::no_mshrs 4333.333333 # average number of cycles each access was blocked
|
||||
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
|
||||
system.cpu.l2cache.avg_refs 2.152807 # Average number of references to valid blocks.
|
||||
system.cpu.l2cache.blocked::no_mshrs 2 # number of cycles access was blocked
|
||||
system.cpu.l2cache.avg_refs 2.165420 # Average number of references to valid blocks.
|
||||
system.cpu.l2cache.blocked::no_mshrs 3 # number of cycles access was blocked
|
||||
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.l2cache.blocked_cycles::no_mshrs 3000 # number of cycles access was blocked
|
||||
system.cpu.l2cache.blocked_cycles::no_mshrs 13000 # number of cycles access was blocked
|
||||
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.l2cache.demand_accesses 12296 # number of demand (read+write) accesses
|
||||
system.cpu.l2cache.demand_avg_miss_latency 34416.438356 # average overall miss latency
|
||||
system.cpu.l2cache.demand_avg_mshr_miss_latency 31230.039139 # average overall mshr miss latency
|
||||
system.cpu.l2cache.demand_hits 7186 # number of demand (read+write) hits
|
||||
system.cpu.l2cache.demand_miss_latency 175868000 # number of demand (read+write) miss cycles
|
||||
system.cpu.l2cache.demand_miss_rate 0.415582 # miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_misses 5110 # number of demand (read+write) misses
|
||||
system.cpu.l2cache.demand_accesses 12377 # number of demand (read+write) accesses
|
||||
system.cpu.l2cache.demand_avg_miss_latency 34421.237556 # average overall miss latency
|
||||
system.cpu.l2cache.demand_avg_mshr_miss_latency 31229.845793 # average overall mshr miss latency
|
||||
system.cpu.l2cache.demand_hits 7254 # number of demand (read+write) hits
|
||||
system.cpu.l2cache.demand_miss_latency 176340000 # number of demand (read+write) miss cycles
|
||||
system.cpu.l2cache.demand_miss_rate 0.413913 # miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_misses 5123 # number of demand (read+write) misses
|
||||
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
|
||||
system.cpu.l2cache.demand_mshr_miss_latency 159585500 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.l2cache.demand_mshr_miss_rate 0.415582 # mshr miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_mshr_misses 5110 # number of demand (read+write) MSHR misses
|
||||
system.cpu.l2cache.demand_mshr_miss_latency 159990500 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.l2cache.demand_mshr_miss_rate 0.413913 # mshr miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_mshr_misses 5123 # number of demand (read+write) MSHR misses
|
||||
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.l2cache.occ_%::0 0.068091 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_%::0 0.068298 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_%::1 0.000414 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_blocks::0 2231.205034 # Average occupied blocks per context
|
||||
system.cpu.l2cache.occ_blocks::1 13.564546 # Average occupied blocks per context
|
||||
system.cpu.l2cache.overall_accesses 12296 # number of overall (read+write) accesses
|
||||
system.cpu.l2cache.overall_avg_miss_latency 34416.438356 # average overall miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_miss_latency 31230.039139 # average overall mshr miss latency
|
||||
system.cpu.l2cache.occ_blocks::0 2237.998108 # Average occupied blocks per context
|
||||
system.cpu.l2cache.occ_blocks::1 13.556876 # Average occupied blocks per context
|
||||
system.cpu.l2cache.overall_accesses 12377 # number of overall (read+write) accesses
|
||||
system.cpu.l2cache.overall_avg_miss_latency 34421.237556 # average overall miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_miss_latency 31229.845793 # average overall mshr miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.l2cache.overall_hits 7186 # number of overall hits
|
||||
system.cpu.l2cache.overall_miss_latency 175868000 # number of overall miss cycles
|
||||
system.cpu.l2cache.overall_miss_rate 0.415582 # miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_misses 5110 # number of overall misses
|
||||
system.cpu.l2cache.overall_hits 7254 # number of overall hits
|
||||
system.cpu.l2cache.overall_miss_latency 176340000 # number of overall miss cycles
|
||||
system.cpu.l2cache.overall_miss_rate 0.413913 # miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_misses 5123 # number of overall misses
|
||||
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
|
||||
system.cpu.l2cache.overall_mshr_miss_latency 159585500 # number of overall MSHR miss cycles
|
||||
system.cpu.l2cache.overall_mshr_miss_rate 0.415582 # mshr miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_mshr_misses 5110 # number of overall MSHR misses
|
||||
system.cpu.l2cache.overall_mshr_miss_latency 159990500 # number of overall MSHR miss cycles
|
||||
system.cpu.l2cache.overall_mshr_miss_rate 0.413913 # mshr miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_mshr_misses 5123 # number of overall MSHR misses
|
||||
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
||||
system.cpu.l2cache.replacements 0 # number of replacements
|
||||
system.cpu.l2cache.sampled_refs 3331 # Sample count of references to valid blocks.
|
||||
system.cpu.l2cache.sampled_refs 3343 # Sample count of references to valid blocks.
|
||||
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.l2cache.tagsinuse 2244.769579 # Cycle average of tags in use
|
||||
system.cpu.l2cache.total_refs 7171 # Total number of references to valid blocks.
|
||||
system.cpu.l2cache.tagsinuse 2251.554984 # Cycle average of tags in use
|
||||
system.cpu.l2cache.total_refs 7239 # Total number of references to valid blocks.
|
||||
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.l2cache.writebacks 0 # number of writebacks
|
||||
system.cpu.memDep0.conflictingLoads 17216078 # Number of conflicting loads.
|
||||
system.cpu.memDep0.conflictingStores 5041116 # Number of conflicting stores.
|
||||
system.cpu.memDep0.insertedLoads 33976826 # Number of loads inserted to the mem dependence unit.
|
||||
system.cpu.memDep0.insertedStores 10628051 # Number of stores inserted to the mem dependence unit.
|
||||
system.cpu.numCycles 81637318 # number of cpu cycles simulated
|
||||
system.cpu.rename.RENAME:BlockCycles 1761024 # Number of cycles rename is blocking
|
||||
system.cpu.memDep0.conflictingLoads 17229574 # Number of conflicting loads.
|
||||
system.cpu.memDep0.conflictingStores 5033996 # Number of conflicting stores.
|
||||
system.cpu.memDep0.insertedLoads 33778811 # Number of loads inserted to the mem dependence unit.
|
||||
system.cpu.memDep0.insertedStores 10610374 # Number of stores inserted to the mem dependence unit.
|
||||
system.cpu.numCycles 80593310 # number of cpu cycles simulated
|
||||
system.cpu.rename.RENAME:BlockCycles 1589033 # Number of cycles rename is blocking
|
||||
system.cpu.rename.RENAME:CommittedMaps 68427361 # Number of HB maps that are committed
|
||||
system.cpu.rename.RENAME:IQFullEvents 964182 # Number of times rename has blocked due to IQ full
|
||||
system.cpu.rename.RENAME:IdleCycles 40833183 # Number of cycles rename is idle
|
||||
system.cpu.rename.RENAME:LSQFullEvents 973065 # Number of times rename has blocked due to LSQ full
|
||||
system.cpu.rename.RENAME:RenameLookups 202958583 # Number of register rename lookups that rename has made
|
||||
system.cpu.rename.RENAME:RenamedInsts 157334532 # Number of instructions processed by rename
|
||||
system.cpu.rename.RENAME:RenamedOperands 115929564 # Number of destination operands rename has renamed
|
||||
system.cpu.rename.RENAME:RunCycles 28833296 # Number of cycles rename is running
|
||||
system.cpu.rename.RENAME:SquashCycles 8071146 # Number of cycles rename is squashing
|
||||
system.cpu.rename.RENAME:UnblockCycles 2024389 # Number of cycles rename is unblocking
|
||||
system.cpu.rename.RENAME:UndoneMaps 47502203 # Number of HB maps that are undone due to squashing
|
||||
system.cpu.rename.RENAME:serializeStallCycles 5305 # count of cycles rename stalled for serializing inst
|
||||
system.cpu.rename.RENAME:serializingInsts 457 # count of serializing insts renamed
|
||||
system.cpu.rename.RENAME:skidInsts 4572167 # count of insts added to the skid buffer
|
||||
system.cpu.rename.RENAME:tempSerializingInsts 446 # count of temporary serializing insts renamed
|
||||
system.cpu.timesIdled 2428 # Number of times that the entire CPU went into an idle state and unscheduled itself
|
||||
system.cpu.rename.RENAME:IQFullEvents 926186 # Number of times rename has blocked due to IQ full
|
||||
system.cpu.rename.RENAME:IdleCycles 40466713 # Number of cycles rename is idle
|
||||
system.cpu.rename.RENAME:LSQFullEvents 962025 # Number of times rename has blocked due to LSQ full
|
||||
system.cpu.rename.RENAME:RenameLookups 202340521 # Number of register rename lookups that rename has made
|
||||
system.cpu.rename.RENAME:RenamedInsts 157033543 # Number of instructions processed by rename
|
||||
system.cpu.rename.RENAME:RenamedOperands 115331786 # Number of destination operands rename has renamed
|
||||
system.cpu.rename.RENAME:RunCycles 28409670 # Number of cycles rename is running
|
||||
system.cpu.rename.RENAME:SquashCycles 8029960 # Number of cycles rename is squashing
|
||||
system.cpu.rename.RENAME:UnblockCycles 1983994 # Number of cycles rename is unblocking
|
||||
system.cpu.rename.RENAME:UndoneMaps 46904425 # Number of HB maps that are undone due to squashing
|
||||
system.cpu.rename.RENAME:serializeStallCycles 5349 # count of cycles rename stalled for serializing inst
|
||||
system.cpu.rename.RENAME:serializingInsts 467 # count of serializing insts renamed
|
||||
system.cpu.rename.RENAME:skidInsts 4530466 # count of insts added to the skid buffer
|
||||
system.cpu.rename.RENAME:tempSerializingInsts 456 # count of temporary serializing insts renamed
|
||||
system.cpu.timesIdled 2422 # Number of times that the entire CPU went into an idle state and unscheduled itself
|
||||
system.cpu.workload.PROG:num_syscalls 389 # Number of system calls
|
||||
|
||||
---------- End Simulation Statistics ----------
|
||||
|
|
|
@ -5,13 +5,13 @@ The Regents of The University of Michigan
|
|||
All Rights Reserved
|
||||
|
||||
|
||||
M5 compiled Apr 10 2010 23:42:32
|
||||
M5 revision 1633bdfc3b0a 7062 default qtip regression_update tip
|
||||
M5 started Apr 10 2010 23:42:34
|
||||
M5 executing on zooks
|
||||
M5 compiled May 12 2010 01:43:39
|
||||
M5 revision 3f044cf767ee 7080 default qtip bp_regress.patch tip
|
||||
M5 started May 12 2010 01:43:43
|
||||
M5 executing on zizzer
|
||||
command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/00.hello/alpha/linux/inorder-timing -re tests/run.py build/ALPHA_SE/tests/fast/quick/00.hello/alpha/linux/inorder-timing
|
||||
Global frequency set at 1000000000000 ticks per second
|
||||
info: Entering event queue @ 0. Starting simulation...
|
||||
info: Increasing stack size by one page.
|
||||
Hello world!
|
||||
Exiting @ tick 31225500 because target called exit()
|
||||
Exiting @ tick 31242000 because target called exit()
|
||||
|
|
|
@ -1,60 +1,60 @@
|
|||
|
||||
---------- Begin Simulation Statistics ----------
|
||||
host_inst_rate 30166 # Simulator instruction rate (inst/s)
|
||||
host_mem_usage 153332 # Number of bytes of host memory used
|
||||
host_seconds 0.21 # Real time elapsed on the host
|
||||
host_tick_rate 146878557 # Simulator tick rate (ticks/s)
|
||||
host_inst_rate 29156 # Simulator instruction rate (inst/s)
|
||||
host_mem_usage 203904 # Number of bytes of host memory used
|
||||
host_seconds 0.22 # Real time elapsed on the host
|
||||
host_tick_rate 142052352 # Simulator tick rate (ticks/s)
|
||||
sim_freq 1000000000000 # Frequency of simulated ticks
|
||||
sim_insts 6404 # Number of instructions simulated
|
||||
sim_seconds 0.000031 # Number of seconds simulated
|
||||
sim_ticks 31225500 # Number of ticks simulated
|
||||
sim_ticks 31242000 # Number of ticks simulated
|
||||
system.cpu.AGEN-Unit.instReqsProcessed 2050 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.Branch-Predictor.BTBHits 202 # Number of BTB hits
|
||||
system.cpu.Branch-Predictor.BTBLookups 582 # Number of BTB lookups
|
||||
system.cpu.Branch-Predictor.BTBHits 94 # Number of BTB hits
|
||||
system.cpu.Branch-Predictor.BTBLookups 314 # Number of BTB lookups
|
||||
system.cpu.Branch-Predictor.RASInCorrect 125 # Number of incorrect RAS predictions.
|
||||
system.cpu.Branch-Predictor.condIncorrect 957 # Number of conditional branches incorrect
|
||||
system.cpu.Branch-Predictor.condIncorrect 895 # Number of conditional branches incorrect
|
||||
system.cpu.Branch-Predictor.condPredicted 751 # Number of conditional branches predicted
|
||||
system.cpu.Branch-Predictor.instReqsProcessed 6537 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.Branch-Predictor.instReqsProcessed 6554 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.Branch-Predictor.lookups 1066 # Number of BP lookups
|
||||
system.cpu.Branch-Predictor.predictedNotTaken 721 # Number of Branches Predicted As Not Taken (False).
|
||||
system.cpu.Branch-Predictor.predictedTaken 345 # Number of Branches Predicted As Taken (True).
|
||||
system.cpu.Branch-Predictor.predictedNotTaken 829 # Number of Branches Predicted As Not Taken (False).
|
||||
system.cpu.Branch-Predictor.predictedTaken 237 # Number of Branches Predicted As Taken (True).
|
||||
system.cpu.Branch-Predictor.usedRAS 125 # Number of times the RAS was used to get a target.
|
||||
system.cpu.Decode-Unit.instReqsProcessed 6537 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.Decode-Unit.instReqsProcessed 6554 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.Execution-Unit.cyclesExecuted 4340 # Number of Cycles Execution Unit was used.
|
||||
system.cpu.Execution-Unit.instReqsProcessed 4354 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.Execution-Unit.predictedNotTakenIncorrect 447 # Number of Branches Incorrectly Predicted As Not Taken).
|
||||
system.cpu.Execution-Unit.predictedTakenIncorrect 165 # Number of Branches Incorrectly Predicted As Taken.
|
||||
system.cpu.Execution-Unit.utilization 0.069493 # Utilization of Execution Unit (cycles / totalCycles).
|
||||
system.cpu.Fetch-Seq-Unit.instReqsProcessed 13895 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.Execution-Unit.predictedNotTakenIncorrect 524 # Number of Branches Incorrectly Predicted As Not Taken).
|
||||
system.cpu.Execution-Unit.predictedTakenIncorrect 134 # Number of Branches Incorrectly Predicted As Taken.
|
||||
system.cpu.Execution-Unit.utilization 0.069457 # Utilization of Execution Unit (cycles / totalCycles).
|
||||
system.cpu.Fetch-Seq-Unit.instReqsProcessed 13850 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.Graduation-Unit.instReqsProcessed 6404 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.Mult-Div-Unit.divInstReqsProcessed 0 # Number of Divide Requests Processed.
|
||||
system.cpu.Mult-Div-Unit.instReqsProcessed 2 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.Mult-Div-Unit.multInstReqsProcessed 1 # Number of Multiply Requests Processed.
|
||||
system.cpu.RegFile-Manager.instReqsProcessed 19960 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.activity 22.223468 # Percentage of cycles cpu is active
|
||||
system.cpu.activity 22.272545 # Percentage of cycles cpu is active
|
||||
system.cpu.committedInsts 6404 # Number of Instructions Simulated (Per-Thread)
|
||||
system.cpu.committedInsts_total 6404 # Number of Instructions Simulated (Total)
|
||||
system.cpu.contextSwitches 1 # Number of context switches
|
||||
system.cpu.cpi 9.752030 # CPI: Cycles Per Instruction (Per-Thread)
|
||||
system.cpu.cpi_total 9.752030 # CPI: Total CPI of All Threads
|
||||
system.cpu.cpi 9.757183 # CPI: Cycles Per Instruction (Per-Thread)
|
||||
system.cpu.cpi_total 9.757183 # CPI: Total CPI of All Threads
|
||||
system.cpu.dcache.ReadReq_accesses 1185 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.dcache.ReadReq_avg_miss_latency 56342.105263 # average ReadReq miss latency
|
||||
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 53342.105263 # average ReadReq mshr miss latency
|
||||
system.cpu.dcache.ReadReq_avg_miss_latency 56336.842105 # average ReadReq miss latency
|
||||
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 53336.842105 # average ReadReq mshr miss latency
|
||||
system.cpu.dcache.ReadReq_hits 1090 # number of ReadReq hits
|
||||
system.cpu.dcache.ReadReq_miss_latency 5352500 # number of ReadReq miss cycles
|
||||
system.cpu.dcache.ReadReq_miss_latency 5352000 # number of ReadReq miss cycles
|
||||
system.cpu.dcache.ReadReq_miss_rate 0.080169 # miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_misses 95 # number of ReadReq misses
|
||||
system.cpu.dcache.ReadReq_mshr_miss_latency 5067500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.dcache.ReadReq_mshr_miss_latency 5067000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.dcache.ReadReq_mshr_miss_rate 0.080169 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_mshr_misses 95 # number of ReadReq MSHR misses
|
||||
system.cpu.dcache.WriteReq_accesses 865 # number of WriteReq accesses(hits+misses)
|
||||
system.cpu.dcache.WriteReq_avg_miss_latency 56063.218391 # average WriteReq miss latency
|
||||
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 53063.218391 # average WriteReq mshr miss latency
|
||||
system.cpu.dcache.WriteReq_avg_miss_latency 56057.471264 # average WriteReq miss latency
|
||||
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 53057.471264 # average WriteReq mshr miss latency
|
||||
system.cpu.dcache.WriteReq_hits 778 # number of WriteReq hits
|
||||
system.cpu.dcache.WriteReq_miss_latency 4877500 # number of WriteReq miss cycles
|
||||
system.cpu.dcache.WriteReq_miss_latency 4877000 # number of WriteReq miss cycles
|
||||
system.cpu.dcache.WriteReq_miss_rate 0.100578 # miss rate for WriteReq accesses
|
||||
system.cpu.dcache.WriteReq_misses 87 # number of WriteReq misses
|
||||
system.cpu.dcache.WriteReq_mshr_miss_latency 4616500 # number of WriteReq MSHR miss cycles
|
||||
system.cpu.dcache.WriteReq_mshr_miss_latency 4616000 # number of WriteReq MSHR miss cycles
|
||||
system.cpu.dcache.WriteReq_mshr_miss_rate 0.100578 # mshr miss rate for WriteReq accesses
|
||||
system.cpu.dcache.WriteReq_mshr_misses 87 # number of WriteReq MSHR misses
|
||||
system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
||||
|
@ -66,31 +66,31 @@ system.cpu.dcache.blocked_cycles::no_mshrs 0 #
|
|||
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.dcache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.dcache.demand_accesses 2050 # number of demand (read+write) accesses
|
||||
system.cpu.dcache.demand_avg_miss_latency 56208.791209 # average overall miss latency
|
||||
system.cpu.dcache.demand_avg_mshr_miss_latency 53208.791209 # average overall mshr miss latency
|
||||
system.cpu.dcache.demand_avg_miss_latency 56203.296703 # average overall miss latency
|
||||
system.cpu.dcache.demand_avg_mshr_miss_latency 53203.296703 # average overall mshr miss latency
|
||||
system.cpu.dcache.demand_hits 1868 # number of demand (read+write) hits
|
||||
system.cpu.dcache.demand_miss_latency 10230000 # number of demand (read+write) miss cycles
|
||||
system.cpu.dcache.demand_miss_latency 10229000 # number of demand (read+write) miss cycles
|
||||
system.cpu.dcache.demand_miss_rate 0.088780 # miss rate for demand accesses
|
||||
system.cpu.dcache.demand_misses 182 # number of demand (read+write) misses
|
||||
system.cpu.dcache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
|
||||
system.cpu.dcache.demand_mshr_miss_latency 9684000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.dcache.demand_mshr_miss_latency 9683000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.dcache.demand_mshr_miss_rate 0.088780 # mshr miss rate for demand accesses
|
||||
system.cpu.dcache.demand_mshr_misses 182 # number of demand (read+write) MSHR misses
|
||||
system.cpu.dcache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.dcache.occ_%::0 0.025299 # Average percentage of cache occupancy
|
||||
system.cpu.dcache.occ_blocks::0 103.624059 # Average occupied blocks per context
|
||||
system.cpu.dcache.occ_%::0 0.025306 # Average percentage of cache occupancy
|
||||
system.cpu.dcache.occ_blocks::0 103.651945 # Average occupied blocks per context
|
||||
system.cpu.dcache.overall_accesses 2050 # number of overall (read+write) accesses
|
||||
system.cpu.dcache.overall_avg_miss_latency 56208.791209 # average overall miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_miss_latency 53208.791209 # average overall mshr miss latency
|
||||
system.cpu.dcache.overall_avg_miss_latency 56203.296703 # average overall miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_miss_latency 53203.296703 # average overall mshr miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.dcache.overall_hits 1868 # number of overall hits
|
||||
system.cpu.dcache.overall_miss_latency 10230000 # number of overall miss cycles
|
||||
system.cpu.dcache.overall_miss_latency 10229000 # number of overall miss cycles
|
||||
system.cpu.dcache.overall_miss_rate 0.088780 # miss rate for overall accesses
|
||||
system.cpu.dcache.overall_misses 182 # number of overall misses
|
||||
system.cpu.dcache.overall_mshr_hits 0 # number of overall MSHR hits
|
||||
system.cpu.dcache.overall_mshr_miss_latency 9684000 # number of overall MSHR miss cycles
|
||||
system.cpu.dcache.overall_mshr_miss_latency 9683000 # number of overall MSHR miss cycles
|
||||
system.cpu.dcache.overall_mshr_miss_rate 0.088780 # mshr miss rate for overall accesses
|
||||
system.cpu.dcache.overall_mshr_misses 182 # number of overall MSHR misses
|
||||
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
|
@ -98,7 +98,7 @@ system.cpu.dcache.overall_mshr_uncacheable_misses 0
|
|||
system.cpu.dcache.replacements 0 # number of replacements
|
||||
system.cpu.dcache.sampled_refs 168 # Sample count of references to valid blocks.
|
||||
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.dcache.tagsinuse 103.624059 # Cycle average of tags in use
|
||||
system.cpu.dcache.tagsinuse 103.651945 # Cycle average of tags in use
|
||||
system.cpu.dcache.total_refs 1882 # Total number of references to valid blocks.
|
||||
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.dcache.writebacks 0 # number of writebacks
|
||||
|
@ -119,73 +119,73 @@ system.cpu.dtb.write_accesses 868 # DT
|
|||
system.cpu.dtb.write_acv 0 # DTB write access violations
|
||||
system.cpu.dtb.write_hits 865 # DTB write hits
|
||||
system.cpu.dtb.write_misses 3 # DTB write misses
|
||||
system.cpu.icache.ReadReq_accesses 7358 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.icache.ReadReq_avg_miss_latency 55544.850498 # average ReadReq miss latency
|
||||
system.cpu.icache.ReadReq_avg_mshr_miss_latency 52868.421053 # average ReadReq mshr miss latency
|
||||
system.cpu.icache.ReadReq_hits 7057 # number of ReadReq hits
|
||||
system.cpu.icache.ReadReq_miss_latency 16719000 # number of ReadReq miss cycles
|
||||
system.cpu.icache.ReadReq_miss_rate 0.040908 # miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_accesses 7296 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.icache.ReadReq_avg_miss_latency 55536.544850 # average ReadReq miss latency
|
||||
system.cpu.icache.ReadReq_avg_mshr_miss_latency 52863.157895 # average ReadReq mshr miss latency
|
||||
system.cpu.icache.ReadReq_hits 6995 # number of ReadReq hits
|
||||
system.cpu.icache.ReadReq_miss_latency 16716500 # number of ReadReq miss cycles
|
||||
system.cpu.icache.ReadReq_miss_rate 0.041255 # miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_misses 301 # number of ReadReq misses
|
||||
system.cpu.icache.ReadReq_mshr_hits 16 # number of ReadReq MSHR hits
|
||||
system.cpu.icache.ReadReq_mshr_miss_latency 15067500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.icache.ReadReq_mshr_miss_rate 0.038733 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_mshr_miss_latency 15066000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.icache.ReadReq_mshr_miss_rate 0.039062 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_mshr_misses 285 # number of ReadReq MSHR misses
|
||||
system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
||||
system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
|
||||
system.cpu.icache.avg_refs 24.848592 # Average number of references to valid blocks.
|
||||
system.cpu.icache.avg_refs 24.630282 # Average number of references to valid blocks.
|
||||
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.icache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.icache.demand_accesses 7358 # number of demand (read+write) accesses
|
||||
system.cpu.icache.demand_avg_miss_latency 55544.850498 # average overall miss latency
|
||||
system.cpu.icache.demand_avg_mshr_miss_latency 52868.421053 # average overall mshr miss latency
|
||||
system.cpu.icache.demand_hits 7057 # number of demand (read+write) hits
|
||||
system.cpu.icache.demand_miss_latency 16719000 # number of demand (read+write) miss cycles
|
||||
system.cpu.icache.demand_miss_rate 0.040908 # miss rate for demand accesses
|
||||
system.cpu.icache.demand_accesses 7296 # number of demand (read+write) accesses
|
||||
system.cpu.icache.demand_avg_miss_latency 55536.544850 # average overall miss latency
|
||||
system.cpu.icache.demand_avg_mshr_miss_latency 52863.157895 # average overall mshr miss latency
|
||||
system.cpu.icache.demand_hits 6995 # number of demand (read+write) hits
|
||||
system.cpu.icache.demand_miss_latency 16716500 # number of demand (read+write) miss cycles
|
||||
system.cpu.icache.demand_miss_rate 0.041255 # miss rate for demand accesses
|
||||
system.cpu.icache.demand_misses 301 # number of demand (read+write) misses
|
||||
system.cpu.icache.demand_mshr_hits 16 # number of demand (read+write) MSHR hits
|
||||
system.cpu.icache.demand_mshr_miss_latency 15067500 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.icache.demand_mshr_miss_rate 0.038733 # mshr miss rate for demand accesses
|
||||
system.cpu.icache.demand_mshr_miss_latency 15066000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.icache.demand_mshr_miss_rate 0.039062 # mshr miss rate for demand accesses
|
||||
system.cpu.icache.demand_mshr_misses 285 # number of demand (read+write) MSHR misses
|
||||
system.cpu.icache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.icache.occ_%::0 0.063597 # Average percentage of cache occupancy
|
||||
system.cpu.icache.occ_blocks::0 130.247335 # Average occupied blocks per context
|
||||
system.cpu.icache.overall_accesses 7358 # number of overall (read+write) accesses
|
||||
system.cpu.icache.overall_avg_miss_latency 55544.850498 # average overall miss latency
|
||||
system.cpu.icache.overall_avg_mshr_miss_latency 52868.421053 # average overall mshr miss latency
|
||||
system.cpu.icache.occ_%::0 0.063623 # Average percentage of cache occupancy
|
||||
system.cpu.icache.occ_blocks::0 130.299954 # Average occupied blocks per context
|
||||
system.cpu.icache.overall_accesses 7296 # number of overall (read+write) accesses
|
||||
system.cpu.icache.overall_avg_miss_latency 55536.544850 # average overall miss latency
|
||||
system.cpu.icache.overall_avg_mshr_miss_latency 52863.157895 # average overall mshr miss latency
|
||||
system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.icache.overall_hits 7057 # number of overall hits
|
||||
system.cpu.icache.overall_miss_latency 16719000 # number of overall miss cycles
|
||||
system.cpu.icache.overall_miss_rate 0.040908 # miss rate for overall accesses
|
||||
system.cpu.icache.overall_hits 6995 # number of overall hits
|
||||
system.cpu.icache.overall_miss_latency 16716500 # number of overall miss cycles
|
||||
system.cpu.icache.overall_miss_rate 0.041255 # miss rate for overall accesses
|
||||
system.cpu.icache.overall_misses 301 # number of overall misses
|
||||
system.cpu.icache.overall_mshr_hits 16 # number of overall MSHR hits
|
||||
system.cpu.icache.overall_mshr_miss_latency 15067500 # number of overall MSHR miss cycles
|
||||
system.cpu.icache.overall_mshr_miss_rate 0.038733 # mshr miss rate for overall accesses
|
||||
system.cpu.icache.overall_mshr_miss_latency 15066000 # number of overall MSHR miss cycles
|
||||
system.cpu.icache.overall_mshr_miss_rate 0.039062 # mshr miss rate for overall accesses
|
||||
system.cpu.icache.overall_mshr_misses 285 # number of overall MSHR misses
|
||||
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
||||
system.cpu.icache.replacements 0 # number of replacements
|
||||
system.cpu.icache.sampled_refs 284 # Sample count of references to valid blocks.
|
||||
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.icache.tagsinuse 130.247335 # Cycle average of tags in use
|
||||
system.cpu.icache.total_refs 7057 # Total number of references to valid blocks.
|
||||
system.cpu.icache.tagsinuse 130.299954 # Cycle average of tags in use
|
||||
system.cpu.icache.total_refs 6995 # Total number of references to valid blocks.
|
||||
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.icache.writebacks 0 # number of writebacks
|
||||
system.cpu.icache_port.instReqsProcessed 7356 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.idleCycles 48573 # Number of cycles cpu's stages were not processed
|
||||
system.cpu.ipc 0.102543 # IPC: Instructions Per Cycle (Per-Thread)
|
||||
system.cpu.ipc_total 0.102543 # IPC: Total IPC of All Threads
|
||||
system.cpu.icache_port.instReqsProcessed 7294 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.idleCycles 48568 # Number of cycles cpu's stages were not processed
|
||||
system.cpu.ipc 0.102489 # IPC: Instructions Per Cycle (Per-Thread)
|
||||
system.cpu.ipc_total 0.102489 # IPC: Total IPC of All Threads
|
||||
system.cpu.itb.data_accesses 0 # DTB accesses
|
||||
system.cpu.itb.data_acv 0 # DTB access violations
|
||||
system.cpu.itb.data_hits 0 # DTB hits
|
||||
system.cpu.itb.data_misses 0 # DTB misses
|
||||
system.cpu.itb.fetch_accesses 7375 # ITB accesses
|
||||
system.cpu.itb.fetch_accesses 7313 # ITB accesses
|
||||
system.cpu.itb.fetch_acv 0 # ITB acv
|
||||
system.cpu.itb.fetch_hits 7358 # ITB hits
|
||||
system.cpu.itb.fetch_hits 7296 # ITB hits
|
||||
system.cpu.itb.fetch_misses 17 # ITB misses
|
||||
system.cpu.itb.read_accesses 0 # DTB read accesses
|
||||
system.cpu.itb.read_acv 0 # DTB read access violations
|
||||
|
@ -196,19 +196,19 @@ system.cpu.itb.write_acv 0 # DT
|
|||
system.cpu.itb.write_hits 0 # DTB write hits
|
||||
system.cpu.itb.write_misses 0 # DTB write misses
|
||||
system.cpu.l2cache.ReadExReq_accesses 73 # number of ReadExReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadExReq_avg_miss_latency 52061.643836 # average ReadExReq miss latency
|
||||
system.cpu.l2cache.ReadExReq_avg_miss_latency 52054.794521 # average ReadExReq miss latency
|
||||
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 40013.698630 # average ReadExReq mshr miss latency
|
||||
system.cpu.l2cache.ReadExReq_miss_latency 3800500 # number of ReadExReq miss cycles
|
||||
system.cpu.l2cache.ReadExReq_miss_latency 3800000 # number of ReadExReq miss cycles
|
||||
system.cpu.l2cache.ReadExReq_miss_rate 1 # miss rate for ReadExReq accesses
|
||||
system.cpu.l2cache.ReadExReq_misses 73 # number of ReadExReq misses
|
||||
system.cpu.l2cache.ReadExReq_mshr_miss_latency 2921000 # number of ReadExReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadExReq_mshr_miss_rate 1 # mshr miss rate for ReadExReq accesses
|
||||
system.cpu.l2cache.ReadExReq_mshr_misses 73 # number of ReadExReq MSHR misses
|
||||
system.cpu.l2cache.ReadReq_accesses 380 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadReq_avg_miss_latency 52069.920844 # average ReadReq miss latency
|
||||
system.cpu.l2cache.ReadReq_avg_miss_latency 52065.963061 # average ReadReq miss latency
|
||||
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 39944.591029 # average ReadReq mshr miss latency
|
||||
system.cpu.l2cache.ReadReq_hits 1 # number of ReadReq hits
|
||||
system.cpu.l2cache.ReadReq_miss_latency 19734500 # number of ReadReq miss cycles
|
||||
system.cpu.l2cache.ReadReq_miss_latency 19733000 # number of ReadReq miss cycles
|
||||
system.cpu.l2cache.ReadReq_miss_rate 0.997368 # miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_misses 379 # number of ReadReq misses
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_latency 15139000 # number of ReadReq MSHR miss cycles
|
||||
|
@ -232,10 +232,10 @@ system.cpu.l2cache.blocked_cycles::no_mshrs 0 #
|
|||
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.l2cache.demand_accesses 453 # number of demand (read+write) accesses
|
||||
system.cpu.l2cache.demand_avg_miss_latency 52068.584071 # average overall miss latency
|
||||
system.cpu.l2cache.demand_avg_miss_latency 52064.159292 # average overall miss latency
|
||||
system.cpu.l2cache.demand_avg_mshr_miss_latency 39955.752212 # average overall mshr miss latency
|
||||
system.cpu.l2cache.demand_hits 1 # number of demand (read+write) hits
|
||||
system.cpu.l2cache.demand_miss_latency 23535000 # number of demand (read+write) miss cycles
|
||||
system.cpu.l2cache.demand_miss_latency 23533000 # number of demand (read+write) miss cycles
|
||||
system.cpu.l2cache.demand_miss_rate 0.997792 # miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_misses 452 # number of demand (read+write) misses
|
||||
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
|
||||
|
@ -245,14 +245,14 @@ system.cpu.l2cache.demand_mshr_misses 452 # nu
|
|||
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.l2cache.occ_%::0 0.005535 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_blocks::0 181.381905 # Average occupied blocks per context
|
||||
system.cpu.l2cache.occ_%::0 0.005537 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_blocks::0 181.445272 # Average occupied blocks per context
|
||||
system.cpu.l2cache.overall_accesses 453 # number of overall (read+write) accesses
|
||||
system.cpu.l2cache.overall_avg_miss_latency 52068.584071 # average overall miss latency
|
||||
system.cpu.l2cache.overall_avg_miss_latency 52064.159292 # average overall miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_miss_latency 39955.752212 # average overall mshr miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.l2cache.overall_hits 1 # number of overall hits
|
||||
system.cpu.l2cache.overall_miss_latency 23535000 # number of overall miss cycles
|
||||
system.cpu.l2cache.overall_miss_latency 23533000 # number of overall miss cycles
|
||||
system.cpu.l2cache.overall_miss_rate 0.997792 # miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_misses 452 # number of overall misses
|
||||
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
|
||||
|
@ -264,32 +264,32 @@ system.cpu.l2cache.overall_mshr_uncacheable_misses 0
|
|||
system.cpu.l2cache.replacements 0 # number of replacements
|
||||
system.cpu.l2cache.sampled_refs 364 # Sample count of references to valid blocks.
|
||||
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.l2cache.tagsinuse 181.381905 # Cycle average of tags in use
|
||||
system.cpu.l2cache.tagsinuse 181.445272 # Cycle average of tags in use
|
||||
system.cpu.l2cache.total_refs 1 # Total number of references to valid blocks.
|
||||
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.l2cache.writebacks 0 # number of writebacks
|
||||
system.cpu.numCycles 62452 # number of cpu cycles simulated
|
||||
system.cpu.runCycles 13879 # Number of cycles cpu stages are processed.
|
||||
system.cpu.numCycles 62485 # number of cpu cycles simulated
|
||||
system.cpu.runCycles 13917 # Number of cycles cpu stages are processed.
|
||||
system.cpu.smtCommittedInsts 0 # Number of SMT Instructions Simulated (Per-Thread)
|
||||
system.cpu.smtCycles 0 # Total number of cycles that the CPU was in SMT-mode
|
||||
system.cpu.smt_cpi no_value # CPI: Total SMT-CPI
|
||||
system.cpu.smt_ipc no_value # IPC: Total SMT-IPC
|
||||
system.cpu.stage-0.idleCycles 55077 # Number of cycles 0 instructions are processed.
|
||||
system.cpu.stage-0.runCycles 7375 # Number of cycles 1+ instructions are processed.
|
||||
system.cpu.stage-0.utilization 11.809069 # Percentage of cycles stage was utilized (processing insts).
|
||||
system.cpu.stage-1.idleCycles 55915 # Number of cycles 0 instructions are processed.
|
||||
system.cpu.stage-1.runCycles 6537 # Number of cycles 1+ instructions are processed.
|
||||
system.cpu.stage-1.utilization 10.467239 # Percentage of cycles stage was utilized (processing insts).
|
||||
system.cpu.stage-2.idleCycles 55982 # Number of cycles 0 instructions are processed.
|
||||
system.cpu.stage-0.idleCycles 55172 # Number of cycles 0 instructions are processed.
|
||||
system.cpu.stage-0.runCycles 7313 # Number of cycles 1+ instructions are processed.
|
||||
system.cpu.stage-0.utilization 11.703609 # Percentage of cycles stage was utilized (processing insts).
|
||||
system.cpu.stage-1.idleCycles 55931 # Number of cycles 0 instructions are processed.
|
||||
system.cpu.stage-1.runCycles 6554 # Number of cycles 1+ instructions are processed.
|
||||
system.cpu.stage-1.utilization 10.488917 # Percentage of cycles stage was utilized (processing insts).
|
||||
system.cpu.stage-2.idleCycles 56015 # Number of cycles 0 instructions are processed.
|
||||
system.cpu.stage-2.runCycles 6470 # Number of cycles 1+ instructions are processed.
|
||||
system.cpu.stage-2.utilization 10.359956 # Percentage of cycles stage was utilized (processing insts).
|
||||
system.cpu.stage-3.idleCycles 60399 # Number of cycles 0 instructions are processed.
|
||||
system.cpu.stage-2.utilization 10.354485 # Percentage of cycles stage was utilized (processing insts).
|
||||
system.cpu.stage-3.idleCycles 60432 # Number of cycles 0 instructions are processed.
|
||||
system.cpu.stage-3.runCycles 2053 # Number of cycles 1+ instructions are processed.
|
||||
system.cpu.stage-3.utilization 3.287325 # Percentage of cycles stage was utilized (processing insts).
|
||||
system.cpu.stage-4.idleCycles 56048 # Number of cycles 0 instructions are processed.
|
||||
system.cpu.stage-3.utilization 3.285589 # Percentage of cycles stage was utilized (processing insts).
|
||||
system.cpu.stage-4.idleCycles 56081 # Number of cycles 0 instructions are processed.
|
||||
system.cpu.stage-4.runCycles 6404 # Number of cycles 1+ instructions are processed.
|
||||
system.cpu.stage-4.utilization 10.254275 # Percentage of cycles stage was utilized (processing insts).
|
||||
system.cpu.threadCycles 62452 # Total Number of Cycles A Thread Was Active in CPU (Per-Thread)
|
||||
system.cpu.stage-4.utilization 10.248860 # Percentage of cycles stage was utilized (processing insts).
|
||||
system.cpu.threadCycles 62485 # Total Number of Cycles A Thread Was Active in CPU (Per-Thread)
|
||||
system.cpu.workload.PROG:num_syscalls 17 # Number of system calls
|
||||
|
||||
---------- End Simulation Statistics ----------
|
||||
|
|
|
@ -358,7 +358,7 @@ egid=100
|
|||
env=
|
||||
errout=cerr
|
||||
euid=100
|
||||
executable=/proj/aatl_perfmod_arch/m5_system_files/regression/test-progs/hello/bin/alpha/linux/hello
|
||||
executable=/dist/m5/regression/test-progs/hello/bin/alpha/linux/hello
|
||||
gid=100
|
||||
input=cin
|
||||
max_stack_size=67108864
|
||||
|
|
|
@ -5,13 +5,13 @@ The Regents of The University of Michigan
|
|||
All Rights Reserved
|
||||
|
||||
|
||||
M5 compiled Feb 24 2010 23:12:54
|
||||
M5 revision 1a33ca29ec29 6980 default share-aware-test-update.patch tip qtip
|
||||
M5 started Feb 25 2010 01:04:08
|
||||
M5 executing on SC2B0619
|
||||
command line: build/ALPHA_SE_MOESI_hammer/m5.fast -d build/ALPHA_SE_MOESI_hammer/tests/fast/quick/00.hello/alpha/linux/o3-timing -re tests/run.py build/ALPHA_SE_MOESI_hammer/tests/fast/quick/00.hello/alpha/linux/o3-timing
|
||||
M5 compiled May 12 2010 01:43:39
|
||||
M5 revision 3f044cf767ee 7080 default qtip bp_regress.patch tip
|
||||
M5 started May 12 2010 01:59:38
|
||||
M5 executing on zizzer
|
||||
command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/00.hello/alpha/linux/o3-timing -re tests/run.py build/ALPHA_SE/tests/fast/quick/00.hello/alpha/linux/o3-timing
|
||||
Global frequency set at 1000000000000 ticks per second
|
||||
info: Entering event queue @ 0. Starting simulation...
|
||||
info: Increasing stack size by one page.
|
||||
Hello world!
|
||||
Exiting @ tick 12474500 because target called exit()
|
||||
Exiting @ tick 12497500 because target called exit()
|
||||
|
|
|
@ -1,259 +1,259 @@
|
|||
|
||||
---------- Begin Simulation Statistics ----------
|
||||
host_inst_rate 104903 # Simulator instruction rate (inst/s)
|
||||
host_mem_usage 190976 # Number of bytes of host memory used
|
||||
host_seconds 0.06 # Real time elapsed on the host
|
||||
host_tick_rate 203948336 # Simulator tick rate (ticks/s)
|
||||
host_inst_rate 84020 # Simulator instruction rate (inst/s)
|
||||
host_mem_usage 204400 # Number of bytes of host memory used
|
||||
host_seconds 0.08 # Real time elapsed on the host
|
||||
host_tick_rate 163850067 # Simulator tick rate (ticks/s)
|
||||
sim_freq 1000000000000 # Frequency of simulated ticks
|
||||
sim_insts 6386 # Number of instructions simulated
|
||||
sim_seconds 0.000012 # Number of seconds simulated
|
||||
sim_ticks 12474500 # Number of ticks simulated
|
||||
sim_ticks 12497500 # Number of ticks simulated
|
||||
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
|
||||
system.cpu.BPredUnit.BTBHits 806 # Number of BTB hits
|
||||
system.cpu.BPredUnit.BTBLookups 1937 # Number of BTB lookups
|
||||
system.cpu.BPredUnit.RASInCorrect 67 # Number of incorrect RAS predictions.
|
||||
system.cpu.BPredUnit.condIncorrect 440 # Number of conditional branches incorrect
|
||||
system.cpu.BPredUnit.condPredicted 1370 # Number of conditional branches predicted
|
||||
system.cpu.BPredUnit.lookups 2263 # Number of BP lookups
|
||||
system.cpu.BPredUnit.usedRAS 304 # Number of times the RAS was used to get a target.
|
||||
system.cpu.BPredUnit.BTBHits 692 # Number of BTB hits
|
||||
system.cpu.BPredUnit.BTBLookups 1820 # Number of BTB lookups
|
||||
system.cpu.BPredUnit.RASInCorrect 65 # Number of incorrect RAS predictions.
|
||||
system.cpu.BPredUnit.condIncorrect 443 # Number of conditional branches incorrect
|
||||
system.cpu.BPredUnit.condPredicted 1337 # Number of conditional branches predicted
|
||||
system.cpu.BPredUnit.lookups 2245 # Number of BP lookups
|
||||
system.cpu.BPredUnit.usedRAS 315 # Number of times the RAS was used to get a target.
|
||||
system.cpu.commit.COM:branches 1051 # Number of branches committed
|
||||
system.cpu.commit.COM:bw_lim_events 115 # number cycles where commit BW limit reached
|
||||
system.cpu.commit.COM:bw_lim_events 119 # number cycles where commit BW limit reached
|
||||
system.cpu.commit.COM:bw_limited 0 # number of insts not committed due to BW limits
|
||||
system.cpu.commit.COM:committed_per_cycle::samples 12417 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::mean 0.515664 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::stdev 1.304890 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::samples 12431 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::mean 0.515083 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::stdev 1.305811 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::0-1 9514 76.62% 76.62% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::1-2 1627 13.10% 89.72% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::2-3 488 3.93% 93.65% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::3-4 267 2.15% 95.80% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::4-5 153 1.23% 97.04% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::5-6 104 0.84% 97.87% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::0-1 9528 76.65% 76.65% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::1-2 1629 13.10% 89.75% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::2-3 491 3.95% 93.70% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::3-4 259 2.08% 95.78% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::4-5 156 1.25% 97.04% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::5-6 104 0.84% 97.88% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::6-7 96 0.77% 98.65% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::7-8 53 0.43% 99.07% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::8 115 0.93% 100.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::7-8 49 0.39% 99.04% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::8 119 0.96% 100.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::min_value 0 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::max_value 8 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::total 12417 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::total 12431 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:count 6403 # Number of instructions committed
|
||||
system.cpu.commit.COM:loads 1185 # Number of loads committed
|
||||
system.cpu.commit.COM:membars 0 # Number of memory barriers committed
|
||||
system.cpu.commit.COM:refs 2050 # Number of memory references committed
|
||||
system.cpu.commit.COM:swp_count 0 # Number of s/w prefetches committed
|
||||
system.cpu.commit.branchMispredicts 367 # The number of times a branch was mispredicted
|
||||
system.cpu.commit.branchMispredicts 369 # The number of times a branch was mispredicted
|
||||
system.cpu.commit.commitCommittedInsts 6403 # The number of committed instructions
|
||||
system.cpu.commit.commitNonSpecStalls 17 # The number of times commit has been forced to stall to communicate backwards
|
||||
system.cpu.commit.commitSquashedInsts 4640 # The number of squashed insts skipped by commit
|
||||
system.cpu.commit.commitSquashedInsts 4622 # The number of squashed insts skipped by commit
|
||||
system.cpu.committedInsts 6386 # Number of Instructions Simulated
|
||||
system.cpu.committedInsts_total 6386 # Number of Instructions Simulated
|
||||
system.cpu.cpi 3.906984 # CPI: Cycles Per Instruction
|
||||
system.cpu.cpi_total 3.906984 # CPI: Total CPI of All Threads
|
||||
system.cpu.dcache.ReadReq_accesses 1793 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.dcache.ReadReq_avg_miss_latency 34316.091954 # average ReadReq miss latency
|
||||
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 36237.623762 # average ReadReq mshr miss latency
|
||||
system.cpu.dcache.ReadReq_hits 1619 # number of ReadReq hits
|
||||
system.cpu.dcache.ReadReq_miss_latency 5971000 # number of ReadReq miss cycles
|
||||
system.cpu.dcache.ReadReq_miss_rate 0.097044 # miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_misses 174 # number of ReadReq misses
|
||||
system.cpu.dcache.ReadReq_mshr_hits 73 # number of ReadReq MSHR hits
|
||||
system.cpu.dcache.ReadReq_mshr_miss_latency 3660000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.dcache.ReadReq_mshr_miss_rate 0.056330 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.cpi 3.914187 # CPI: Cycles Per Instruction
|
||||
system.cpu.cpi_total 3.914187 # CPI: Total CPI of All Threads
|
||||
system.cpu.dcache.ReadReq_accesses 1782 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.dcache.ReadReq_avg_miss_latency 34993.902439 # average ReadReq miss latency
|
||||
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 36257.425743 # average ReadReq mshr miss latency
|
||||
system.cpu.dcache.ReadReq_hits 1618 # number of ReadReq hits
|
||||
system.cpu.dcache.ReadReq_miss_latency 5739000 # number of ReadReq miss cycles
|
||||
system.cpu.dcache.ReadReq_miss_rate 0.092031 # miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_misses 164 # number of ReadReq misses
|
||||
system.cpu.dcache.ReadReq_mshr_hits 63 # number of ReadReq MSHR hits
|
||||
system.cpu.dcache.ReadReq_mshr_miss_latency 3662000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.dcache.ReadReq_mshr_miss_rate 0.056678 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_mshr_misses 101 # number of ReadReq MSHR misses
|
||||
system.cpu.dcache.WriteReq_accesses 865 # number of WriteReq accesses(hits+misses)
|
||||
system.cpu.dcache.WriteReq_avg_miss_latency 35168.421053 # average WriteReq miss latency
|
||||
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 35747.126437 # average WriteReq mshr miss latency
|
||||
system.cpu.dcache.WriteReq_avg_miss_latency 35082.894737 # average WriteReq miss latency
|
||||
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 35729.885057 # average WriteReq mshr miss latency
|
||||
system.cpu.dcache.WriteReq_hits 485 # number of WriteReq hits
|
||||
system.cpu.dcache.WriteReq_miss_latency 13364000 # number of WriteReq miss cycles
|
||||
system.cpu.dcache.WriteReq_miss_latency 13331500 # number of WriteReq miss cycles
|
||||
system.cpu.dcache.WriteReq_miss_rate 0.439306 # miss rate for WriteReq accesses
|
||||
system.cpu.dcache.WriteReq_misses 380 # number of WriteReq misses
|
||||
system.cpu.dcache.WriteReq_mshr_hits 293 # number of WriteReq MSHR hits
|
||||
system.cpu.dcache.WriteReq_mshr_miss_latency 3110000 # number of WriteReq MSHR miss cycles
|
||||
system.cpu.dcache.WriteReq_mshr_miss_latency 3108500 # number of WriteReq MSHR miss cycles
|
||||
system.cpu.dcache.WriteReq_mshr_miss_rate 0.100578 # mshr miss rate for WriteReq accesses
|
||||
system.cpu.dcache.WriteReq_mshr_misses 87 # number of WriteReq MSHR misses
|
||||
system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
||||
system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
|
||||
system.cpu.dcache.avg_refs 12.281609 # Average number of references to valid blocks.
|
||||
system.cpu.dcache.avg_refs 12.275862 # Average number of references to valid blocks.
|
||||
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.dcache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.dcache.demand_accesses 2658 # number of demand (read+write) accesses
|
||||
system.cpu.dcache.demand_avg_miss_latency 34900.722022 # average overall miss latency
|
||||
system.cpu.dcache.demand_avg_mshr_miss_latency 36010.638298 # average overall mshr miss latency
|
||||
system.cpu.dcache.demand_hits 2104 # number of demand (read+write) hits
|
||||
system.cpu.dcache.demand_miss_latency 19335000 # number of demand (read+write) miss cycles
|
||||
system.cpu.dcache.demand_miss_rate 0.208427 # miss rate for demand accesses
|
||||
system.cpu.dcache.demand_misses 554 # number of demand (read+write) misses
|
||||
system.cpu.dcache.demand_mshr_hits 366 # number of demand (read+write) MSHR hits
|
||||
system.cpu.dcache.demand_mshr_miss_latency 6770000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.dcache.demand_mshr_miss_rate 0.070730 # mshr miss rate for demand accesses
|
||||
system.cpu.dcache.demand_accesses 2647 # number of demand (read+write) accesses
|
||||
system.cpu.dcache.demand_avg_miss_latency 35056.066176 # average overall miss latency
|
||||
system.cpu.dcache.demand_avg_mshr_miss_latency 36013.297872 # average overall mshr miss latency
|
||||
system.cpu.dcache.demand_hits 2103 # number of demand (read+write) hits
|
||||
system.cpu.dcache.demand_miss_latency 19070500 # number of demand (read+write) miss cycles
|
||||
system.cpu.dcache.demand_miss_rate 0.205516 # miss rate for demand accesses
|
||||
system.cpu.dcache.demand_misses 544 # number of demand (read+write) misses
|
||||
system.cpu.dcache.demand_mshr_hits 356 # number of demand (read+write) MSHR hits
|
||||
system.cpu.dcache.demand_mshr_miss_latency 6770500 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.dcache.demand_mshr_miss_rate 0.071024 # mshr miss rate for demand accesses
|
||||
system.cpu.dcache.demand_mshr_misses 188 # number of demand (read+write) MSHR misses
|
||||
system.cpu.dcache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.dcache.occ_%::0 0.026922 # Average percentage of cache occupancy
|
||||
system.cpu.dcache.occ_blocks::0 110.270477 # Average occupied blocks per context
|
||||
system.cpu.dcache.overall_accesses 2658 # number of overall (read+write) accesses
|
||||
system.cpu.dcache.overall_avg_miss_latency 34900.722022 # average overall miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_miss_latency 36010.638298 # average overall mshr miss latency
|
||||
system.cpu.dcache.occ_%::0 0.026868 # Average percentage of cache occupancy
|
||||
system.cpu.dcache.occ_blocks::0 110.050975 # Average occupied blocks per context
|
||||
system.cpu.dcache.overall_accesses 2647 # number of overall (read+write) accesses
|
||||
system.cpu.dcache.overall_avg_miss_latency 35056.066176 # average overall miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_miss_latency 36013.297872 # average overall mshr miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.dcache.overall_hits 2104 # number of overall hits
|
||||
system.cpu.dcache.overall_miss_latency 19335000 # number of overall miss cycles
|
||||
system.cpu.dcache.overall_miss_rate 0.208427 # miss rate for overall accesses
|
||||
system.cpu.dcache.overall_misses 554 # number of overall misses
|
||||
system.cpu.dcache.overall_mshr_hits 366 # number of overall MSHR hits
|
||||
system.cpu.dcache.overall_mshr_miss_latency 6770000 # number of overall MSHR miss cycles
|
||||
system.cpu.dcache.overall_mshr_miss_rate 0.070730 # mshr miss rate for overall accesses
|
||||
system.cpu.dcache.overall_hits 2103 # number of overall hits
|
||||
system.cpu.dcache.overall_miss_latency 19070500 # number of overall miss cycles
|
||||
system.cpu.dcache.overall_miss_rate 0.205516 # miss rate for overall accesses
|
||||
system.cpu.dcache.overall_misses 544 # number of overall misses
|
||||
system.cpu.dcache.overall_mshr_hits 356 # number of overall MSHR hits
|
||||
system.cpu.dcache.overall_mshr_miss_latency 6770500 # number of overall MSHR miss cycles
|
||||
system.cpu.dcache.overall_mshr_miss_rate 0.071024 # mshr miss rate for overall accesses
|
||||
system.cpu.dcache.overall_mshr_misses 188 # number of overall MSHR misses
|
||||
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
||||
system.cpu.dcache.replacements 0 # number of replacements
|
||||
system.cpu.dcache.sampled_refs 174 # Sample count of references to valid blocks.
|
||||
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.dcache.tagsinuse 110.270477 # Cycle average of tags in use
|
||||
system.cpu.dcache.total_refs 2137 # Total number of references to valid blocks.
|
||||
system.cpu.dcache.tagsinuse 110.050975 # Cycle average of tags in use
|
||||
system.cpu.dcache.total_refs 2136 # Total number of references to valid blocks.
|
||||
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.dcache.writebacks 0 # number of writebacks
|
||||
system.cpu.decode.DECODE:BlockedCycles 1058 # Number of cycles decode is blocked
|
||||
system.cpu.decode.DECODE:BranchMispred 74 # Number of times decode detected a branch misprediction
|
||||
system.cpu.decode.DECODE:BranchResolved 192 # Number of times decode resolved a branch
|
||||
system.cpu.decode.DECODE:DecodedInsts 12405 # Number of instructions handled by decode
|
||||
system.cpu.decode.DECODE:IdleCycles 8939 # Number of cycles decode is idle
|
||||
system.cpu.decode.DECODE:RunCycles 2366 # Number of cycles decode is running
|
||||
system.cpu.decode.DECODE:SquashCycles 897 # Number of cycles decode is squashing
|
||||
system.cpu.decode.DECODE:BlockedCycles 1123 # Number of cycles decode is blocked
|
||||
system.cpu.decode.DECODE:BranchMispred 75 # Number of times decode detected a branch misprediction
|
||||
system.cpu.decode.DECODE:BranchResolved 188 # Number of times decode resolved a branch
|
||||
system.cpu.decode.DECODE:DecodedInsts 12474 # Number of instructions handled by decode
|
||||
system.cpu.decode.DECODE:IdleCycles 8945 # Number of cycles decode is idle
|
||||
system.cpu.decode.DECODE:RunCycles 2313 # Number of cycles decode is running
|
||||
system.cpu.decode.DECODE:SquashCycles 900 # Number of cycles decode is squashing
|
||||
system.cpu.decode.DECODE:SquashedInsts 209 # Number of squashed instructions handled by decode
|
||||
system.cpu.decode.DECODE:UnblockCycles 54 # Number of cycles decode is unblocking
|
||||
system.cpu.dtb.data_accesses 2951 # DTB accesses
|
||||
system.cpu.decode.DECODE:UnblockCycles 50 # Number of cycles decode is unblocking
|
||||
system.cpu.dtb.data_accesses 2948 # DTB accesses
|
||||
system.cpu.dtb.data_acv 0 # DTB access violations
|
||||
system.cpu.dtb.data_hits 2890 # DTB hits
|
||||
system.cpu.dtb.data_hits 2887 # DTB hits
|
||||
system.cpu.dtb.data_misses 61 # DTB misses
|
||||
system.cpu.dtb.fetch_accesses 0 # ITB accesses
|
||||
system.cpu.dtb.fetch_acv 0 # ITB acv
|
||||
system.cpu.dtb.fetch_hits 0 # ITB hits
|
||||
system.cpu.dtb.fetch_misses 0 # ITB misses
|
||||
system.cpu.dtb.read_accesses 1876 # DTB read accesses
|
||||
system.cpu.dtb.read_accesses 1865 # DTB read accesses
|
||||
system.cpu.dtb.read_acv 0 # DTB read access violations
|
||||
system.cpu.dtb.read_hits 1840 # DTB read hits
|
||||
system.cpu.dtb.read_hits 1829 # DTB read hits
|
||||
system.cpu.dtb.read_misses 36 # DTB read misses
|
||||
system.cpu.dtb.write_accesses 1075 # DTB write accesses
|
||||
system.cpu.dtb.write_accesses 1083 # DTB write accesses
|
||||
system.cpu.dtb.write_acv 0 # DTB write access violations
|
||||
system.cpu.dtb.write_hits 1050 # DTB write hits
|
||||
system.cpu.dtb.write_hits 1058 # DTB write hits
|
||||
system.cpu.dtb.write_misses 25 # DTB write misses
|
||||
system.cpu.fetch.Branches 2263 # Number of branches that fetch encountered
|
||||
system.cpu.fetch.CacheLines 1802 # Number of cache lines fetched
|
||||
system.cpu.fetch.Cycles 4308 # Number of cycles fetch has run and was not squashing or blocked
|
||||
system.cpu.fetch.IcacheSquashes 270 # Number of outstanding Icache misses that were squashed
|
||||
system.cpu.fetch.Insts 13251 # Number of instructions fetch has processed
|
||||
system.cpu.fetch.SquashCycles 501 # Number of cycles fetch has spent squashing
|
||||
system.cpu.fetch.branchRate 0.090701 # Number of branch fetches per cycle
|
||||
system.cpu.fetch.icacheStallCycles 1802 # Number of cycles fetch is stalled on an Icache miss
|
||||
system.cpu.fetch.predictedBranches 1110 # Number of branches that fetch has predicted taken
|
||||
system.cpu.fetch.rate 0.531102 # Number of inst fetches per cycle
|
||||
system.cpu.fetch.rateDist::samples 13314 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::mean 0.995268 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::stdev 2.362110 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.Branches 2245 # Number of branches that fetch encountered
|
||||
system.cpu.fetch.CacheLines 1792 # Number of cache lines fetched
|
||||
system.cpu.fetch.Cycles 4238 # Number of cycles fetch has run and was not squashing or blocked
|
||||
system.cpu.fetch.IcacheSquashes 269 # Number of outstanding Icache misses that were squashed
|
||||
system.cpu.fetch.Insts 13309 # Number of instructions fetch has processed
|
||||
system.cpu.fetch.SquashCycles 504 # Number of cycles fetch has spent squashing
|
||||
system.cpu.fetch.branchRate 0.089814 # Number of branch fetches per cycle
|
||||
system.cpu.fetch.icacheStallCycles 1792 # Number of cycles fetch is stalled on an Icache miss
|
||||
system.cpu.fetch.predictedBranches 1007 # Number of branches that fetch has predicted taken
|
||||
system.cpu.fetch.rate 0.532445 # Number of inst fetches per cycle
|
||||
system.cpu.fetch.rateDist::samples 13331 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::mean 0.998350 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::stdev 2.390717 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::0-1 10844 81.45% 81.45% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::1-2 252 1.89% 83.34% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::2-3 238 1.79% 85.13% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::3-4 230 1.73% 86.86% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::4-5 272 2.04% 88.90% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::5-6 162 1.22% 90.12% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::6-7 232 1.74% 91.86% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::7-8 129 0.97% 92.83% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::8 955 7.17% 100.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::0-1 10920 81.91% 81.91% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::1-2 245 1.84% 83.75% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::2-3 221 1.66% 85.41% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::3-4 185 1.39% 86.80% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::4-5 233 1.75% 88.55% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::5-6 164 1.23% 89.78% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::6-7 228 1.71% 91.49% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::7-8 133 1.00% 92.48% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::8 1002 7.52% 100.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::total 13314 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.icache.ReadReq_accesses 1802 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.icache.ReadReq_avg_miss_latency 35400.943396 # average ReadReq miss latency
|
||||
system.cpu.icache.ReadReq_avg_mshr_miss_latency 35286.644951 # average ReadReq mshr miss latency
|
||||
system.cpu.icache.ReadReq_hits 1378 # number of ReadReq hits
|
||||
system.cpu.icache.ReadReq_miss_latency 15010000 # number of ReadReq miss cycles
|
||||
system.cpu.icache.ReadReq_miss_rate 0.235294 # miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_misses 424 # number of ReadReq misses
|
||||
system.cpu.icache.ReadReq_mshr_hits 117 # number of ReadReq MSHR hits
|
||||
system.cpu.icache.ReadReq_mshr_miss_latency 10833000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.icache.ReadReq_mshr_miss_rate 0.170366 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.fetch.rateDist::total 13331 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.icache.ReadReq_accesses 1792 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.icache.ReadReq_avg_miss_latency 35303.990610 # average ReadReq miss latency
|
||||
system.cpu.icache.ReadReq_avg_mshr_miss_latency 35283.387622 # average ReadReq mshr miss latency
|
||||
system.cpu.icache.ReadReq_hits 1366 # number of ReadReq hits
|
||||
system.cpu.icache.ReadReq_miss_latency 15039500 # number of ReadReq miss cycles
|
||||
system.cpu.icache.ReadReq_miss_rate 0.237723 # miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_misses 426 # number of ReadReq misses
|
||||
system.cpu.icache.ReadReq_mshr_hits 119 # number of ReadReq MSHR hits
|
||||
system.cpu.icache.ReadReq_mshr_miss_latency 10832000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.icache.ReadReq_mshr_miss_rate 0.171317 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_mshr_misses 307 # number of ReadReq MSHR misses
|
||||
system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
||||
system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
|
||||
system.cpu.icache.avg_refs 4.488599 # Average number of references to valid blocks.
|
||||
system.cpu.icache.avg_refs 4.449511 # Average number of references to valid blocks.
|
||||
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.icache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.icache.demand_accesses 1802 # number of demand (read+write) accesses
|
||||
system.cpu.icache.demand_avg_miss_latency 35400.943396 # average overall miss latency
|
||||
system.cpu.icache.demand_avg_mshr_miss_latency 35286.644951 # average overall mshr miss latency
|
||||
system.cpu.icache.demand_hits 1378 # number of demand (read+write) hits
|
||||
system.cpu.icache.demand_miss_latency 15010000 # number of demand (read+write) miss cycles
|
||||
system.cpu.icache.demand_miss_rate 0.235294 # miss rate for demand accesses
|
||||
system.cpu.icache.demand_misses 424 # number of demand (read+write) misses
|
||||
system.cpu.icache.demand_mshr_hits 117 # number of demand (read+write) MSHR hits
|
||||
system.cpu.icache.demand_mshr_miss_latency 10833000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.icache.demand_mshr_miss_rate 0.170366 # mshr miss rate for demand accesses
|
||||
system.cpu.icache.demand_accesses 1792 # number of demand (read+write) accesses
|
||||
system.cpu.icache.demand_avg_miss_latency 35303.990610 # average overall miss latency
|
||||
system.cpu.icache.demand_avg_mshr_miss_latency 35283.387622 # average overall mshr miss latency
|
||||
system.cpu.icache.demand_hits 1366 # number of demand (read+write) hits
|
||||
system.cpu.icache.demand_miss_latency 15039500 # number of demand (read+write) miss cycles
|
||||
system.cpu.icache.demand_miss_rate 0.237723 # miss rate for demand accesses
|
||||
system.cpu.icache.demand_misses 426 # number of demand (read+write) misses
|
||||
system.cpu.icache.demand_mshr_hits 119 # number of demand (read+write) MSHR hits
|
||||
system.cpu.icache.demand_mshr_miss_latency 10832000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.icache.demand_mshr_miss_rate 0.171317 # mshr miss rate for demand accesses
|
||||
system.cpu.icache.demand_mshr_misses 307 # number of demand (read+write) MSHR misses
|
||||
system.cpu.icache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.icache.occ_%::0 0.077417 # Average percentage of cache occupancy
|
||||
system.cpu.icache.occ_blocks::0 158.550695 # Average occupied blocks per context
|
||||
system.cpu.icache.overall_accesses 1802 # number of overall (read+write) accesses
|
||||
system.cpu.icache.overall_avg_miss_latency 35400.943396 # average overall miss latency
|
||||
system.cpu.icache.overall_avg_mshr_miss_latency 35286.644951 # average overall mshr miss latency
|
||||
system.cpu.icache.occ_%::0 0.077094 # Average percentage of cache occupancy
|
||||
system.cpu.icache.occ_blocks::0 157.888110 # Average occupied blocks per context
|
||||
system.cpu.icache.overall_accesses 1792 # number of overall (read+write) accesses
|
||||
system.cpu.icache.overall_avg_miss_latency 35303.990610 # average overall miss latency
|
||||
system.cpu.icache.overall_avg_mshr_miss_latency 35283.387622 # average overall mshr miss latency
|
||||
system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.icache.overall_hits 1378 # number of overall hits
|
||||
system.cpu.icache.overall_miss_latency 15010000 # number of overall miss cycles
|
||||
system.cpu.icache.overall_miss_rate 0.235294 # miss rate for overall accesses
|
||||
system.cpu.icache.overall_misses 424 # number of overall misses
|
||||
system.cpu.icache.overall_mshr_hits 117 # number of overall MSHR hits
|
||||
system.cpu.icache.overall_mshr_miss_latency 10833000 # number of overall MSHR miss cycles
|
||||
system.cpu.icache.overall_mshr_miss_rate 0.170366 # mshr miss rate for overall accesses
|
||||
system.cpu.icache.overall_hits 1366 # number of overall hits
|
||||
system.cpu.icache.overall_miss_latency 15039500 # number of overall miss cycles
|
||||
system.cpu.icache.overall_miss_rate 0.237723 # miss rate for overall accesses
|
||||
system.cpu.icache.overall_misses 426 # number of overall misses
|
||||
system.cpu.icache.overall_mshr_hits 119 # number of overall MSHR hits
|
||||
system.cpu.icache.overall_mshr_miss_latency 10832000 # number of overall MSHR miss cycles
|
||||
system.cpu.icache.overall_mshr_miss_rate 0.171317 # mshr miss rate for overall accesses
|
||||
system.cpu.icache.overall_mshr_misses 307 # number of overall MSHR misses
|
||||
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
||||
system.cpu.icache.replacements 0 # number of replacements
|
||||
system.cpu.icache.sampled_refs 307 # Sample count of references to valid blocks.
|
||||
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.icache.tagsinuse 158.550695 # Cycle average of tags in use
|
||||
system.cpu.icache.total_refs 1378 # Total number of references to valid blocks.
|
||||
system.cpu.icache.tagsinuse 157.888110 # Cycle average of tags in use
|
||||
system.cpu.icache.total_refs 1366 # Total number of references to valid blocks.
|
||||
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.icache.writebacks 0 # number of writebacks
|
||||
system.cpu.idleCycles 11636 # Total number of cycles that the CPU has spent unscheduled due to idling
|
||||
system.cpu.iew.EXEC:branches 1450 # Number of branches executed
|
||||
system.cpu.iew.EXEC:nop 82 # number of nop insts executed
|
||||
system.cpu.iew.EXEC:rate 0.362325 # Inst execution rate
|
||||
system.cpu.iew.EXEC:refs 2959 # number of memory reference insts executed
|
||||
system.cpu.iew.EXEC:stores 1077 # Number of stores executed
|
||||
system.cpu.idleCycles 11665 # Total number of cycles that the CPU has spent unscheduled due to idling
|
||||
system.cpu.iew.EXEC:branches 1448 # Number of branches executed
|
||||
system.cpu.iew.EXEC:nop 83 # number of nop insts executed
|
||||
system.cpu.iew.EXEC:rate 0.362498 # Inst execution rate
|
||||
system.cpu.iew.EXEC:refs 2956 # number of memory reference insts executed
|
||||
system.cpu.iew.EXEC:stores 1085 # Number of stores executed
|
||||
system.cpu.iew.EXEC:swp 0 # number of swp insts executed
|
||||
system.cpu.iew.WB:consumers 6020 # num instructions consuming a value
|
||||
system.cpu.iew.WB:count 8734 # cumulative count of insts written-back
|
||||
system.cpu.iew.WB:fanout 0.746013 # average fanout of values written-back
|
||||
system.cpu.iew.WB:consumers 6049 # num instructions consuming a value
|
||||
system.cpu.iew.WB:count 8759 # cumulative count of insts written-back
|
||||
system.cpu.iew.WB:fanout 0.745247 # average fanout of values written-back
|
||||
system.cpu.iew.WB:penalized 0 # number of instrctions required to write to 'other' IQ
|
||||
system.cpu.iew.WB:penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
|
||||
system.cpu.iew.WB:producers 4491 # num instructions producing a value
|
||||
system.cpu.iew.WB:rate 0.350060 # insts written-back per cycle
|
||||
system.cpu.iew.WB:sent 8835 # cumulative count of insts sent to commit
|
||||
system.cpu.iew.branchMispredicts 428 # Number of branch mispredicts detected at execute
|
||||
system.cpu.iew.iewBlockCycles 102 # Number of cycles IEW is blocking
|
||||
system.cpu.iew.iewDispLoadInsts 2287 # Number of dispatched load instructions
|
||||
system.cpu.iew.iewDispNonSpecInsts 24 # Number of dispatched non-speculative instructions
|
||||
system.cpu.iew.iewDispSquashedInsts 201 # Number of squashed instructions skipped by dispatch
|
||||
system.cpu.iew.iewDispStoreInsts 1266 # Number of dispatched store instructions
|
||||
system.cpu.iew.iewDispatchedInsts 11078 # Number of instructions dispatched to IQ
|
||||
system.cpu.iew.iewExecLoadInsts 1882 # Number of load instructions executed
|
||||
system.cpu.iew.iewExecSquashedInsts 305 # Number of squashed instructions skipped in execute
|
||||
system.cpu.iew.iewExecutedInsts 9040 # Number of executed instructions
|
||||
system.cpu.iew.iewIQFullEvents 8 # Number of times the IQ has become full, causing a stall
|
||||
system.cpu.iew.WB:producers 4508 # num instructions producing a value
|
||||
system.cpu.iew.WB:rate 0.350416 # insts written-back per cycle
|
||||
system.cpu.iew.WB:sent 8858 # cumulative count of insts sent to commit
|
||||
system.cpu.iew.branchMispredicts 427 # Number of branch mispredicts detected at execute
|
||||
system.cpu.iew.iewBlockCycles 73 # Number of cycles IEW is blocking
|
||||
system.cpu.iew.iewDispLoadInsts 2269 # Number of dispatched load instructions
|
||||
system.cpu.iew.iewDispNonSpecInsts 25 # Number of dispatched non-speculative instructions
|
||||
system.cpu.iew.iewDispSquashedInsts 191 # Number of squashed instructions skipped by dispatch
|
||||
system.cpu.iew.iewDispStoreInsts 1271 # Number of dispatched store instructions
|
||||
system.cpu.iew.iewDispatchedInsts 11059 # Number of instructions dispatched to IQ
|
||||
system.cpu.iew.iewExecLoadInsts 1871 # Number of load instructions executed
|
||||
system.cpu.iew.iewExecSquashedInsts 304 # Number of squashed instructions skipped in execute
|
||||
system.cpu.iew.iewExecutedInsts 9061 # Number of executed instructions
|
||||
system.cpu.iew.iewIQFullEvents 7 # Number of times the IQ has become full, causing a stall
|
||||
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
|
||||
system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall
|
||||
system.cpu.iew.iewSquashCycles 897 # Number of cycles IEW is squashing
|
||||
system.cpu.iew.iewUnblockCycles 15 # Number of cycles IEW is unblocking
|
||||
system.cpu.iew.iewSquashCycles 900 # Number of cycles IEW is squashing
|
||||
system.cpu.iew.iewUnblockCycles 11 # Number of cycles IEW is unblocking
|
||||
system.cpu.iew.lsq.thread.0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
|
||||
system.cpu.iew.lsq.thread.0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked
|
||||
system.cpu.iew.lsq.thread.0.forwLoads 46 # Number of loads that had data forwarded from stores
|
||||
|
@ -262,77 +262,77 @@ system.cpu.iew.lsq.thread.0.invAddrLoads 0 # Nu
|
|||
system.cpu.iew.lsq.thread.0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
|
||||
system.cpu.iew.lsq.thread.0.memOrderViolation 64 # Number of memory ordering violations
|
||||
system.cpu.iew.lsq.thread.0.rescheduledLoads 1 # Number of loads that were rescheduled
|
||||
system.cpu.iew.lsq.thread.0.squashedLoads 1102 # Number of loads squashed
|
||||
system.cpu.iew.lsq.thread.0.squashedStores 401 # Number of stores squashed
|
||||
system.cpu.iew.lsq.thread.0.squashedLoads 1084 # Number of loads squashed
|
||||
system.cpu.iew.lsq.thread.0.squashedStores 406 # Number of stores squashed
|
||||
system.cpu.iew.memOrderViolationEvents 64 # Number of memory order violations
|
||||
system.cpu.iew.predictedNotTakenIncorrect 290 # Number of branches that were predicted not taken incorrectly
|
||||
system.cpu.iew.predictedTakenIncorrect 138 # Number of branches that were predicted taken incorrectly
|
||||
system.cpu.ipc 0.255952 # IPC: Instructions Per Cycle
|
||||
system.cpu.ipc_total 0.255952 # IPC: Total IPC of All Threads
|
||||
system.cpu.iew.predictedNotTakenIncorrect 302 # Number of branches that were predicted not taken incorrectly
|
||||
system.cpu.iew.predictedTakenIncorrect 125 # Number of branches that were predicted taken incorrectly
|
||||
system.cpu.ipc 0.255481 # IPC: Instructions Per Cycle
|
||||
system.cpu.ipc_total 0.255481 # IPC: Total IPC of All Threads
|
||||
system.cpu.iq.ISSUE:FU_type_0::No_OpClass 2 0.02% 0.02% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntAlu 6254 66.92% 66.94% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntMult 1 0.01% 66.96% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntDiv 0 0.00% 66.96% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatAdd 2 0.02% 66.98% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCmp 0 0.00% 66.98% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCvt 0 0.00% 66.98% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatMult 0 0.00% 66.98% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatDiv 0 0.00% 66.98% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatSqrt 0 0.00% 66.98% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemRead 1986 21.25% 88.23% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemWrite 1100 11.77% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntAlu 6287 67.13% 67.15% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntMult 1 0.01% 67.16% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntDiv 0 0.00% 67.16% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatAdd 2 0.02% 67.19% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCmp 0 0.00% 67.19% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCvt 0 0.00% 67.19% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatMult 0 0.00% 67.19% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatDiv 0 0.00% 67.19% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatSqrt 0 0.00% 67.19% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemRead 1968 21.01% 88.20% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemWrite 1105 11.80% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::total 9345 # Type of FU issued
|
||||
system.cpu.iq.ISSUE:fu_busy_cnt 105 # FU busy when requested
|
||||
system.cpu.iq.ISSUE:fu_busy_rate 0.011236 # FU busy rate (busy events/executed inst)
|
||||
system.cpu.iq.ISSUE:FU_type_0::total 9365 # Type of FU issued
|
||||
system.cpu.iq.ISSUE:fu_busy_cnt 92 # FU busy when requested
|
||||
system.cpu.iq.ISSUE:fu_busy_rate 0.009824 # FU busy rate (busy events/executed inst)
|
||||
system.cpu.iq.ISSUE:fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntAlu 14 13.33% 13.33% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntMult 0 0.00% 13.33% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntDiv 0 0.00% 13.33% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatAdd 0 0.00% 13.33% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCmp 0 0.00% 13.33% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCvt 0 0.00% 13.33% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatMult 0 0.00% 13.33% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatDiv 0 0.00% 13.33% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatSqrt 0 0.00% 13.33% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemRead 56 53.33% 66.67% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemWrite 35 33.33% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntAlu 1 1.09% 1.09% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntMult 0 0.00% 1.09% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntDiv 0 0.00% 1.09% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatAdd 0 0.00% 1.09% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCmp 0 0.00% 1.09% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCvt 0 0.00% 1.09% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatMult 0 0.00% 1.09% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatDiv 0 0.00% 1.09% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatSqrt 0 0.00% 1.09% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemRead 56 60.87% 61.96% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemWrite 35 38.04% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::samples 13314 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::mean 0.701893 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::stdev 1.302449 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::samples 13331 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::mean 0.702498 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::stdev 1.304735 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::0-1 9113 68.45% 68.45% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::1-2 1716 12.89% 81.34% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::2-3 1071 8.04% 89.38% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::3-4 725 5.45% 94.82% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::4-5 355 2.67% 97.49% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::5-6 172 1.29% 98.78% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::6-7 115 0.86% 99.65% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::7-8 34 0.26% 99.90% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::8 13 0.10% 100.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::0-1 9142 68.58% 68.58% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::1-2 1697 12.73% 81.31% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::2-3 1062 7.97% 89.27% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::3-4 730 5.48% 94.75% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::4-5 359 2.69% 97.44% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::5-6 188 1.41% 98.85% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::6-7 105 0.79% 99.64% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::7-8 36 0.27% 99.91% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::8 12 0.09% 100.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::min_value 0 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::max_value 8 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::total 13314 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:rate 0.374549 # Inst issue rate
|
||||
system.cpu.iq.iqInstsAdded 10972 # Number of instructions added to the IQ (excludes non-spec)
|
||||
system.cpu.iq.iqInstsIssued 9345 # Number of instructions issued
|
||||
system.cpu.iq.iqNonSpecInstsAdded 24 # Number of non-speculative instructions added to the IQ
|
||||
system.cpu.iq.iqSquashedInstsExamined 4189 # Number of squashed instructions iterated over during squash; mainly for profiling
|
||||
system.cpu.iq.iqSquashedInstsIssued 53 # Number of squashed instructions issued
|
||||
system.cpu.iq.iqSquashedNonSpecRemoved 7 # Number of squashed non-spec instructions that were removed
|
||||
system.cpu.iq.iqSquashedOperandsExamined 2547 # Number of squashed operands that are examined and possibly removed from graph
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::total 13331 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:rate 0.374660 # Inst issue rate
|
||||
system.cpu.iq.iqInstsAdded 10951 # Number of instructions added to the IQ (excludes non-spec)
|
||||
system.cpu.iq.iqInstsIssued 9365 # Number of instructions issued
|
||||
system.cpu.iq.iqNonSpecInstsAdded 25 # Number of non-speculative instructions added to the IQ
|
||||
system.cpu.iq.iqSquashedInstsExamined 4181 # Number of squashed instructions iterated over during squash; mainly for profiling
|
||||
system.cpu.iq.iqSquashedInstsIssued 44 # Number of squashed instructions issued
|
||||
system.cpu.iq.iqSquashedNonSpecRemoved 8 # Number of squashed non-spec instructions that were removed
|
||||
system.cpu.iq.iqSquashedOperandsExamined 2504 # Number of squashed operands that are examined and possibly removed from graph
|
||||
system.cpu.itb.data_accesses 0 # DTB accesses
|
||||
system.cpu.itb.data_acv 0 # DTB access violations
|
||||
system.cpu.itb.data_hits 0 # DTB hits
|
||||
system.cpu.itb.data_misses 0 # DTB misses
|
||||
system.cpu.itb.fetch_accesses 1838 # ITB accesses
|
||||
system.cpu.itb.fetch_accesses 1827 # ITB accesses
|
||||
system.cpu.itb.fetch_acv 0 # ITB acv
|
||||
system.cpu.itb.fetch_hits 1802 # ITB hits
|
||||
system.cpu.itb.fetch_misses 36 # ITB misses
|
||||
system.cpu.itb.fetch_hits 1792 # ITB hits
|
||||
system.cpu.itb.fetch_misses 35 # ITB misses
|
||||
system.cpu.itb.read_accesses 0 # DTB read accesses
|
||||
system.cpu.itb.read_acv 0 # DTB read access violations
|
||||
system.cpu.itb.read_hits 0 # DTB read hits
|
||||
|
@ -342,31 +342,31 @@ system.cpu.itb.write_acv 0 # DT
|
|||
system.cpu.itb.write_hits 0 # DTB write hits
|
||||
system.cpu.itb.write_misses 0 # DTB write misses
|
||||
system.cpu.l2cache.ReadExReq_accesses 73 # number of ReadExReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadExReq_avg_miss_latency 34547.945205 # average ReadExReq miss latency
|
||||
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31465.753425 # average ReadExReq mshr miss latency
|
||||
system.cpu.l2cache.ReadExReq_miss_latency 2522000 # number of ReadExReq miss cycles
|
||||
system.cpu.l2cache.ReadExReq_avg_miss_latency 34465.753425 # average ReadExReq miss latency
|
||||
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31376.712329 # average ReadExReq mshr miss latency
|
||||
system.cpu.l2cache.ReadExReq_miss_latency 2516000 # number of ReadExReq miss cycles
|
||||
system.cpu.l2cache.ReadExReq_miss_rate 1 # miss rate for ReadExReq accesses
|
||||
system.cpu.l2cache.ReadExReq_misses 73 # number of ReadExReq misses
|
||||
system.cpu.l2cache.ReadExReq_mshr_miss_latency 2297000 # number of ReadExReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadExReq_mshr_miss_latency 2290500 # number of ReadExReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadExReq_mshr_miss_rate 1 # mshr miss rate for ReadExReq accesses
|
||||
system.cpu.l2cache.ReadExReq_mshr_misses 73 # number of ReadExReq MSHR misses
|
||||
system.cpu.l2cache.ReadReq_accesses 408 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadReq_avg_miss_latency 34421.375921 # average ReadReq miss latency
|
||||
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31240.786241 # average ReadReq mshr miss latency
|
||||
system.cpu.l2cache.ReadReq_avg_miss_latency 34418.918919 # average ReadReq miss latency
|
||||
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31239.557740 # average ReadReq mshr miss latency
|
||||
system.cpu.l2cache.ReadReq_hits 1 # number of ReadReq hits
|
||||
system.cpu.l2cache.ReadReq_miss_latency 14009500 # number of ReadReq miss cycles
|
||||
system.cpu.l2cache.ReadReq_miss_latency 14008500 # number of ReadReq miss cycles
|
||||
system.cpu.l2cache.ReadReq_miss_rate 0.997549 # miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_misses 407 # number of ReadReq misses
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_latency 12715000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_latency 12714500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_rate 0.997549 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_mshr_misses 407 # number of ReadReq MSHR misses
|
||||
system.cpu.l2cache.UpgradeReq_accesses 14 # number of UpgradeReq accesses(hits+misses)
|
||||
system.cpu.l2cache.UpgradeReq_avg_miss_latency 34357.142857 # average UpgradeReq miss latency
|
||||
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 31142.857143 # average UpgradeReq mshr miss latency
|
||||
system.cpu.l2cache.UpgradeReq_miss_latency 481000 # number of UpgradeReq miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_avg_miss_latency 34250 # average UpgradeReq miss latency
|
||||
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 31035.714286 # average UpgradeReq mshr miss latency
|
||||
system.cpu.l2cache.UpgradeReq_miss_latency 479500 # number of UpgradeReq miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_miss_rate 1 # miss rate for UpgradeReq accesses
|
||||
system.cpu.l2cache.UpgradeReq_misses 14 # number of UpgradeReq misses
|
||||
system.cpu.l2cache.UpgradeReq_mshr_miss_latency 436000 # number of UpgradeReq MSHR miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_mshr_miss_latency 434500 # number of UpgradeReq MSHR miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_mshr_miss_rate 1 # mshr miss rate for UpgradeReq accesses
|
||||
system.cpu.l2cache.UpgradeReq_mshr_misses 14 # number of UpgradeReq MSHR misses
|
||||
system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
||||
|
@ -378,31 +378,31 @@ system.cpu.l2cache.blocked_cycles::no_mshrs 0 #
|
|||
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.l2cache.demand_accesses 481 # number of demand (read+write) accesses
|
||||
system.cpu.l2cache.demand_avg_miss_latency 34440.625000 # average overall miss latency
|
||||
system.cpu.l2cache.demand_avg_mshr_miss_latency 31275 # average overall mshr miss latency
|
||||
system.cpu.l2cache.demand_avg_miss_latency 34426.041667 # average overall miss latency
|
||||
system.cpu.l2cache.demand_avg_mshr_miss_latency 31260.416667 # average overall mshr miss latency
|
||||
system.cpu.l2cache.demand_hits 1 # number of demand (read+write) hits
|
||||
system.cpu.l2cache.demand_miss_latency 16531500 # number of demand (read+write) miss cycles
|
||||
system.cpu.l2cache.demand_miss_latency 16524500 # number of demand (read+write) miss cycles
|
||||
system.cpu.l2cache.demand_miss_rate 0.997921 # miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_misses 480 # number of demand (read+write) misses
|
||||
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
|
||||
system.cpu.l2cache.demand_mshr_miss_latency 15012000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.l2cache.demand_mshr_miss_latency 15005000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.l2cache.demand_mshr_miss_rate 0.997921 # mshr miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_mshr_misses 480 # number of demand (read+write) MSHR misses
|
||||
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.l2cache.occ_%::0 0.006558 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_blocks::0 214.901533 # Average occupied blocks per context
|
||||
system.cpu.l2cache.occ_%::0 0.006535 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_blocks::0 214.135921 # Average occupied blocks per context
|
||||
system.cpu.l2cache.overall_accesses 481 # number of overall (read+write) accesses
|
||||
system.cpu.l2cache.overall_avg_miss_latency 34440.625000 # average overall miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_miss_latency 31275 # average overall mshr miss latency
|
||||
system.cpu.l2cache.overall_avg_miss_latency 34426.041667 # average overall miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_miss_latency 31260.416667 # average overall mshr miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.l2cache.overall_hits 1 # number of overall hits
|
||||
system.cpu.l2cache.overall_miss_latency 16531500 # number of overall miss cycles
|
||||
system.cpu.l2cache.overall_miss_latency 16524500 # number of overall miss cycles
|
||||
system.cpu.l2cache.overall_miss_rate 0.997921 # miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_misses 480 # number of overall misses
|
||||
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
|
||||
system.cpu.l2cache.overall_mshr_miss_latency 15012000 # number of overall MSHR miss cycles
|
||||
system.cpu.l2cache.overall_mshr_miss_latency 15005000 # number of overall MSHR miss cycles
|
||||
system.cpu.l2cache.overall_mshr_miss_rate 0.997921 # mshr miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_mshr_misses 480 # number of overall MSHR misses
|
||||
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
|
@ -410,32 +410,32 @@ system.cpu.l2cache.overall_mshr_uncacheable_misses 0
|
|||
system.cpu.l2cache.replacements 0 # number of replacements
|
||||
system.cpu.l2cache.sampled_refs 393 # Sample count of references to valid blocks.
|
||||
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.l2cache.tagsinuse 214.901533 # Cycle average of tags in use
|
||||
system.cpu.l2cache.tagsinuse 214.135921 # Cycle average of tags in use
|
||||
system.cpu.l2cache.total_refs 1 # Total number of references to valid blocks.
|
||||
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.l2cache.writebacks 0 # number of writebacks
|
||||
system.cpu.memDep0.conflictingLoads 36 # Number of conflicting loads.
|
||||
system.cpu.memDep0.conflictingStores 29 # Number of conflicting stores.
|
||||
system.cpu.memDep0.insertedLoads 2287 # Number of loads inserted to the mem dependence unit.
|
||||
system.cpu.memDep0.insertedStores 1266 # Number of stores inserted to the mem dependence unit.
|
||||
system.cpu.numCycles 24950 # number of cpu cycles simulated
|
||||
system.cpu.rename.RENAME:BlockCycles 371 # Number of cycles rename is blocking
|
||||
system.cpu.memDep0.conflictingStores 26 # Number of conflicting stores.
|
||||
system.cpu.memDep0.insertedLoads 2269 # Number of loads inserted to the mem dependence unit.
|
||||
system.cpu.memDep0.insertedStores 1271 # Number of stores inserted to the mem dependence unit.
|
||||
system.cpu.numCycles 24996 # number of cpu cycles simulated
|
||||
system.cpu.rename.RENAME:BlockCycles 340 # Number of cycles rename is blocking
|
||||
system.cpu.rename.RENAME:CommittedMaps 4583 # Number of HB maps that are committed
|
||||
system.cpu.rename.RENAME:IQFullEvents 6 # Number of times rename has blocked due to IQ full
|
||||
system.cpu.rename.RENAME:IdleCycles 9094 # Number of cycles rename is idle
|
||||
system.cpu.rename.RENAME:LSQFullEvents 226 # Number of times rename has blocked due to LSQ full
|
||||
system.cpu.rename.RENAME:RenameLookups 15058 # Number of register rename lookups that rename has made
|
||||
system.cpu.rename.RENAME:RenamedInsts 11988 # Number of instructions processed by rename
|
||||
system.cpu.rename.RENAME:RenamedOperands 8902 # Number of destination operands rename has renamed
|
||||
system.cpu.rename.RENAME:RunCycles 2263 # Number of cycles rename is running
|
||||
system.cpu.rename.RENAME:SquashCycles 897 # Number of cycles rename is squashing
|
||||
system.cpu.rename.RENAME:UnblockCycles 258 # Number of cycles rename is unblocking
|
||||
system.cpu.rename.RENAME:UndoneMaps 4319 # Number of HB maps that are undone due to squashing
|
||||
system.cpu.rename.RENAME:serializeStallCycles 431 # count of cycles rename stalled for serializing inst
|
||||
system.cpu.rename.RENAME:serializingInsts 26 # count of serializing insts renamed
|
||||
system.cpu.rename.RENAME:skidInsts 663 # count of insts added to the skid buffer
|
||||
system.cpu.rename.RENAME:tempSerializingInsts 20 # count of temporary serializing insts renamed
|
||||
system.cpu.timesIdled 237 # Number of times that the entire CPU went into an idle state and unscheduled itself
|
||||
system.cpu.rename.RENAME:IQFullEvents 9 # Number of times rename has blocked due to IQ full
|
||||
system.cpu.rename.RENAME:IdleCycles 9098 # Number of cycles rename is idle
|
||||
system.cpu.rename.RENAME:LSQFullEvents 255 # Number of times rename has blocked due to LSQ full
|
||||
system.cpu.rename.RENAME:RenameLookups 15174 # Number of register rename lookups that rename has made
|
||||
system.cpu.rename.RENAME:RenamedInsts 12043 # Number of instructions processed by rename
|
||||
system.cpu.rename.RENAME:RenamedOperands 8961 # Number of destination operands rename has renamed
|
||||
system.cpu.rename.RENAME:RunCycles 2203 # Number of cycles rename is running
|
||||
system.cpu.rename.RENAME:SquashCycles 900 # Number of cycles rename is squashing
|
||||
system.cpu.rename.RENAME:UnblockCycles 292 # Number of cycles rename is unblocking
|
||||
system.cpu.rename.RENAME:UndoneMaps 4378 # Number of HB maps that are undone due to squashing
|
||||
system.cpu.rename.RENAME:serializeStallCycles 498 # count of cycles rename stalled for serializing inst
|
||||
system.cpu.rename.RENAME:serializingInsts 28 # count of serializing insts renamed
|
||||
system.cpu.rename.RENAME:skidInsts 750 # count of insts added to the skid buffer
|
||||
system.cpu.rename.RENAME:tempSerializingInsts 22 # count of temporary serializing insts renamed
|
||||
system.cpu.timesIdled 240 # Number of times that the entire CPU went into an idle state and unscheduled itself
|
||||
system.cpu.workload.PROG:num_syscalls 17 # Number of system calls
|
||||
|
||||
---------- End Simulation Statistics ----------
|
||||
|
|
|
@ -358,7 +358,7 @@ egid=100
|
|||
env=
|
||||
errout=cerr
|
||||
euid=100
|
||||
executable=/proj/aatl_perfmod_arch/m5_system_files/regression/test-progs/hello/bin/alpha/tru64/hello
|
||||
executable=/dist/m5/regression/test-progs/hello/bin/alpha/tru64/hello
|
||||
gid=100
|
||||
input=cin
|
||||
max_stack_size=67108864
|
||||
|
|
|
@ -5,13 +5,13 @@ The Regents of The University of Michigan
|
|||
All Rights Reserved
|
||||
|
||||
|
||||
M5 compiled Feb 24 2010 23:12:40
|
||||
M5 revision 1a33ca29ec29 6980 default share-aware-test-update.patch tip qtip
|
||||
M5 started Feb 25 2010 02:44:06
|
||||
M5 executing on SC2B0619
|
||||
M5 compiled May 12 2010 01:43:39
|
||||
M5 revision 3f044cf767ee 7080 default qtip bp_regress.patch tip
|
||||
M5 started May 12 2010 02:10:59
|
||||
M5 executing on zizzer
|
||||
command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/00.hello/alpha/tru64/o3-timing -re tests/run.py build/ALPHA_SE/tests/fast/quick/00.hello/alpha/tru64/o3-timing
|
||||
Global frequency set at 1000000000000 ticks per second
|
||||
info: Entering event queue @ 0. Starting simulation...
|
||||
info: Increasing stack size by one page.
|
||||
Hello world!
|
||||
Exiting @ tick 7183000 because target called exit()
|
||||
Exiting @ tick 7285000 because target called exit()
|
||||
|
|
|
@ -1,337 +1,337 @@
|
|||
|
||||
---------- Begin Simulation Statistics ----------
|
||||
host_inst_rate 86395 # Simulator instruction rate (inst/s)
|
||||
host_mem_usage 189960 # Number of bytes of host memory used
|
||||
host_inst_rate 87095 # Simulator instruction rate (inst/s)
|
||||
host_mem_usage 203396 # Number of bytes of host memory used
|
||||
host_seconds 0.03 # Real time elapsed on the host
|
||||
host_tick_rate 257307637 # Simulator tick rate (ticks/s)
|
||||
host_tick_rate 263805903 # Simulator tick rate (ticks/s)
|
||||
sim_freq 1000000000000 # Frequency of simulated ticks
|
||||
sim_insts 2387 # Number of instructions simulated
|
||||
sim_seconds 0.000007 # Number of seconds simulated
|
||||
sim_ticks 7183000 # Number of ticks simulated
|
||||
sim_ticks 7285000 # Number of ticks simulated
|
||||
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
|
||||
system.cpu.BPredUnit.BTBHits 198 # Number of BTB hits
|
||||
system.cpu.BPredUnit.BTBLookups 684 # Number of BTB lookups
|
||||
system.cpu.BPredUnit.BTBHits 190 # Number of BTB hits
|
||||
system.cpu.BPredUnit.BTBLookups 674 # Number of BTB lookups
|
||||
system.cpu.BPredUnit.RASInCorrect 35 # Number of incorrect RAS predictions.
|
||||
system.cpu.BPredUnit.condIncorrect 209 # Number of conditional branches incorrect
|
||||
system.cpu.BPredUnit.condPredicted 447 # Number of conditional branches predicted
|
||||
system.cpu.BPredUnit.lookups 859 # Number of BP lookups
|
||||
system.cpu.BPredUnit.usedRAS 165 # Number of times the RAS was used to get a target.
|
||||
system.cpu.BPredUnit.condIncorrect 220 # Number of conditional branches incorrect
|
||||
system.cpu.BPredUnit.condPredicted 463 # Number of conditional branches predicted
|
||||
system.cpu.BPredUnit.lookups 916 # Number of BP lookups
|
||||
system.cpu.BPredUnit.usedRAS 178 # Number of times the RAS was used to get a target.
|
||||
system.cpu.commit.COM:branches 396 # Number of branches committed
|
||||
system.cpu.commit.COM:bw_lim_events 38 # number cycles where commit BW limit reached
|
||||
system.cpu.commit.COM:bw_lim_events 39 # number cycles where commit BW limit reached
|
||||
system.cpu.commit.COM:bw_limited 0 # number of insts not committed due to BW limits
|
||||
system.cpu.commit.COM:committed_per_cycle::samples 6197 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::mean 0.415685 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::stdev 1.207973 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::samples 6323 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::mean 0.407402 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::stdev 1.198077 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::0-1 5240 84.56% 84.56% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::1-2 263 4.24% 88.80% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::2-3 334 5.39% 94.19% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::3-4 134 2.16% 96.35% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::4-5 73 1.18% 97.53% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::5-6 63 1.02% 98.55% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::6-7 32 0.52% 99.06% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::7-8 20 0.32% 99.39% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::8 38 0.61% 100.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::0-1 5366 84.86% 84.86% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::1-2 262 4.14% 89.01% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::2-3 338 5.35% 94.35% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::3-4 131 2.07% 96.43% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::4-5 72 1.14% 97.56% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::5-6 64 1.01% 98.58% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::6-7 32 0.51% 99.08% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::7-8 19 0.30% 99.38% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::8 39 0.62% 100.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::min_value 0 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::max_value 8 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::total 6197 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::total 6323 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:count 2576 # Number of instructions committed
|
||||
system.cpu.commit.COM:loads 415 # Number of loads committed
|
||||
system.cpu.commit.COM:membars 0 # Number of memory barriers committed
|
||||
system.cpu.commit.COM:refs 709 # Number of memory references committed
|
||||
system.cpu.commit.COM:swp_count 0 # Number of s/w prefetches committed
|
||||
system.cpu.commit.branchMispredicts 132 # The number of times a branch was mispredicted
|
||||
system.cpu.commit.branchMispredicts 143 # The number of times a branch was mispredicted
|
||||
system.cpu.commit.commitCommittedInsts 2576 # The number of committed instructions
|
||||
system.cpu.commit.commitNonSpecStalls 4 # The number of times commit has been forced to stall to communicate backwards
|
||||
system.cpu.commit.commitSquashedInsts 1733 # The number of squashed insts skipped by commit
|
||||
system.cpu.commit.commitSquashedInsts 1946 # The number of squashed insts skipped by commit
|
||||
system.cpu.committedInsts 2387 # Number of Instructions Simulated
|
||||
system.cpu.committedInsts_total 2387 # Number of Instructions Simulated
|
||||
system.cpu.cpi 6.018852 # CPI: Cycles Per Instruction
|
||||
system.cpu.cpi_total 6.018852 # CPI: Total CPI of All Threads
|
||||
system.cpu.dcache.ReadReq_accesses 573 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.dcache.ReadReq_avg_miss_latency 35755.813953 # average ReadReq miss latency
|
||||
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 35680.327869 # average ReadReq mshr miss latency
|
||||
system.cpu.dcache.ReadReq_hits 487 # number of ReadReq hits
|
||||
system.cpu.dcache.ReadReq_miss_latency 3075000 # number of ReadReq miss cycles
|
||||
system.cpu.dcache.ReadReq_miss_rate 0.150087 # miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_misses 86 # number of ReadReq misses
|
||||
system.cpu.dcache.ReadReq_mshr_hits 25 # number of ReadReq MSHR hits
|
||||
system.cpu.dcache.ReadReq_mshr_miss_latency 2176500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.dcache.ReadReq_mshr_miss_rate 0.106457 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.cpi 6.104315 # CPI: Cycles Per Instruction
|
||||
system.cpu.cpi_total 6.104315 # CPI: Total CPI of All Threads
|
||||
system.cpu.dcache.ReadReq_accesses 595 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.dcache.ReadReq_avg_miss_latency 35822.222222 # average ReadReq miss latency
|
||||
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 35663.934426 # average ReadReq mshr miss latency
|
||||
system.cpu.dcache.ReadReq_hits 505 # number of ReadReq hits
|
||||
system.cpu.dcache.ReadReq_miss_latency 3224000 # number of ReadReq miss cycles
|
||||
system.cpu.dcache.ReadReq_miss_rate 0.151261 # miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_misses 90 # number of ReadReq misses
|
||||
system.cpu.dcache.ReadReq_mshr_hits 29 # number of ReadReq MSHR hits
|
||||
system.cpu.dcache.ReadReq_mshr_miss_latency 2175500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.dcache.ReadReq_mshr_miss_rate 0.102521 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_mshr_misses 61 # number of ReadReq MSHR misses
|
||||
system.cpu.dcache.WriteReq_accesses 294 # number of WriteReq accesses(hits+misses)
|
||||
system.cpu.dcache.WriteReq_avg_miss_latency 37200.934579 # average WriteReq miss latency
|
||||
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 37675.675676 # average WriteReq mshr miss latency
|
||||
system.cpu.dcache.WriteReq_avg_miss_latency 37219.626168 # average WriteReq miss latency
|
||||
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 37702.702703 # average WriteReq mshr miss latency
|
||||
system.cpu.dcache.WriteReq_hits 187 # number of WriteReq hits
|
||||
system.cpu.dcache.WriteReq_miss_latency 3980500 # number of WriteReq miss cycles
|
||||
system.cpu.dcache.WriteReq_miss_latency 3982500 # number of WriteReq miss cycles
|
||||
system.cpu.dcache.WriteReq_miss_rate 0.363946 # miss rate for WriteReq accesses
|
||||
system.cpu.dcache.WriteReq_misses 107 # number of WriteReq misses
|
||||
system.cpu.dcache.WriteReq_mshr_hits 70 # number of WriteReq MSHR hits
|
||||
system.cpu.dcache.WriteReq_mshr_miss_latency 1394000 # number of WriteReq MSHR miss cycles
|
||||
system.cpu.dcache.WriteReq_mshr_miss_latency 1395000 # number of WriteReq MSHR miss cycles
|
||||
system.cpu.dcache.WriteReq_mshr_miss_rate 0.125850 # mshr miss rate for WriteReq accesses
|
||||
system.cpu.dcache.WriteReq_mshr_misses 37 # number of WriteReq MSHR misses
|
||||
system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
||||
system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
|
||||
system.cpu.dcache.avg_refs 8.411765 # Average number of references to valid blocks.
|
||||
system.cpu.dcache.avg_refs 8.600000 # Average number of references to valid blocks.
|
||||
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.dcache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.dcache.demand_accesses 867 # number of demand (read+write) accesses
|
||||
system.cpu.dcache.demand_avg_miss_latency 36556.994819 # average overall miss latency
|
||||
system.cpu.dcache.demand_accesses 889 # number of demand (read+write) accesses
|
||||
system.cpu.dcache.demand_avg_miss_latency 36581.218274 # average overall miss latency
|
||||
system.cpu.dcache.demand_avg_mshr_miss_latency 36433.673469 # average overall mshr miss latency
|
||||
system.cpu.dcache.demand_hits 674 # number of demand (read+write) hits
|
||||
system.cpu.dcache.demand_miss_latency 7055500 # number of demand (read+write) miss cycles
|
||||
system.cpu.dcache.demand_miss_rate 0.222607 # miss rate for demand accesses
|
||||
system.cpu.dcache.demand_misses 193 # number of demand (read+write) misses
|
||||
system.cpu.dcache.demand_mshr_hits 95 # number of demand (read+write) MSHR hits
|
||||
system.cpu.dcache.demand_hits 692 # number of demand (read+write) hits
|
||||
system.cpu.dcache.demand_miss_latency 7206500 # number of demand (read+write) miss cycles
|
||||
system.cpu.dcache.demand_miss_rate 0.221597 # miss rate for demand accesses
|
||||
system.cpu.dcache.demand_misses 197 # number of demand (read+write) misses
|
||||
system.cpu.dcache.demand_mshr_hits 99 # number of demand (read+write) MSHR hits
|
||||
system.cpu.dcache.demand_mshr_miss_latency 3570500 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.dcache.demand_mshr_miss_rate 0.113033 # mshr miss rate for demand accesses
|
||||
system.cpu.dcache.demand_mshr_miss_rate 0.110236 # mshr miss rate for demand accesses
|
||||
system.cpu.dcache.demand_mshr_misses 98 # number of demand (read+write) MSHR misses
|
||||
system.cpu.dcache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.dcache.occ_%::0 0.011202 # Average percentage of cache occupancy
|
||||
system.cpu.dcache.occ_blocks::0 45.884316 # Average occupied blocks per context
|
||||
system.cpu.dcache.overall_accesses 867 # number of overall (read+write) accesses
|
||||
system.cpu.dcache.overall_avg_miss_latency 36556.994819 # average overall miss latency
|
||||
system.cpu.dcache.occ_%::0 0.011290 # Average percentage of cache occupancy
|
||||
system.cpu.dcache.occ_blocks::0 46.245716 # Average occupied blocks per context
|
||||
system.cpu.dcache.overall_accesses 889 # number of overall (read+write) accesses
|
||||
system.cpu.dcache.overall_avg_miss_latency 36581.218274 # average overall miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_miss_latency 36433.673469 # average overall mshr miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.dcache.overall_hits 674 # number of overall hits
|
||||
system.cpu.dcache.overall_miss_latency 7055500 # number of overall miss cycles
|
||||
system.cpu.dcache.overall_miss_rate 0.222607 # miss rate for overall accesses
|
||||
system.cpu.dcache.overall_misses 193 # number of overall misses
|
||||
system.cpu.dcache.overall_mshr_hits 95 # number of overall MSHR hits
|
||||
system.cpu.dcache.overall_hits 692 # number of overall hits
|
||||
system.cpu.dcache.overall_miss_latency 7206500 # number of overall miss cycles
|
||||
system.cpu.dcache.overall_miss_rate 0.221597 # miss rate for overall accesses
|
||||
system.cpu.dcache.overall_misses 197 # number of overall misses
|
||||
system.cpu.dcache.overall_mshr_hits 99 # number of overall MSHR hits
|
||||
system.cpu.dcache.overall_mshr_miss_latency 3570500 # number of overall MSHR miss cycles
|
||||
system.cpu.dcache.overall_mshr_miss_rate 0.113033 # mshr miss rate for overall accesses
|
||||
system.cpu.dcache.overall_mshr_miss_rate 0.110236 # mshr miss rate for overall accesses
|
||||
system.cpu.dcache.overall_mshr_misses 98 # number of overall MSHR misses
|
||||
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
||||
system.cpu.dcache.replacements 0 # number of replacements
|
||||
system.cpu.dcache.sampled_refs 85 # Sample count of references to valid blocks.
|
||||
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.dcache.tagsinuse 45.884316 # Cycle average of tags in use
|
||||
system.cpu.dcache.total_refs 715 # Total number of references to valid blocks.
|
||||
system.cpu.dcache.tagsinuse 46.245716 # Cycle average of tags in use
|
||||
system.cpu.dcache.total_refs 731 # Total number of references to valid blocks.
|
||||
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.dcache.writebacks 0 # number of writebacks
|
||||
system.cpu.decode.DECODE:BlockedCycles 171 # Number of cycles decode is blocked
|
||||
system.cpu.decode.DECODE:BlockedCycles 169 # Number of cycles decode is blocked
|
||||
system.cpu.decode.DECODE:BranchMispred 79 # Number of times decode detected a branch misprediction
|
||||
system.cpu.decode.DECODE:BranchResolved 127 # Number of times decode resolved a branch
|
||||
system.cpu.decode.DECODE:DecodedInsts 4722 # Number of instructions handled by decode
|
||||
system.cpu.decode.DECODE:IdleCycles 5096 # Number of cycles decode is idle
|
||||
system.cpu.decode.DECODE:RunCycles 929 # Number of cycles decode is running
|
||||
system.cpu.decode.DECODE:SquashCycles 331 # Number of cycles decode is squashing
|
||||
system.cpu.decode.DECODE:BranchResolved 142 # Number of times decode resolved a branch
|
||||
system.cpu.decode.DECODE:DecodedInsts 5018 # Number of instructions handled by decode
|
||||
system.cpu.decode.DECODE:IdleCycles 5179 # Number of cycles decode is idle
|
||||
system.cpu.decode.DECODE:RunCycles 974 # Number of cycles decode is running
|
||||
system.cpu.decode.DECODE:SquashCycles 367 # Number of cycles decode is squashing
|
||||
system.cpu.decode.DECODE:SquashedInsts 284 # Number of squashed instructions handled by decode
|
||||
system.cpu.decode.DECODE:UnblockCycles 1 # Number of cycles decode is unblocking
|
||||
system.cpu.dtb.data_accesses 971 # DTB accesses
|
||||
system.cpu.dtb.data_accesses 1010 # DTB accesses
|
||||
system.cpu.dtb.data_acv 1 # DTB access violations
|
||||
system.cpu.dtb.data_hits 946 # DTB hits
|
||||
system.cpu.dtb.data_misses 25 # DTB misses
|
||||
system.cpu.dtb.data_hits 979 # DTB hits
|
||||
system.cpu.dtb.data_misses 31 # DTB misses
|
||||
system.cpu.dtb.fetch_accesses 0 # ITB accesses
|
||||
system.cpu.dtb.fetch_acv 0 # ITB acv
|
||||
system.cpu.dtb.fetch_hits 0 # ITB hits
|
||||
system.cpu.dtb.fetch_misses 0 # ITB misses
|
||||
system.cpu.dtb.read_accesses 611 # DTB read accesses
|
||||
system.cpu.dtb.read_accesses 638 # DTB read accesses
|
||||
system.cpu.dtb.read_acv 1 # DTB read access violations
|
||||
system.cpu.dtb.read_hits 600 # DTB read hits
|
||||
system.cpu.dtb.read_misses 11 # DTB read misses
|
||||
system.cpu.dtb.write_accesses 360 # DTB write accesses
|
||||
system.cpu.dtb.read_hits 623 # DTB read hits
|
||||
system.cpu.dtb.read_misses 15 # DTB read misses
|
||||
system.cpu.dtb.write_accesses 372 # DTB write accesses
|
||||
system.cpu.dtb.write_acv 0 # DTB write access violations
|
||||
system.cpu.dtb.write_hits 346 # DTB write hits
|
||||
system.cpu.dtb.write_misses 14 # DTB write misses
|
||||
system.cpu.fetch.Branches 859 # Number of branches that fetch encountered
|
||||
system.cpu.fetch.CacheLines 747 # Number of cache lines fetched
|
||||
system.cpu.fetch.Cycles 1709 # Number of cycles fetch has run and was not squashing or blocked
|
||||
system.cpu.fetch.IcacheSquashes 115 # Number of outstanding Icache misses that were squashed
|
||||
system.cpu.fetch.Insts 5393 # Number of instructions fetch has processed
|
||||
system.cpu.fetch.SquashCycles 239 # Number of cycles fetch has spent squashing
|
||||
system.cpu.fetch.branchRate 0.059790 # Number of branch fetches per cycle
|
||||
system.cpu.fetch.icacheStallCycles 747 # Number of cycles fetch is stalled on an Icache miss
|
||||
system.cpu.fetch.predictedBranches 363 # Number of branches that fetch has predicted taken
|
||||
system.cpu.fetch.rate 0.375374 # Number of inst fetches per cycle
|
||||
system.cpu.fetch.rateDist::samples 6528 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::mean 0.826134 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::stdev 2.219931 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.dtb.write_hits 356 # DTB write hits
|
||||
system.cpu.dtb.write_misses 16 # DTB write misses
|
||||
system.cpu.fetch.Branches 916 # Number of branches that fetch encountered
|
||||
system.cpu.fetch.CacheLines 789 # Number of cache lines fetched
|
||||
system.cpu.fetch.Cycles 1801 # Number of cycles fetch has run and was not squashing or blocked
|
||||
system.cpu.fetch.IcacheSquashes 119 # Number of outstanding Icache misses that were squashed
|
||||
system.cpu.fetch.Insts 5736 # Number of instructions fetch has processed
|
||||
system.cpu.fetch.SquashCycles 250 # Number of cycles fetch has spent squashing
|
||||
system.cpu.fetch.branchRate 0.062865 # Number of branch fetches per cycle
|
||||
system.cpu.fetch.icacheStallCycles 789 # Number of cycles fetch is stalled on an Icache miss
|
||||
system.cpu.fetch.predictedBranches 368 # Number of branches that fetch has predicted taken
|
||||
system.cpu.fetch.rate 0.393659 # Number of inst fetches per cycle
|
||||
system.cpu.fetch.rateDist::samples 6690 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::mean 0.857399 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::stdev 2.271719 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::0-1 5595 85.71% 85.71% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::1-2 36 0.55% 86.26% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::2-3 100 1.53% 87.79% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::3-4 69 1.06% 88.85% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::4-5 130 1.99% 90.84% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::5-6 72 1.10% 91.94% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::6-7 45 0.69% 92.63% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::7-8 48 0.74% 93.37% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::8 433 6.63% 100.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::0-1 5707 85.31% 85.31% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::1-2 48 0.72% 86.02% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::2-3 101 1.51% 87.53% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::3-4 74 1.11% 88.64% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::4-5 123 1.84% 90.48% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::5-6 57 0.85% 91.33% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::6-7 51 0.76% 92.09% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::7-8 51 0.76% 92.86% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::8 478 7.14% 100.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::total 6528 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.icache.ReadReq_accesses 747 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.icache.ReadReq_avg_miss_latency 35989.361702 # average ReadReq miss latency
|
||||
system.cpu.icache.ReadReq_avg_mshr_miss_latency 35298.342541 # average ReadReq mshr miss latency
|
||||
system.cpu.icache.ReadReq_hits 512 # number of ReadReq hits
|
||||
system.cpu.icache.ReadReq_miss_latency 8457500 # number of ReadReq miss cycles
|
||||
system.cpu.icache.ReadReq_miss_rate 0.314592 # miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_misses 235 # number of ReadReq misses
|
||||
system.cpu.icache.ReadReq_mshr_hits 54 # number of ReadReq MSHR hits
|
||||
system.cpu.icache.ReadReq_mshr_miss_latency 6389000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.icache.ReadReq_mshr_miss_rate 0.242303 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.fetch.rateDist::total 6690 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.icache.ReadReq_accesses 789 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.icache.ReadReq_avg_miss_latency 36081.196581 # average ReadReq miss latency
|
||||
system.cpu.icache.ReadReq_avg_mshr_miss_latency 35312.154696 # average ReadReq mshr miss latency
|
||||
system.cpu.icache.ReadReq_hits 555 # number of ReadReq hits
|
||||
system.cpu.icache.ReadReq_miss_latency 8443000 # number of ReadReq miss cycles
|
||||
system.cpu.icache.ReadReq_miss_rate 0.296578 # miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_misses 234 # number of ReadReq misses
|
||||
system.cpu.icache.ReadReq_mshr_hits 53 # number of ReadReq MSHR hits
|
||||
system.cpu.icache.ReadReq_mshr_miss_latency 6391500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.icache.ReadReq_mshr_miss_rate 0.229404 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_mshr_misses 181 # number of ReadReq MSHR misses
|
||||
system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
||||
system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
|
||||
system.cpu.icache.avg_refs 2.828729 # Average number of references to valid blocks.
|
||||
system.cpu.icache.avg_refs 3.066298 # Average number of references to valid blocks.
|
||||
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.icache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.icache.demand_accesses 747 # number of demand (read+write) accesses
|
||||
system.cpu.icache.demand_avg_miss_latency 35989.361702 # average overall miss latency
|
||||
system.cpu.icache.demand_avg_mshr_miss_latency 35298.342541 # average overall mshr miss latency
|
||||
system.cpu.icache.demand_hits 512 # number of demand (read+write) hits
|
||||
system.cpu.icache.demand_miss_latency 8457500 # number of demand (read+write) miss cycles
|
||||
system.cpu.icache.demand_miss_rate 0.314592 # miss rate for demand accesses
|
||||
system.cpu.icache.demand_misses 235 # number of demand (read+write) misses
|
||||
system.cpu.icache.demand_mshr_hits 54 # number of demand (read+write) MSHR hits
|
||||
system.cpu.icache.demand_mshr_miss_latency 6389000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.icache.demand_mshr_miss_rate 0.242303 # mshr miss rate for demand accesses
|
||||
system.cpu.icache.demand_accesses 789 # number of demand (read+write) accesses
|
||||
system.cpu.icache.demand_avg_miss_latency 36081.196581 # average overall miss latency
|
||||
system.cpu.icache.demand_avg_mshr_miss_latency 35312.154696 # average overall mshr miss latency
|
||||
system.cpu.icache.demand_hits 555 # number of demand (read+write) hits
|
||||
system.cpu.icache.demand_miss_latency 8443000 # number of demand (read+write) miss cycles
|
||||
system.cpu.icache.demand_miss_rate 0.296578 # miss rate for demand accesses
|
||||
system.cpu.icache.demand_misses 234 # number of demand (read+write) misses
|
||||
system.cpu.icache.demand_mshr_hits 53 # number of demand (read+write) MSHR hits
|
||||
system.cpu.icache.demand_mshr_miss_latency 6391500 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.icache.demand_mshr_miss_rate 0.229404 # mshr miss rate for demand accesses
|
||||
system.cpu.icache.demand_mshr_misses 181 # number of demand (read+write) MSHR misses
|
||||
system.cpu.icache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.icache.occ_%::0 0.043324 # Average percentage of cache occupancy
|
||||
system.cpu.icache.occ_blocks::0 88.727286 # Average occupied blocks per context
|
||||
system.cpu.icache.overall_accesses 747 # number of overall (read+write) accesses
|
||||
system.cpu.icache.overall_avg_miss_latency 35989.361702 # average overall miss latency
|
||||
system.cpu.icache.overall_avg_mshr_miss_latency 35298.342541 # average overall mshr miss latency
|
||||
system.cpu.icache.occ_%::0 0.043805 # Average percentage of cache occupancy
|
||||
system.cpu.icache.occ_blocks::0 89.711886 # Average occupied blocks per context
|
||||
system.cpu.icache.overall_accesses 789 # number of overall (read+write) accesses
|
||||
system.cpu.icache.overall_avg_miss_latency 36081.196581 # average overall miss latency
|
||||
system.cpu.icache.overall_avg_mshr_miss_latency 35312.154696 # average overall mshr miss latency
|
||||
system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.icache.overall_hits 512 # number of overall hits
|
||||
system.cpu.icache.overall_miss_latency 8457500 # number of overall miss cycles
|
||||
system.cpu.icache.overall_miss_rate 0.314592 # miss rate for overall accesses
|
||||
system.cpu.icache.overall_misses 235 # number of overall misses
|
||||
system.cpu.icache.overall_mshr_hits 54 # number of overall MSHR hits
|
||||
system.cpu.icache.overall_mshr_miss_latency 6389000 # number of overall MSHR miss cycles
|
||||
system.cpu.icache.overall_mshr_miss_rate 0.242303 # mshr miss rate for overall accesses
|
||||
system.cpu.icache.overall_hits 555 # number of overall hits
|
||||
system.cpu.icache.overall_miss_latency 8443000 # number of overall miss cycles
|
||||
system.cpu.icache.overall_miss_rate 0.296578 # miss rate for overall accesses
|
||||
system.cpu.icache.overall_misses 234 # number of overall misses
|
||||
system.cpu.icache.overall_mshr_hits 53 # number of overall MSHR hits
|
||||
system.cpu.icache.overall_mshr_miss_latency 6391500 # number of overall MSHR miss cycles
|
||||
system.cpu.icache.overall_mshr_miss_rate 0.229404 # mshr miss rate for overall accesses
|
||||
system.cpu.icache.overall_mshr_misses 181 # number of overall MSHR misses
|
||||
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
||||
system.cpu.icache.replacements 0 # number of replacements
|
||||
system.cpu.icache.sampled_refs 181 # Sample count of references to valid blocks.
|
||||
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.icache.tagsinuse 88.727286 # Cycle average of tags in use
|
||||
system.cpu.icache.total_refs 512 # Total number of references to valid blocks.
|
||||
system.cpu.icache.tagsinuse 89.711886 # Cycle average of tags in use
|
||||
system.cpu.icache.total_refs 555 # Total number of references to valid blocks.
|
||||
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.icache.writebacks 0 # number of writebacks
|
||||
system.cpu.idleCycles 7839 # Total number of cycles that the CPU has spent unscheduled due to idling
|
||||
system.cpu.iew.EXEC:branches 584 # Number of branches executed
|
||||
system.cpu.iew.EXEC:nop 286 # number of nop insts executed
|
||||
system.cpu.iew.EXEC:rate 0.236862 # Inst execution rate
|
||||
system.cpu.iew.EXEC:refs 974 # number of memory reference insts executed
|
||||
system.cpu.iew.EXEC:stores 360 # Number of stores executed
|
||||
system.cpu.idleCycles 7881 # Total number of cycles that the CPU has spent unscheduled due to idling
|
||||
system.cpu.iew.EXEC:branches 607 # Number of branches executed
|
||||
system.cpu.iew.EXEC:nop 310 # number of nop insts executed
|
||||
system.cpu.iew.EXEC:rate 0.241370 # Inst execution rate
|
||||
system.cpu.iew.EXEC:refs 1013 # number of memory reference insts executed
|
||||
system.cpu.iew.EXEC:stores 372 # Number of stores executed
|
||||
system.cpu.iew.EXEC:swp 0 # number of swp insts executed
|
||||
system.cpu.iew.WB:consumers 1896 # num instructions consuming a value
|
||||
system.cpu.iew.WB:count 3311 # cumulative count of insts written-back
|
||||
system.cpu.iew.WB:fanout 0.795886 # average fanout of values written-back
|
||||
system.cpu.iew.WB:consumers 1984 # num instructions consuming a value
|
||||
system.cpu.iew.WB:count 3409 # cumulative count of insts written-back
|
||||
system.cpu.iew.WB:fanout 0.798891 # average fanout of values written-back
|
||||
system.cpu.iew.WB:penalized 0 # number of instrctions required to write to 'other' IQ
|
||||
system.cpu.iew.WB:penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
|
||||
system.cpu.iew.WB:producers 1509 # num instructions producing a value
|
||||
system.cpu.iew.WB:rate 0.230459 # insts written-back per cycle
|
||||
system.cpu.iew.WB:sent 3349 # cumulative count of insts sent to commit
|
||||
system.cpu.iew.branchMispredicts 151 # Number of branch mispredicts detected at execute
|
||||
system.cpu.iew.iewBlockCycles 10 # Number of cycles IEW is blocking
|
||||
system.cpu.iew.iewDispLoadInsts 738 # Number of dispatched load instructions
|
||||
system.cpu.iew.WB:producers 1585 # num instructions producing a value
|
||||
system.cpu.iew.WB:rate 0.233958 # insts written-back per cycle
|
||||
system.cpu.iew.WB:sent 3452 # cumulative count of insts sent to commit
|
||||
system.cpu.iew.branchMispredicts 164 # Number of branch mispredicts detected at execute
|
||||
system.cpu.iew.iewBlockCycles 0 # Number of cycles IEW is blocking
|
||||
system.cpu.iew.iewDispLoadInsts 787 # Number of dispatched load instructions
|
||||
system.cpu.iew.iewDispNonSpecInsts 6 # Number of dispatched non-speculative instructions
|
||||
system.cpu.iew.iewDispSquashedInsts 57 # Number of squashed instructions skipped by dispatch
|
||||
system.cpu.iew.iewDispStoreInsts 411 # Number of dispatched store instructions
|
||||
system.cpu.iew.iewDispatchedInsts 4323 # Number of instructions dispatched to IQ
|
||||
system.cpu.iew.iewExecLoadInsts 614 # Number of load instructions executed
|
||||
system.cpu.iew.iewExecSquashedInsts 111 # Number of squashed instructions skipped in execute
|
||||
system.cpu.iew.iewExecutedInsts 3403 # Number of executed instructions
|
||||
system.cpu.iew.iewIQFullEvents 1 # Number of times the IQ has become full, causing a stall
|
||||
system.cpu.iew.iewDispStoreInsts 432 # Number of dispatched store instructions
|
||||
system.cpu.iew.iewDispatchedInsts 4536 # Number of instructions dispatched to IQ
|
||||
system.cpu.iew.iewExecLoadInsts 641 # Number of load instructions executed
|
||||
system.cpu.iew.iewExecSquashedInsts 117 # Number of squashed instructions skipped in execute
|
||||
system.cpu.iew.iewExecutedInsts 3517 # Number of executed instructions
|
||||
system.cpu.iew.iewIQFullEvents 0 # Number of times the IQ has become full, causing a stall
|
||||
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
|
||||
system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall
|
||||
system.cpu.iew.iewSquashCycles 331 # Number of cycles IEW is squashing
|
||||
system.cpu.iew.iewUnblockCycles 1 # Number of cycles IEW is unblocking
|
||||
system.cpu.iew.iewSquashCycles 367 # Number of cycles IEW is squashing
|
||||
system.cpu.iew.iewUnblockCycles 0 # Number of cycles IEW is unblocking
|
||||
system.cpu.iew.lsq.thread.0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
|
||||
system.cpu.iew.lsq.thread.0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked
|
||||
system.cpu.iew.lsq.thread.0.forwLoads 27 # Number of loads that had data forwarded from stores
|
||||
system.cpu.iew.lsq.thread.0.forwLoads 28 # Number of loads that had data forwarded from stores
|
||||
system.cpu.iew.lsq.thread.0.ignoredResponses 0 # Number of memory responses ignored because the instruction is squashed
|
||||
system.cpu.iew.lsq.thread.0.invAddrLoads 0 # Number of loads ignored due to an invalid address
|
||||
system.cpu.iew.lsq.thread.0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
|
||||
system.cpu.iew.lsq.thread.0.memOrderViolation 16 # Number of memory ordering violations
|
||||
system.cpu.iew.lsq.thread.0.memOrderViolation 14 # Number of memory ordering violations
|
||||
system.cpu.iew.lsq.thread.0.rescheduledLoads 0 # Number of loads that were rescheduled
|
||||
system.cpu.iew.lsq.thread.0.squashedLoads 323 # Number of loads squashed
|
||||
system.cpu.iew.lsq.thread.0.squashedStores 117 # Number of stores squashed
|
||||
system.cpu.iew.memOrderViolationEvents 16 # Number of memory order violations
|
||||
system.cpu.iew.predictedNotTakenIncorrect 97 # Number of branches that were predicted not taken incorrectly
|
||||
system.cpu.iew.lsq.thread.0.squashedLoads 372 # Number of loads squashed
|
||||
system.cpu.iew.lsq.thread.0.squashedStores 138 # Number of stores squashed
|
||||
system.cpu.iew.memOrderViolationEvents 14 # Number of memory order violations
|
||||
system.cpu.iew.predictedNotTakenIncorrect 110 # Number of branches that were predicted not taken incorrectly
|
||||
system.cpu.iew.predictedTakenIncorrect 54 # Number of branches that were predicted taken incorrectly
|
||||
system.cpu.ipc 0.166145 # IPC: Instructions Per Cycle
|
||||
system.cpu.ipc_total 0.166145 # IPC: Total IPC of All Threads
|
||||
system.cpu.ipc 0.163819 # IPC: Instructions Per Cycle
|
||||
system.cpu.ipc_total 0.163819 # IPC: Total IPC of All Threads
|
||||
system.cpu.iq.ISSUE:FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntAlu 2506 71.31% 71.31% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntMult 1 0.03% 71.34% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntDiv 0 0.00% 71.34% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatAdd 0 0.00% 71.34% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCmp 0 0.00% 71.34% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCvt 0 0.00% 71.34% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatMult 0 0.00% 71.34% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatDiv 0 0.00% 71.34% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatSqrt 0 0.00% 71.34% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemRead 639 18.18% 89.53% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemWrite 368 10.47% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntAlu 2590 71.27% 71.27% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntMult 1 0.03% 71.30% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntDiv 0 0.00% 71.30% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatAdd 0 0.00% 71.30% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCmp 0 0.00% 71.30% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCvt 0 0.00% 71.30% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatMult 0 0.00% 71.30% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatDiv 0 0.00% 71.30% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatSqrt 0 0.00% 71.30% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemRead 666 18.33% 89.63% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemWrite 377 10.37% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::total 3514 # Type of FU issued
|
||||
system.cpu.iq.ISSUE:fu_busy_cnt 34 # FU busy when requested
|
||||
system.cpu.iq.ISSUE:fu_busy_rate 0.009676 # FU busy rate (busy events/executed inst)
|
||||
system.cpu.iq.ISSUE:FU_type_0::total 3634 # Type of FU issued
|
||||
system.cpu.iq.ISSUE:fu_busy_cnt 35 # FU busy when requested
|
||||
system.cpu.iq.ISSUE:fu_busy_rate 0.009631 # FU busy rate (busy events/executed inst)
|
||||
system.cpu.iq.ISSUE:fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntAlu 1 2.94% 2.94% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntMult 0 0.00% 2.94% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntDiv 0 0.00% 2.94% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatAdd 0 0.00% 2.94% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCmp 0 0.00% 2.94% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCvt 0 0.00% 2.94% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatMult 0 0.00% 2.94% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatDiv 0 0.00% 2.94% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatSqrt 0 0.00% 2.94% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemRead 11 32.35% 35.29% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemWrite 22 64.71% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntAlu 1 2.86% 2.86% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntMult 0 0.00% 2.86% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntDiv 0 0.00% 2.86% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatAdd 0 0.00% 2.86% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCmp 0 0.00% 2.86% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCvt 0 0.00% 2.86% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatMult 0 0.00% 2.86% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatDiv 0 0.00% 2.86% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatSqrt 0 0.00% 2.86% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemRead 12 34.29% 37.14% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemWrite 22 62.86% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::samples 6528 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::mean 0.538297 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::stdev 1.220228 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::samples 6690 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::mean 0.543199 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::stdev 1.215587 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::0-1 5051 77.37% 77.37% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::1-2 569 8.72% 86.09% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::2-3 331 5.07% 91.16% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::3-4 253 3.88% 95.04% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::4-5 172 2.63% 97.67% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::5-6 97 1.49% 99.16% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::6-7 39 0.60% 99.75% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::7-8 11 0.17% 99.92% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::8 5 0.08% 100.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::0-1 5134 76.74% 76.74% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::1-2 621 9.28% 86.02% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::2-3 357 5.34% 91.36% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::3-4 240 3.59% 94.95% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::4-5 184 2.75% 97.70% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::5-6 102 1.52% 99.22% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::6-7 36 0.54% 99.76% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::7-8 11 0.16% 99.93% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::8 5 0.07% 100.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::min_value 0 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::max_value 8 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::total 6528 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:rate 0.244588 # Inst issue rate
|
||||
system.cpu.iq.iqInstsAdded 4031 # Number of instructions added to the IQ (excludes non-spec)
|
||||
system.cpu.iq.iqInstsIssued 3514 # Number of instructions issued
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::total 6690 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:rate 0.249399 # Inst issue rate
|
||||
system.cpu.iq.iqInstsAdded 4220 # Number of instructions added to the IQ (excludes non-spec)
|
||||
system.cpu.iq.iqInstsIssued 3634 # Number of instructions issued
|
||||
system.cpu.iq.iqNonSpecInstsAdded 6 # Number of non-speculative instructions added to the IQ
|
||||
system.cpu.iq.iqSquashedInstsExamined 1447 # Number of squashed instructions iterated over during squash; mainly for profiling
|
||||
system.cpu.iq.iqSquashedInstsIssued 15 # Number of squashed instructions issued
|
||||
system.cpu.iq.iqSquashedInstsExamined 1660 # Number of squashed instructions iterated over during squash; mainly for profiling
|
||||
system.cpu.iq.iqSquashedInstsIssued 33 # Number of squashed instructions issued
|
||||
system.cpu.iq.iqSquashedNonSpecRemoved 2 # Number of squashed non-spec instructions that were removed
|
||||
system.cpu.iq.iqSquashedOperandsExamined 766 # Number of squashed operands that are examined and possibly removed from graph
|
||||
system.cpu.iq.iqSquashedOperandsExamined 874 # Number of squashed operands that are examined and possibly removed from graph
|
||||
system.cpu.itb.data_accesses 0 # DTB accesses
|
||||
system.cpu.itb.data_acv 0 # DTB access violations
|
||||
system.cpu.itb.data_hits 0 # DTB hits
|
||||
system.cpu.itb.data_misses 0 # DTB misses
|
||||
system.cpu.itb.fetch_accesses 776 # ITB accesses
|
||||
system.cpu.itb.fetch_accesses 818 # ITB accesses
|
||||
system.cpu.itb.fetch_acv 0 # ITB acv
|
||||
system.cpu.itb.fetch_hits 747 # ITB hits
|
||||
system.cpu.itb.fetch_hits 789 # ITB hits
|
||||
system.cpu.itb.fetch_misses 29 # ITB misses
|
||||
system.cpu.itb.read_accesses 0 # DTB read accesses
|
||||
system.cpu.itb.read_acv 0 # DTB read access violations
|
||||
|
@ -351,21 +351,21 @@ system.cpu.l2cache.ReadExReq_mshr_miss_latency 756000
|
|||
system.cpu.l2cache.ReadExReq_mshr_miss_rate 1 # mshr miss rate for ReadExReq accesses
|
||||
system.cpu.l2cache.ReadExReq_mshr_misses 24 # number of ReadExReq MSHR misses
|
||||
system.cpu.l2cache.ReadReq_accesses 242 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadReq_avg_miss_latency 34316.115702 # average ReadReq miss latency
|
||||
system.cpu.l2cache.ReadReq_avg_miss_latency 34324.380165 # average ReadReq miss latency
|
||||
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31130.165289 # average ReadReq mshr miss latency
|
||||
system.cpu.l2cache.ReadReq_miss_latency 8304500 # number of ReadReq miss cycles
|
||||
system.cpu.l2cache.ReadReq_miss_latency 8306500 # number of ReadReq miss cycles
|
||||
system.cpu.l2cache.ReadReq_miss_rate 1 # miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_misses 242 # number of ReadReq misses
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_latency 7533500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_rate 1 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_mshr_misses 242 # number of ReadReq MSHR misses
|
||||
system.cpu.l2cache.UpgradeReq_accesses 14 # number of UpgradeReq accesses(hits+misses)
|
||||
system.cpu.l2cache.UpgradeReq_avg_miss_latency 34178.571429 # average UpgradeReq miss latency
|
||||
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 31035.714286 # average UpgradeReq mshr miss latency
|
||||
system.cpu.l2cache.UpgradeReq_miss_latency 478500 # number of UpgradeReq miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_avg_miss_latency 34250 # average UpgradeReq miss latency
|
||||
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 31107.142857 # average UpgradeReq mshr miss latency
|
||||
system.cpu.l2cache.UpgradeReq_miss_latency 479500 # number of UpgradeReq miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_miss_rate 1 # miss rate for UpgradeReq accesses
|
||||
system.cpu.l2cache.UpgradeReq_misses 14 # number of UpgradeReq misses
|
||||
system.cpu.l2cache.UpgradeReq_mshr_miss_latency 434500 # number of UpgradeReq MSHR miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_mshr_miss_latency 435500 # number of UpgradeReq MSHR miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_mshr_miss_rate 1 # mshr miss rate for UpgradeReq accesses
|
||||
system.cpu.l2cache.UpgradeReq_mshr_misses 14 # number of UpgradeReq MSHR misses
|
||||
system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
||||
|
@ -377,10 +377,10 @@ system.cpu.l2cache.blocked_cycles::no_mshrs 0 #
|
|||
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.l2cache.demand_accesses 266 # number of demand (read+write) accesses
|
||||
system.cpu.l2cache.demand_avg_miss_latency 34342.105263 # average overall miss latency
|
||||
system.cpu.l2cache.demand_avg_miss_latency 34349.624060 # average overall miss latency
|
||||
system.cpu.l2cache.demand_avg_mshr_miss_latency 31163.533835 # average overall mshr miss latency
|
||||
system.cpu.l2cache.demand_hits 0 # number of demand (read+write) hits
|
||||
system.cpu.l2cache.demand_miss_latency 9135000 # number of demand (read+write) miss cycles
|
||||
system.cpu.l2cache.demand_miss_latency 9137000 # number of demand (read+write) miss cycles
|
||||
system.cpu.l2cache.demand_miss_rate 1 # miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_misses 266 # number of demand (read+write) misses
|
||||
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
|
||||
|
@ -390,14 +390,14 @@ system.cpu.l2cache.demand_mshr_misses 266 # nu
|
|||
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.l2cache.occ_%::0 0.003380 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_blocks::0 110.762790 # Average occupied blocks per context
|
||||
system.cpu.l2cache.occ_%::0 0.003416 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_blocks::0 111.924793 # Average occupied blocks per context
|
||||
system.cpu.l2cache.overall_accesses 266 # number of overall (read+write) accesses
|
||||
system.cpu.l2cache.overall_avg_miss_latency 34342.105263 # average overall miss latency
|
||||
system.cpu.l2cache.overall_avg_miss_latency 34349.624060 # average overall miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_miss_latency 31163.533835 # average overall mshr miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.l2cache.overall_hits 0 # number of overall hits
|
||||
system.cpu.l2cache.overall_miss_latency 9135000 # number of overall miss cycles
|
||||
system.cpu.l2cache.overall_miss_latency 9137000 # number of overall miss cycles
|
||||
system.cpu.l2cache.overall_miss_rate 1 # miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_misses 266 # number of overall misses
|
||||
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
|
||||
|
@ -409,32 +409,31 @@ system.cpu.l2cache.overall_mshr_uncacheable_misses 0
|
|||
system.cpu.l2cache.replacements 0 # number of replacements
|
||||
system.cpu.l2cache.sampled_refs 228 # Sample count of references to valid blocks.
|
||||
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.l2cache.tagsinuse 110.762790 # Cycle average of tags in use
|
||||
system.cpu.l2cache.tagsinuse 111.924793 # Cycle average of tags in use
|
||||
system.cpu.l2cache.total_refs 0 # Total number of references to valid blocks.
|
||||
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.l2cache.writebacks 0 # number of writebacks
|
||||
system.cpu.memDep0.conflictingLoads 7 # Number of conflicting loads.
|
||||
system.cpu.memDep0.conflictingStores 7 # Number of conflicting stores.
|
||||
system.cpu.memDep0.insertedLoads 738 # Number of loads inserted to the mem dependence unit.
|
||||
system.cpu.memDep0.insertedStores 411 # Number of stores inserted to the mem dependence unit.
|
||||
system.cpu.numCycles 14367 # number of cpu cycles simulated
|
||||
system.cpu.rename.RENAME:BlockCycles 14 # Number of cycles rename is blocking
|
||||
system.cpu.memDep0.conflictingLoads 12 # Number of conflicting loads.
|
||||
system.cpu.memDep0.conflictingStores 16 # Number of conflicting stores.
|
||||
system.cpu.memDep0.insertedLoads 787 # Number of loads inserted to the mem dependence unit.
|
||||
system.cpu.memDep0.insertedStores 432 # Number of stores inserted to the mem dependence unit.
|
||||
system.cpu.numCycles 14571 # number of cpu cycles simulated
|
||||
system.cpu.rename.RENAME:BlockCycles 7 # Number of cycles rename is blocking
|
||||
system.cpu.rename.RENAME:CommittedMaps 1768 # Number of HB maps that are committed
|
||||
system.cpu.rename.RENAME:IQFullEvents 1 # Number of times rename has blocked due to IQ full
|
||||
system.cpu.rename.RENAME:IdleCycles 5170 # Number of cycles rename is idle
|
||||
system.cpu.rename.RENAME:LSQFullEvents 2 # Number of times rename has blocked due to LSQ full
|
||||
system.cpu.rename.RENAME:RenameLookups 5184 # Number of register rename lookups that rename has made
|
||||
system.cpu.rename.RENAME:RenamedInsts 4576 # Number of instructions processed by rename
|
||||
system.cpu.rename.RENAME:RenamedOperands 3269 # Number of destination operands rename has renamed
|
||||
system.cpu.rename.RENAME:RunCycles 856 # Number of cycles rename is running
|
||||
system.cpu.rename.RENAME:SquashCycles 331 # Number of cycles rename is squashing
|
||||
system.cpu.rename.RENAME:UnblockCycles 11 # Number of cycles rename is unblocking
|
||||
system.cpu.rename.RENAME:UndoneMaps 1501 # Number of HB maps that are undone due to squashing
|
||||
system.cpu.rename.RENAME:IdleCycles 5259 # Number of cycles rename is idle
|
||||
system.cpu.rename.RENAME:LSQFullEvents 8 # Number of times rename has blocked due to LSQ full
|
||||
system.cpu.rename.RENAME:RenameLookups 5438 # Number of register rename lookups that rename has made
|
||||
system.cpu.rename.RENAME:RenamedInsts 4848 # Number of instructions processed by rename
|
||||
system.cpu.rename.RENAME:RenamedOperands 3462 # Number of destination operands rename has renamed
|
||||
system.cpu.rename.RENAME:RunCycles 895 # Number of cycles rename is running
|
||||
system.cpu.rename.RENAME:SquashCycles 367 # Number of cycles rename is squashing
|
||||
system.cpu.rename.RENAME:UnblockCycles 16 # Number of cycles rename is unblocking
|
||||
system.cpu.rename.RENAME:UndoneMaps 1694 # Number of HB maps that are undone due to squashing
|
||||
system.cpu.rename.RENAME:serializeStallCycles 146 # count of cycles rename stalled for serializing inst
|
||||
system.cpu.rename.RENAME:serializingInsts 8 # count of serializing insts renamed
|
||||
system.cpu.rename.RENAME:skidInsts 65 # count of insts added to the skid buffer
|
||||
system.cpu.rename.RENAME:skidInsts 80 # count of insts added to the skid buffer
|
||||
system.cpu.rename.RENAME:tempSerializingInsts 6 # count of temporary serializing insts renamed
|
||||
system.cpu.timesIdled 154 # Number of times that the entire CPU went into an idle state and unscheduled itself
|
||||
system.cpu.timesIdled 153 # Number of times that the entire CPU went into an idle state and unscheduled itself
|
||||
system.cpu.workload.PROG:num_syscalls 4 # Number of system calls
|
||||
|
||||
---------- End Simulation Statistics ----------
|
||||
|
|
|
@ -5,10 +5,10 @@ The Regents of The University of Michigan
|
|||
All Rights Reserved
|
||||
|
||||
|
||||
M5 compiled Mar 23 2010 00:25:27
|
||||
M5 revision ba1ff0a71710+ 7040+ default tip
|
||||
M5 started Mar 23 2010 00:25:28
|
||||
M5 executing on zooks
|
||||
M5 compiled May 12 2010 02:40:58
|
||||
M5 revision 3f044cf767ee 7080 default qtip bp_regress.patch tip
|
||||
M5 started May 12 2010 02:41:01
|
||||
M5 executing on zizzer
|
||||
command line: build/MIPS_SE/m5.fast -d build/MIPS_SE/tests/fast/quick/00.hello/mips/linux/inorder-timing -re tests/run.py build/MIPS_SE/tests/fast/quick/00.hello/mips/linux/inorder-timing
|
||||
Global frequency set at 1000000000000 ticks per second
|
||||
info: Entering event queue @ 0. Starting simulation...
|
||||
|
|
|
@ -1,16 +1,16 @@
|
|||
|
||||
---------- Begin Simulation Statistics ----------
|
||||
host_inst_rate 30626 # Simulator instruction rate (inst/s)
|
||||
host_mem_usage 154136 # Number of bytes of host memory used
|
||||
host_inst_rate 30301 # Simulator instruction rate (inst/s)
|
||||
host_mem_usage 205096 # Number of bytes of host memory used
|
||||
host_seconds 0.19 # Real time elapsed on the host
|
||||
host_tick_rate 153245779 # Simulator tick rate (ticks/s)
|
||||
host_tick_rate 151651964 # Simulator tick rate (ticks/s)
|
||||
sim_freq 1000000000000 # Frequency of simulated ticks
|
||||
sim_insts 5827 # Number of instructions simulated
|
||||
sim_seconds 0.000029 # Number of seconds simulated
|
||||
sim_ticks 29206500 # Number of ticks simulated
|
||||
system.cpu.AGEN-Unit.instReqsProcessed 2090 # Number of Instructions Requests that completed in this resource.
|
||||
system.cpu.Branch-Predictor.BTBHits 0 # Number of BTB hits
|
||||
system.cpu.Branch-Predictor.BTBLookups 641 # Number of BTB lookups
|
||||
system.cpu.Branch-Predictor.BTBLookups 499 # Number of BTB lookups
|
||||
system.cpu.Branch-Predictor.RASInCorrect 0 # Number of incorrect RAS predictions.
|
||||
system.cpu.Branch-Predictor.condIncorrect 666 # Number of conditional branches incorrect
|
||||
system.cpu.Branch-Predictor.condPredicted 677 # Number of conditional branches predicted
|
||||
|
|
|
@ -412,7 +412,7 @@ egid=100
|
|||
env=
|
||||
errout=cerr
|
||||
euid=100
|
||||
executable=/proj/aatl_perfmod_arch/m5_system_files/regression/test-progs/hello/bin/mips/linux/hello
|
||||
executable=/dist/m5/regression/test-progs/hello/bin/mips/linux/hello
|
||||
gid=100
|
||||
input=cin
|
||||
max_stack_size=67108864
|
||||
|
|
|
@ -5,13 +5,13 @@ The Regents of The University of Michigan
|
|||
All Rights Reserved
|
||||
|
||||
|
||||
M5 compiled Feb 24 2010 23:13:04
|
||||
M5 revision 1a33ca29ec29 6980 default share-aware-test-update.patch tip qtip
|
||||
M5 started Feb 25 2010 03:11:23
|
||||
M5 executing on SC2B0619
|
||||
M5 compiled May 12 2010 02:40:58
|
||||
M5 revision 3f044cf767ee 7080 default qtip bp_regress.patch tip
|
||||
M5 started May 12 2010 02:41:01
|
||||
M5 executing on zizzer
|
||||
command line: build/MIPS_SE/m5.fast -d build/MIPS_SE/tests/fast/quick/00.hello/mips/linux/o3-timing -re tests/run.py build/MIPS_SE/tests/fast/quick/00.hello/mips/linux/o3-timing
|
||||
Global frequency set at 1000000000000 ticks per second
|
||||
info: Entering event queue @ 0. Starting simulation...
|
||||
info: Increasing stack size by one page.
|
||||
Hello World!
|
||||
Exiting @ tick 14060500 because target called exit()
|
||||
Exiting @ tick 14021500 because target called exit()
|
||||
|
|
|
@ -1,64 +1,64 @@
|
|||
|
||||
---------- Begin Simulation Statistics ----------
|
||||
host_inst_rate 82851 # Simulator instruction rate (inst/s)
|
||||
host_mem_usage 191760 # Number of bytes of host memory used
|
||||
host_seconds 0.06 # Real time elapsed on the host
|
||||
host_tick_rate 224354167 # Simulator tick rate (ticks/s)
|
||||
host_inst_rate 60574 # Simulator instruction rate (inst/s)
|
||||
host_mem_usage 205208 # Number of bytes of host memory used
|
||||
host_seconds 0.09 # Real time elapsed on the host
|
||||
host_tick_rate 163793003 # Simulator tick rate (ticks/s)
|
||||
sim_freq 1000000000000 # Frequency of simulated ticks
|
||||
sim_insts 5169 # Number of instructions simulated
|
||||
sim_seconds 0.000014 # Number of seconds simulated
|
||||
sim_ticks 14060500 # Number of ticks simulated
|
||||
sim_ticks 14021500 # Number of ticks simulated
|
||||
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
|
||||
system.cpu.BPredUnit.BTBHits 572 # Number of BTB hits
|
||||
system.cpu.BPredUnit.BTBLookups 1960 # Number of BTB lookups
|
||||
system.cpu.BPredUnit.BTBHits 546 # Number of BTB hits
|
||||
system.cpu.BPredUnit.BTBLookups 1900 # Number of BTB lookups
|
||||
system.cpu.BPredUnit.RASInCorrect 66 # Number of incorrect RAS predictions.
|
||||
system.cpu.BPredUnit.condIncorrect 751 # Number of conditional branches incorrect
|
||||
system.cpu.BPredUnit.condPredicted 1593 # Number of conditional branches predicted
|
||||
system.cpu.BPredUnit.lookups 2416 # Number of BP lookups
|
||||
system.cpu.BPredUnit.usedRAS 404 # Number of times the RAS was used to get a target.
|
||||
system.cpu.BPredUnit.condIncorrect 747 # Number of conditional branches incorrect
|
||||
system.cpu.BPredUnit.condPredicted 1589 # Number of conditional branches predicted
|
||||
system.cpu.BPredUnit.lookups 2405 # Number of BP lookups
|
||||
system.cpu.BPredUnit.usedRAS 400 # Number of times the RAS was used to get a target.
|
||||
system.cpu.commit.COM:branches 916 # Number of branches committed
|
||||
system.cpu.commit.COM:bw_lim_events 65 # number cycles where commit BW limit reached
|
||||
system.cpu.commit.COM:bw_lim_events 69 # number cycles where commit BW limit reached
|
||||
system.cpu.commit.COM:bw_limited 0 # number of insts not committed due to BW limits
|
||||
system.cpu.commit.COM:committed_per_cycle::samples 14561 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::mean 0.400110 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::stdev 1.121131 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::samples 14488 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::mean 0.402126 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::stdev 1.127822 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::0-1 11999 82.41% 82.41% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::1-2 1213 8.33% 90.74% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::2-3 529 3.63% 94.37% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::3-4 291 2.00% 96.37% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::4-5 294 2.02% 98.39% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::5-6 71 0.49% 98.87% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::6-7 62 0.43% 99.30% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::7-8 37 0.25% 99.55% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::8 65 0.45% 100.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::0-1 11934 82.37% 82.37% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::1-2 1210 8.35% 90.72% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::2-3 523 3.61% 94.33% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::3-4 292 2.02% 96.35% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::4-5 294 2.03% 98.38% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::5-6 67 0.46% 98.84% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::6-7 62 0.43% 99.27% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::7-8 37 0.26% 99.52% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::8 69 0.48% 100.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::min_value 0 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::max_value 8 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::total 14561 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::total 14488 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:count 5826 # Number of instructions committed
|
||||
system.cpu.commit.COM:loads 1164 # Number of loads committed
|
||||
system.cpu.commit.COM:membars 0 # Number of memory barriers committed
|
||||
system.cpu.commit.COM:refs 2089 # Number of memory references committed
|
||||
system.cpu.commit.COM:swp_count 0 # Number of s/w prefetches committed
|
||||
system.cpu.commit.branchMispredicts 620 # The number of times a branch was mispredicted
|
||||
system.cpu.commit.branchMispredicts 616 # The number of times a branch was mispredicted
|
||||
system.cpu.commit.commitCommittedInsts 5826 # The number of committed instructions
|
||||
system.cpu.commit.commitNonSpecStalls 10 # The number of times commit has been forced to stall to communicate backwards
|
||||
system.cpu.commit.commitSquashedInsts 6017 # The number of squashed insts skipped by commit
|
||||
system.cpu.commit.commitSquashedInsts 5972 # The number of squashed insts skipped by commit
|
||||
system.cpu.committedInsts 5169 # Number of Instructions Simulated
|
||||
system.cpu.committedInsts_total 5169 # Number of Instructions Simulated
|
||||
system.cpu.cpi 5.440511 # CPI: Cycles Per Instruction
|
||||
system.cpu.cpi_total 5.440511 # CPI: Total CPI of All Threads
|
||||
system.cpu.dcache.ReadReq_accesses 2321 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.dcache.ReadReq_avg_miss_latency 34074.626866 # average ReadReq miss latency
|
||||
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 36043.956044 # average ReadReq mshr miss latency
|
||||
system.cpu.dcache.ReadReq_hits 2187 # number of ReadReq hits
|
||||
system.cpu.dcache.ReadReq_miss_latency 4566000 # number of ReadReq miss cycles
|
||||
system.cpu.dcache.ReadReq_miss_rate 0.057734 # miss rate for ReadReq accesses
|
||||
system.cpu.cpi 5.425421 # CPI: Cycles Per Instruction
|
||||
system.cpu.cpi_total 5.425421 # CPI: Total CPI of All Threads
|
||||
system.cpu.dcache.ReadReq_accesses 2310 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.dcache.ReadReq_avg_miss_latency 34156.716418 # average ReadReq miss latency
|
||||
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 36032.967033 # average ReadReq mshr miss latency
|
||||
system.cpu.dcache.ReadReq_hits 2176 # number of ReadReq hits
|
||||
system.cpu.dcache.ReadReq_miss_latency 4577000 # number of ReadReq miss cycles
|
||||
system.cpu.dcache.ReadReq_miss_rate 0.058009 # miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_misses 134 # number of ReadReq misses
|
||||
system.cpu.dcache.ReadReq_mshr_hits 43 # number of ReadReq MSHR hits
|
||||
system.cpu.dcache.ReadReq_mshr_miss_latency 3280000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.dcache.ReadReq_mshr_miss_rate 0.039207 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_mshr_miss_latency 3279000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.dcache.ReadReq_mshr_miss_rate 0.039394 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_mshr_misses 91 # number of ReadReq MSHR misses
|
||||
system.cpu.dcache.WriteReq_accesses 925 # number of WriteReq accesses(hits+misses)
|
||||
system.cpu.dcache.WriteReq_avg_miss_latency 27570.707071 # average WriteReq miss latency
|
||||
|
@ -73,56 +73,56 @@ system.cpu.dcache.WriteReq_mshr_miss_rate 0.069189 # m
|
|||
system.cpu.dcache.WriteReq_mshr_misses 64 # number of WriteReq MSHR misses
|
||||
system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
||||
system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
|
||||
system.cpu.dcache.avg_refs 20.226950 # Average number of references to valid blocks.
|
||||
system.cpu.dcache.avg_refs 20.148936 # Average number of references to valid blocks.
|
||||
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.dcache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.dcache.demand_accesses 3246 # number of demand (read+write) accesses
|
||||
system.cpu.dcache.demand_avg_miss_latency 29592.807425 # average overall miss latency
|
||||
system.cpu.dcache.demand_avg_mshr_miss_latency 36045.161290 # average overall mshr miss latency
|
||||
system.cpu.dcache.demand_hits 2815 # number of demand (read+write) hits
|
||||
system.cpu.dcache.demand_miss_latency 12754500 # number of demand (read+write) miss cycles
|
||||
system.cpu.dcache.demand_miss_rate 0.132779 # miss rate for demand accesses
|
||||
system.cpu.dcache.demand_accesses 3235 # number of demand (read+write) accesses
|
||||
system.cpu.dcache.demand_avg_miss_latency 29618.329466 # average overall miss latency
|
||||
system.cpu.dcache.demand_avg_mshr_miss_latency 36038.709677 # average overall mshr miss latency
|
||||
system.cpu.dcache.demand_hits 2804 # number of demand (read+write) hits
|
||||
system.cpu.dcache.demand_miss_latency 12765500 # number of demand (read+write) miss cycles
|
||||
system.cpu.dcache.demand_miss_rate 0.133230 # miss rate for demand accesses
|
||||
system.cpu.dcache.demand_misses 431 # number of demand (read+write) misses
|
||||
system.cpu.dcache.demand_mshr_hits 276 # number of demand (read+write) MSHR hits
|
||||
system.cpu.dcache.demand_mshr_miss_latency 5587000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.dcache.demand_mshr_miss_rate 0.047751 # mshr miss rate for demand accesses
|
||||
system.cpu.dcache.demand_mshr_miss_latency 5586000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.dcache.demand_mshr_miss_rate 0.047913 # mshr miss rate for demand accesses
|
||||
system.cpu.dcache.demand_mshr_misses 155 # number of demand (read+write) MSHR misses
|
||||
system.cpu.dcache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.dcache.occ_%::0 0.022292 # Average percentage of cache occupancy
|
||||
system.cpu.dcache.occ_blocks::0 91.308954 # Average occupied blocks per context
|
||||
system.cpu.dcache.overall_accesses 3246 # number of overall (read+write) accesses
|
||||
system.cpu.dcache.overall_avg_miss_latency 29592.807425 # average overall miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_miss_latency 36045.161290 # average overall mshr miss latency
|
||||
system.cpu.dcache.occ_%::0 0.022304 # Average percentage of cache occupancy
|
||||
system.cpu.dcache.occ_blocks::0 91.357241 # Average occupied blocks per context
|
||||
system.cpu.dcache.overall_accesses 3235 # number of overall (read+write) accesses
|
||||
system.cpu.dcache.overall_avg_miss_latency 29618.329466 # average overall miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_miss_latency 36038.709677 # average overall mshr miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.dcache.overall_hits 2815 # number of overall hits
|
||||
system.cpu.dcache.overall_miss_latency 12754500 # number of overall miss cycles
|
||||
system.cpu.dcache.overall_miss_rate 0.132779 # miss rate for overall accesses
|
||||
system.cpu.dcache.overall_hits 2804 # number of overall hits
|
||||
system.cpu.dcache.overall_miss_latency 12765500 # number of overall miss cycles
|
||||
system.cpu.dcache.overall_miss_rate 0.133230 # miss rate for overall accesses
|
||||
system.cpu.dcache.overall_misses 431 # number of overall misses
|
||||
system.cpu.dcache.overall_mshr_hits 276 # number of overall MSHR hits
|
||||
system.cpu.dcache.overall_mshr_miss_latency 5587000 # number of overall MSHR miss cycles
|
||||
system.cpu.dcache.overall_mshr_miss_rate 0.047751 # mshr miss rate for overall accesses
|
||||
system.cpu.dcache.overall_mshr_miss_latency 5586000 # number of overall MSHR miss cycles
|
||||
system.cpu.dcache.overall_mshr_miss_rate 0.047913 # mshr miss rate for overall accesses
|
||||
system.cpu.dcache.overall_mshr_misses 155 # number of overall MSHR misses
|
||||
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
||||
system.cpu.dcache.replacements 0 # number of replacements
|
||||
system.cpu.dcache.sampled_refs 141 # Sample count of references to valid blocks.
|
||||
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.dcache.tagsinuse 91.308954 # Cycle average of tags in use
|
||||
system.cpu.dcache.total_refs 2852 # Total number of references to valid blocks.
|
||||
system.cpu.dcache.tagsinuse 91.357241 # Cycle average of tags in use
|
||||
system.cpu.dcache.total_refs 2841 # Total number of references to valid blocks.
|
||||
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.dcache.writebacks 0 # number of writebacks
|
||||
system.cpu.decode.DECODE:BlockedCycles 519 # Number of cycles decode is blocked
|
||||
system.cpu.decode.DECODE:BranchMispred 139 # Number of times decode detected a branch misprediction
|
||||
system.cpu.decode.DECODE:BranchResolved 139 # Number of times decode resolved a branch
|
||||
system.cpu.decode.DECODE:DecodedInsts 14436 # Number of instructions handled by decode
|
||||
system.cpu.decode.DECODE:IdleCycles 10077 # Number of cycles decode is idle
|
||||
system.cpu.decode.DECODE:RunCycles 3965 # Number of cycles decode is running
|
||||
system.cpu.decode.DECODE:SquashCycles 1080 # Number of cycles decode is squashing
|
||||
system.cpu.decode.DECODE:BlockedCycles 521 # Number of cycles decode is blocked
|
||||
system.cpu.decode.DECODE:BranchMispred 138 # Number of times decode detected a branch misprediction
|
||||
system.cpu.decode.DECODE:BranchResolved 138 # Number of times decode resolved a branch
|
||||
system.cpu.decode.DECODE:DecodedInsts 14337 # Number of instructions handled by decode
|
||||
system.cpu.decode.DECODE:IdleCycles 10064 # Number of cycles decode is idle
|
||||
system.cpu.decode.DECODE:RunCycles 3903 # Number of cycles decode is running
|
||||
system.cpu.decode.DECODE:SquashCycles 1073 # Number of cycles decode is squashing
|
||||
system.cpu.decode.DECODE:SquashedInsts 267 # Number of squashed instructions handled by decode
|
||||
system.cpu.dtb.accesses 0 # DTB accesses
|
||||
system.cpu.dtb.hits 0 # DTB hits
|
||||
|
@ -133,151 +133,151 @@ system.cpu.dtb.read_misses 0 # DT
|
|||
system.cpu.dtb.write_accesses 0 # DTB write accesses
|
||||
system.cpu.dtb.write_hits 0 # DTB write hits
|
||||
system.cpu.dtb.write_misses 0 # DTB write misses
|
||||
system.cpu.fetch.Branches 2416 # Number of branches that fetch encountered
|
||||
system.cpu.fetch.CacheLines 2220 # Number of cache lines fetched
|
||||
system.cpu.fetch.Cycles 6371 # Number of cycles fetch has run and was not squashing or blocked
|
||||
system.cpu.fetch.IcacheSquashes 355 # Number of outstanding Icache misses that were squashed
|
||||
system.cpu.fetch.Insts 15622 # Number of instructions fetch has processed
|
||||
system.cpu.fetch.SquashCycles 767 # Number of cycles fetch has spent squashing
|
||||
system.cpu.fetch.branchRate 0.085911 # Number of branch fetches per cycle
|
||||
system.cpu.fetch.icacheStallCycles 2220 # Number of cycles fetch is stalled on an Icache miss
|
||||
system.cpu.fetch.predictedBranches 976 # Number of branches that fetch has predicted taken
|
||||
system.cpu.fetch.rate 0.555508 # Number of inst fetches per cycle
|
||||
system.cpu.fetch.rateDist::samples 15641 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::mean 0.998785 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::stdev 2.252974 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.Branches 2405 # Number of branches that fetch encountered
|
||||
system.cpu.fetch.CacheLines 2216 # Number of cache lines fetched
|
||||
system.cpu.fetch.Cycles 6303 # Number of cycles fetch has run and was not squashing or blocked
|
||||
system.cpu.fetch.IcacheSquashes 358 # Number of outstanding Icache misses that were squashed
|
||||
system.cpu.fetch.Insts 15547 # Number of instructions fetch has processed
|
||||
system.cpu.fetch.SquashCycles 763 # Number of cycles fetch has spent squashing
|
||||
system.cpu.fetch.branchRate 0.085758 # Number of branch fetches per cycle
|
||||
system.cpu.fetch.icacheStallCycles 2216 # Number of cycles fetch is stalled on an Icache miss
|
||||
system.cpu.fetch.predictedBranches 946 # Number of branches that fetch has predicted taken
|
||||
system.cpu.fetch.rate 0.554379 # Number of inst fetches per cycle
|
||||
system.cpu.fetch.rateDist::samples 15561 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::mean 0.999100 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::stdev 2.261901 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::0-1 11507 73.57% 73.57% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::1-2 1847 11.81% 85.38% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::2-3 223 1.43% 86.80% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::3-4 141 0.90% 87.71% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::4-5 312 1.99% 89.70% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::5-6 120 0.77% 90.47% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::6-7 308 1.97% 92.44% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::7-8 254 1.62% 94.06% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::8 929 5.94% 100.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::0-1 11491 73.84% 73.84% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::1-2 1812 11.64% 85.49% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::2-3 195 1.25% 86.74% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::3-4 140 0.90% 87.64% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::4-5 320 2.06% 89.70% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::5-6 114 0.73% 90.43% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::6-7 289 1.86% 92.29% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::7-8 259 1.66% 93.95% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::8 941 6.05% 100.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::total 15641 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.icache.ReadReq_accesses 2220 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.icache.ReadReq_avg_miss_latency 35681.279621 # average ReadReq miss latency
|
||||
system.cpu.icache.ReadReq_avg_mshr_miss_latency 34902.735562 # average ReadReq mshr miss latency
|
||||
system.cpu.icache.ReadReq_hits 1798 # number of ReadReq hits
|
||||
system.cpu.icache.ReadReq_miss_latency 15057500 # number of ReadReq miss cycles
|
||||
system.cpu.icache.ReadReq_miss_rate 0.190090 # miss rate for ReadReq accesses
|
||||
system.cpu.fetch.rateDist::total 15561 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.icache.ReadReq_accesses 2216 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.icache.ReadReq_avg_miss_latency 35687.203791 # average ReadReq miss latency
|
||||
system.cpu.icache.ReadReq_avg_mshr_miss_latency 34908.814590 # average ReadReq mshr miss latency
|
||||
system.cpu.icache.ReadReq_hits 1794 # number of ReadReq hits
|
||||
system.cpu.icache.ReadReq_miss_latency 15060000 # number of ReadReq miss cycles
|
||||
system.cpu.icache.ReadReq_miss_rate 0.190433 # miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_misses 422 # number of ReadReq misses
|
||||
system.cpu.icache.ReadReq_mshr_hits 93 # number of ReadReq MSHR hits
|
||||
system.cpu.icache.ReadReq_mshr_miss_latency 11483000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.icache.ReadReq_mshr_miss_rate 0.148198 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_mshr_miss_latency 11485000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.icache.ReadReq_mshr_miss_rate 0.148466 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_mshr_misses 329 # number of ReadReq MSHR misses
|
||||
system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
||||
system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
|
||||
system.cpu.icache.avg_refs 5.465046 # Average number of references to valid blocks.
|
||||
system.cpu.icache.avg_refs 5.452888 # Average number of references to valid blocks.
|
||||
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.icache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.icache.demand_accesses 2220 # number of demand (read+write) accesses
|
||||
system.cpu.icache.demand_avg_miss_latency 35681.279621 # average overall miss latency
|
||||
system.cpu.icache.demand_avg_mshr_miss_latency 34902.735562 # average overall mshr miss latency
|
||||
system.cpu.icache.demand_hits 1798 # number of demand (read+write) hits
|
||||
system.cpu.icache.demand_miss_latency 15057500 # number of demand (read+write) miss cycles
|
||||
system.cpu.icache.demand_miss_rate 0.190090 # miss rate for demand accesses
|
||||
system.cpu.icache.demand_accesses 2216 # number of demand (read+write) accesses
|
||||
system.cpu.icache.demand_avg_miss_latency 35687.203791 # average overall miss latency
|
||||
system.cpu.icache.demand_avg_mshr_miss_latency 34908.814590 # average overall mshr miss latency
|
||||
system.cpu.icache.demand_hits 1794 # number of demand (read+write) hits
|
||||
system.cpu.icache.demand_miss_latency 15060000 # number of demand (read+write) miss cycles
|
||||
system.cpu.icache.demand_miss_rate 0.190433 # miss rate for demand accesses
|
||||
system.cpu.icache.demand_misses 422 # number of demand (read+write) misses
|
||||
system.cpu.icache.demand_mshr_hits 93 # number of demand (read+write) MSHR hits
|
||||
system.cpu.icache.demand_mshr_miss_latency 11483000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.icache.demand_mshr_miss_rate 0.148198 # mshr miss rate for demand accesses
|
||||
system.cpu.icache.demand_mshr_miss_latency 11485000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.icache.demand_mshr_miss_rate 0.148466 # mshr miss rate for demand accesses
|
||||
system.cpu.icache.demand_mshr_misses 329 # number of demand (read+write) MSHR misses
|
||||
system.cpu.icache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.icache.occ_%::0 0.076179 # Average percentage of cache occupancy
|
||||
system.cpu.icache.occ_blocks::0 156.015053 # Average occupied blocks per context
|
||||
system.cpu.icache.overall_accesses 2220 # number of overall (read+write) accesses
|
||||
system.cpu.icache.overall_avg_miss_latency 35681.279621 # average overall miss latency
|
||||
system.cpu.icache.overall_avg_mshr_miss_latency 34902.735562 # average overall mshr miss latency
|
||||
system.cpu.icache.occ_%::0 0.076241 # Average percentage of cache occupancy
|
||||
system.cpu.icache.occ_blocks::0 156.140617 # Average occupied blocks per context
|
||||
system.cpu.icache.overall_accesses 2216 # number of overall (read+write) accesses
|
||||
system.cpu.icache.overall_avg_miss_latency 35687.203791 # average overall miss latency
|
||||
system.cpu.icache.overall_avg_mshr_miss_latency 34908.814590 # average overall mshr miss latency
|
||||
system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.icache.overall_hits 1798 # number of overall hits
|
||||
system.cpu.icache.overall_miss_latency 15057500 # number of overall miss cycles
|
||||
system.cpu.icache.overall_miss_rate 0.190090 # miss rate for overall accesses
|
||||
system.cpu.icache.overall_hits 1794 # number of overall hits
|
||||
system.cpu.icache.overall_miss_latency 15060000 # number of overall miss cycles
|
||||
system.cpu.icache.overall_miss_rate 0.190433 # miss rate for overall accesses
|
||||
system.cpu.icache.overall_misses 422 # number of overall misses
|
||||
system.cpu.icache.overall_mshr_hits 93 # number of overall MSHR hits
|
||||
system.cpu.icache.overall_mshr_miss_latency 11483000 # number of overall MSHR miss cycles
|
||||
system.cpu.icache.overall_mshr_miss_rate 0.148198 # mshr miss rate for overall accesses
|
||||
system.cpu.icache.overall_mshr_miss_latency 11485000 # number of overall MSHR miss cycles
|
||||
system.cpu.icache.overall_mshr_miss_rate 0.148466 # mshr miss rate for overall accesses
|
||||
system.cpu.icache.overall_mshr_misses 329 # number of overall MSHR misses
|
||||
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
||||
system.cpu.icache.replacements 16 # number of replacements
|
||||
system.cpu.icache.sampled_refs 329 # Sample count of references to valid blocks.
|
||||
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.icache.tagsinuse 156.015053 # Cycle average of tags in use
|
||||
system.cpu.icache.total_refs 1798 # Total number of references to valid blocks.
|
||||
system.cpu.icache.tagsinuse 156.140617 # Cycle average of tags in use
|
||||
system.cpu.icache.total_refs 1794 # Total number of references to valid blocks.
|
||||
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.icache.writebacks 0 # number of writebacks
|
||||
system.cpu.idleCycles 12481 # Total number of cycles that the CPU has spent unscheduled due to idling
|
||||
system.cpu.iew.EXEC:branches 1253 # Number of branches executed
|
||||
system.cpu.iew.EXEC:nop 1830 # number of nop insts executed
|
||||
system.cpu.iew.EXEC:rate 0.295249 # Inst execution rate
|
||||
system.cpu.iew.EXEC:refs 3456 # number of memory reference insts executed
|
||||
system.cpu.idleCycles 12483 # Total number of cycles that the CPU has spent unscheduled due to idling
|
||||
system.cpu.iew.EXEC:branches 1268 # Number of branches executed
|
||||
system.cpu.iew.EXEC:nop 1827 # number of nop insts executed
|
||||
system.cpu.iew.EXEC:rate 0.295643 # Inst execution rate
|
||||
system.cpu.iew.EXEC:refs 3444 # number of memory reference insts executed
|
||||
system.cpu.iew.EXEC:stores 1049 # Number of stores executed
|
||||
system.cpu.iew.EXEC:swp 0 # number of swp insts executed
|
||||
system.cpu.iew.WB:consumers 4132 # num instructions consuming a value
|
||||
system.cpu.iew.WB:count 7536 # cumulative count of insts written-back
|
||||
system.cpu.iew.WB:fanout 0.703291 # average fanout of values written-back
|
||||
system.cpu.iew.WB:consumers 4139 # num instructions consuming a value
|
||||
system.cpu.iew.WB:count 7538 # cumulative count of insts written-back
|
||||
system.cpu.iew.WB:fanout 0.704035 # average fanout of values written-back
|
||||
system.cpu.iew.WB:penalized 0 # number of instrctions required to write to 'other' IQ
|
||||
system.cpu.iew.WB:penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
|
||||
system.cpu.iew.WB:producers 2906 # num instructions producing a value
|
||||
system.cpu.iew.WB:rate 0.267975 # insts written-back per cycle
|
||||
system.cpu.iew.WB:sent 7618 # cumulative count of insts sent to commit
|
||||
system.cpu.iew.branchMispredicts 681 # Number of branch mispredicts detected at execute
|
||||
system.cpu.iew.WB:producers 2914 # num instructions producing a value
|
||||
system.cpu.iew.WB:rate 0.268792 # insts written-back per cycle
|
||||
system.cpu.iew.WB:sent 7625 # cumulative count of insts sent to commit
|
||||
system.cpu.iew.branchMispredicts 679 # Number of branch mispredicts detected at execute
|
||||
system.cpu.iew.iewBlockCycles 0 # Number of cycles IEW is blocking
|
||||
system.cpu.iew.iewDispLoadInsts 2806 # Number of dispatched load instructions
|
||||
system.cpu.iew.iewDispLoadInsts 2797 # Number of dispatched load instructions
|
||||
system.cpu.iew.iewDispNonSpecInsts 12 # Number of dispatched non-speculative instructions
|
||||
system.cpu.iew.iewDispSquashedInsts 963 # Number of squashed instructions skipped by dispatch
|
||||
system.cpu.iew.iewDispSquashedInsts 953 # Number of squashed instructions skipped by dispatch
|
||||
system.cpu.iew.iewDispStoreInsts 1159 # Number of dispatched store instructions
|
||||
system.cpu.iew.iewDispatchedInsts 11847 # Number of instructions dispatched to IQ
|
||||
system.cpu.iew.iewExecLoadInsts 2407 # Number of load instructions executed
|
||||
system.cpu.iew.iewExecSquashedInsts 549 # Number of squashed instructions skipped in execute
|
||||
system.cpu.iew.iewExecutedInsts 8303 # Number of executed instructions
|
||||
system.cpu.iew.iewDispatchedInsts 11802 # Number of instructions dispatched to IQ
|
||||
system.cpu.iew.iewExecLoadInsts 2395 # Number of load instructions executed
|
||||
system.cpu.iew.iewExecSquashedInsts 544 # Number of squashed instructions skipped in execute
|
||||
system.cpu.iew.iewExecutedInsts 8291 # Number of executed instructions
|
||||
system.cpu.iew.iewIQFullEvents 0 # Number of times the IQ has become full, causing a stall
|
||||
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
|
||||
system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall
|
||||
system.cpu.iew.iewSquashCycles 1080 # Number of cycles IEW is squashing
|
||||
system.cpu.iew.iewSquashCycles 1073 # Number of cycles IEW is squashing
|
||||
system.cpu.iew.iewUnblockCycles 0 # Number of cycles IEW is unblocking
|
||||
system.cpu.iew.lsq.thread.0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
|
||||
system.cpu.iew.lsq.thread.0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked
|
||||
system.cpu.iew.lsq.thread.0.forwLoads 68 # Number of loads that had data forwarded from stores
|
||||
system.cpu.iew.lsq.thread.0.forwLoads 67 # Number of loads that had data forwarded from stores
|
||||
system.cpu.iew.lsq.thread.0.ignoredResponses 3 # Number of memory responses ignored because the instruction is squashed
|
||||
system.cpu.iew.lsq.thread.0.invAddrLoads 0 # Number of loads ignored due to an invalid address
|
||||
system.cpu.iew.lsq.thread.0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
|
||||
system.cpu.iew.lsq.thread.0.memOrderViolation 22 # Number of memory ordering violations
|
||||
system.cpu.iew.lsq.thread.0.rescheduledLoads 0 # Number of loads that were rescheduled
|
||||
system.cpu.iew.lsq.thread.0.squashedLoads 1642 # Number of loads squashed
|
||||
system.cpu.iew.lsq.thread.0.squashedLoads 1633 # Number of loads squashed
|
||||
system.cpu.iew.lsq.thread.0.squashedStores 234 # Number of stores squashed
|
||||
system.cpu.iew.memOrderViolationEvents 22 # Number of memory order violations
|
||||
system.cpu.iew.predictedNotTakenIncorrect 272 # Number of branches that were predicted not taken incorrectly
|
||||
system.cpu.iew.predictedTakenIncorrect 409 # Number of branches that were predicted taken incorrectly
|
||||
system.cpu.ipc 0.183806 # IPC: Instructions Per Cycle
|
||||
system.cpu.ipc_total 0.183806 # IPC: Total IPC of All Threads
|
||||
system.cpu.iew.predictedNotTakenIncorrect 284 # Number of branches that were predicted not taken incorrectly
|
||||
system.cpu.iew.predictedTakenIncorrect 395 # Number of branches that were predicted taken incorrectly
|
||||
system.cpu.ipc 0.184318 # IPC: Instructions Per Cycle
|
||||
system.cpu.ipc_total 0.184318 # IPC: Total IPC of All Threads
|
||||
system.cpu.iq.ISSUE:FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntAlu 5184 58.56% 58.56% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntMult 5 0.06% 58.62% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntDiv 2 0.02% 58.64% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatAdd 2 0.02% 58.66% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCmp 0 0.00% 58.66% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCvt 0 0.00% 58.66% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatMult 0 0.00% 58.66% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatDiv 0 0.00% 58.66% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatSqrt 0 0.00% 58.66% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemRead 2595 29.32% 87.98% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemWrite 1064 12.02% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntAlu 5173 58.55% 58.55% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntMult 5 0.06% 58.61% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntDiv 2 0.02% 58.63% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatAdd 2 0.02% 58.65% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCmp 0 0.00% 58.65% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCvt 0 0.00% 58.65% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatMult 0 0.00% 58.65% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatDiv 0 0.00% 58.65% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatSqrt 0 0.00% 58.65% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemRead 2589 29.30% 87.96% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemWrite 1064 12.04% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::total 8852 # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::total 8835 # Type of FU issued
|
||||
system.cpu.iq.ISSUE:fu_busy_cnt 162 # FU busy when requested
|
||||
system.cpu.iq.ISSUE:fu_busy_rate 0.018301 # FU busy rate (busy events/executed inst)
|
||||
system.cpu.iq.ISSUE:fu_busy_rate 0.018336 # FU busy rate (busy events/executed inst)
|
||||
system.cpu.iq.ISSUE:fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntAlu 8 4.94% 4.94% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntMult 0 0.00% 4.94% # attempts to use FU when none available
|
||||
|
@ -292,31 +292,31 @@ system.cpu.iq.ISSUE:fu_full::MemRead 100 61.73% 66.67% # at
|
|||
system.cpu.iq.ISSUE:fu_full::MemWrite 54 33.33% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::samples 15641 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::mean 0.565948 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::stdev 1.209939 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::samples 15561 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::mean 0.567766 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::stdev 1.217819 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::0-1 11653 74.50% 74.50% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::1-2 1757 11.23% 85.74% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::2-3 814 5.20% 90.94% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::3-4 738 4.72% 95.66% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::4-5 342 2.19% 97.85% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::5-6 199 1.27% 99.12% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::6-7 91 0.58% 99.70% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::7-8 32 0.20% 99.90% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::0-1 11605 74.58% 74.58% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::1-2 1745 11.21% 85.79% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::2-3 791 5.08% 90.87% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::3-4 727 4.67% 95.55% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::4-5 340 2.18% 97.73% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::5-6 213 1.37% 99.10% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::6-7 93 0.60% 99.70% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::7-8 32 0.21% 99.90% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::8 15 0.10% 100.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::min_value 0 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::max_value 8 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::total 15641 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:rate 0.314771 # Inst issue rate
|
||||
system.cpu.iq.iqInstsAdded 10005 # Number of instructions added to the IQ (excludes non-spec)
|
||||
system.cpu.iq.iqInstsIssued 8852 # Number of instructions issued
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::total 15561 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:rate 0.315041 # Inst issue rate
|
||||
system.cpu.iq.iqInstsAdded 9963 # Number of instructions added to the IQ (excludes non-spec)
|
||||
system.cpu.iq.iqInstsIssued 8835 # Number of instructions issued
|
||||
system.cpu.iq.iqNonSpecInstsAdded 12 # Number of non-speculative instructions added to the IQ
|
||||
system.cpu.iq.iqSquashedInstsExamined 4214 # Number of squashed instructions iterated over during squash; mainly for profiling
|
||||
system.cpu.iq.iqSquashedInstsIssued 36 # Number of squashed instructions issued
|
||||
system.cpu.iq.iqSquashedInstsExamined 4119 # Number of squashed instructions iterated over during squash; mainly for profiling
|
||||
system.cpu.iq.iqSquashedInstsIssued 38 # Number of squashed instructions issued
|
||||
system.cpu.iq.iqSquashedNonSpecRemoved 2 # Number of squashed non-spec instructions that were removed
|
||||
system.cpu.iq.iqSquashedOperandsExamined 2725 # Number of squashed operands that are examined and possibly removed from graph
|
||||
system.cpu.iq.iqSquashedOperandsExamined 2680 # Number of squashed operands that are examined and possibly removed from graph
|
||||
system.cpu.itb.accesses 0 # DTB accesses
|
||||
system.cpu.itb.hits 0 # DTB hits
|
||||
system.cpu.itb.misses 0 # DTB misses
|
||||
|
@ -337,12 +337,12 @@ system.cpu.l2cache.ReadExReq_mshr_miss_rate 1 #
|
|||
system.cpu.l2cache.ReadExReq_mshr_misses 50 # number of ReadExReq MSHR misses
|
||||
system.cpu.l2cache.ReadReq_accesses 420 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadReq_avg_miss_latency 34317.307692 # average ReadReq miss latency
|
||||
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31138.221154 # average ReadReq mshr miss latency
|
||||
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31133.413462 # average ReadReq mshr miss latency
|
||||
system.cpu.l2cache.ReadReq_hits 4 # number of ReadReq hits
|
||||
system.cpu.l2cache.ReadReq_miss_latency 14276000 # number of ReadReq miss cycles
|
||||
system.cpu.l2cache.ReadReq_miss_rate 0.990476 # miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_misses 416 # number of ReadReq misses
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_latency 12953500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_latency 12951500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_rate 0.990476 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_mshr_misses 416 # number of ReadReq MSHR misses
|
||||
system.cpu.l2cache.UpgradeReq_accesses 14 # number of UpgradeReq accesses(hits+misses)
|
||||
|
@ -364,30 +364,30 @@ system.cpu.l2cache.blocked_cycles::no_targets 0
|
|||
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.l2cache.demand_accesses 470 # number of demand (read+write) accesses
|
||||
system.cpu.l2cache.demand_avg_miss_latency 34356.223176 # average overall miss latency
|
||||
system.cpu.l2cache.demand_avg_mshr_miss_latency 31162.017167 # average overall mshr miss latency
|
||||
system.cpu.l2cache.demand_avg_mshr_miss_latency 31157.725322 # average overall mshr miss latency
|
||||
system.cpu.l2cache.demand_hits 4 # number of demand (read+write) hits
|
||||
system.cpu.l2cache.demand_miss_latency 16010000 # number of demand (read+write) miss cycles
|
||||
system.cpu.l2cache.demand_miss_rate 0.991489 # miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_misses 466 # number of demand (read+write) misses
|
||||
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
|
||||
system.cpu.l2cache.demand_mshr_miss_latency 14521500 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.l2cache.demand_mshr_miss_latency 14519500 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.l2cache.demand_mshr_miss_rate 0.991489 # mshr miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_mshr_misses 466 # number of demand (read+write) MSHR misses
|
||||
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.l2cache.occ_%::0 0.006413 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_blocks::0 210.151573 # Average occupied blocks per context
|
||||
system.cpu.l2cache.occ_%::0 0.006418 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_blocks::0 210.308968 # Average occupied blocks per context
|
||||
system.cpu.l2cache.overall_accesses 470 # number of overall (read+write) accesses
|
||||
system.cpu.l2cache.overall_avg_miss_latency 34356.223176 # average overall miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_miss_latency 31162.017167 # average overall mshr miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_miss_latency 31157.725322 # average overall mshr miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.l2cache.overall_hits 4 # number of overall hits
|
||||
system.cpu.l2cache.overall_miss_latency 16010000 # number of overall miss cycles
|
||||
system.cpu.l2cache.overall_miss_rate 0.991489 # miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_misses 466 # number of overall misses
|
||||
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
|
||||
system.cpu.l2cache.overall_mshr_miss_latency 14521500 # number of overall MSHR miss cycles
|
||||
system.cpu.l2cache.overall_mshr_miss_latency 14519500 # number of overall MSHR miss cycles
|
||||
system.cpu.l2cache.overall_mshr_miss_rate 0.991489 # mshr miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_mshr_misses 466 # number of overall MSHR misses
|
||||
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
|
@ -395,27 +395,27 @@ system.cpu.l2cache.overall_mshr_uncacheable_misses 0
|
|||
system.cpu.l2cache.replacements 0 # number of replacements
|
||||
system.cpu.l2cache.sampled_refs 402 # Sample count of references to valid blocks.
|
||||
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.l2cache.tagsinuse 210.151573 # Cycle average of tags in use
|
||||
system.cpu.l2cache.tagsinuse 210.308968 # Cycle average of tags in use
|
||||
system.cpu.l2cache.total_refs 4 # Total number of references to valid blocks.
|
||||
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.l2cache.writebacks 0 # number of writebacks
|
||||
system.cpu.memDep0.conflictingLoads 5 # Number of conflicting loads.
|
||||
system.cpu.memDep0.conflictingStores 2 # Number of conflicting stores.
|
||||
system.cpu.memDep0.insertedLoads 2806 # Number of loads inserted to the mem dependence unit.
|
||||
system.cpu.memDep0.insertedLoads 2797 # Number of loads inserted to the mem dependence unit.
|
||||
system.cpu.memDep0.insertedStores 1159 # Number of stores inserted to the mem dependence unit.
|
||||
system.cpu.numCycles 28122 # number of cpu cycles simulated
|
||||
system.cpu.numCycles 28044 # number of cpu cycles simulated
|
||||
system.cpu.rename.RENAME:BlockCycles 5 # Number of cycles rename is blocking
|
||||
system.cpu.rename.RENAME:CommittedMaps 3410 # Number of HB maps that are committed
|
||||
system.cpu.rename.RENAME:IdleCycles 10468 # Number of cycles rename is idle
|
||||
system.cpu.rename.RENAME:IdleCycles 10455 # Number of cycles rename is idle
|
||||
system.cpu.rename.RENAME:LSQFullEvents 9 # Number of times rename has blocked due to LSQ full
|
||||
system.cpu.rename.RENAME:RenameLookups 15900 # Number of register rename lookups that rename has made
|
||||
system.cpu.rename.RENAME:RenamedInsts 13681 # Number of instructions processed by rename
|
||||
system.cpu.rename.RENAME:RenamedOperands 8420 # Number of destination operands rename has renamed
|
||||
system.cpu.rename.RENAME:RunCycles 3575 # Number of cycles rename is running
|
||||
system.cpu.rename.RENAME:SquashCycles 1080 # Number of cycles rename is squashing
|
||||
system.cpu.rename.RENAME:RenameLookups 15765 # Number of register rename lookups that rename has made
|
||||
system.cpu.rename.RENAME:RenamedInsts 13587 # Number of instructions processed by rename
|
||||
system.cpu.rename.RENAME:RenamedOperands 8333 # Number of destination operands rename has renamed
|
||||
system.cpu.rename.RENAME:RunCycles 3513 # Number of cycles rename is running
|
||||
system.cpu.rename.RENAME:SquashCycles 1073 # Number of cycles rename is squashing
|
||||
system.cpu.rename.RENAME:UnblockCycles 19 # Number of cycles rename is unblocking
|
||||
system.cpu.rename.RENAME:UndoneMaps 5010 # Number of HB maps that are undone due to squashing
|
||||
system.cpu.rename.RENAME:serializeStallCycles 494 # count of cycles rename stalled for serializing inst
|
||||
system.cpu.rename.RENAME:UndoneMaps 4923 # Number of HB maps that are undone due to squashing
|
||||
system.cpu.rename.RENAME:serializeStallCycles 496 # count of cycles rename stalled for serializing inst
|
||||
system.cpu.rename.RENAME:serializingInsts 17 # count of serializing insts renamed
|
||||
system.cpu.rename.RENAME:skidInsts 111 # count of insts added to the skid buffer
|
||||
system.cpu.rename.RENAME:tempSerializingInsts 11 # count of temporary serializing insts renamed
|
||||
|
|
|
@ -359,7 +359,7 @@ egid=100
|
|||
env=
|
||||
errout=cerr
|
||||
euid=100
|
||||
executable=/proj/aatl_perfmod_arch/m5_system_files/regression/test-progs/hello/bin/power/linux/hello
|
||||
executable=/dist/m5/regression/test-progs/hello/bin/power/linux/hello
|
||||
gid=100
|
||||
input=cin
|
||||
max_stack_size=67108864
|
||||
|
|
|
@ -1,5 +1,5 @@
|
|||
warn: Sockets disabled, not accepting gdb connections
|
||||
For more information see: http://www.m5sim.org/warn/d946bea6
|
||||
warn: allowing mmap of file @ fd 13202840. This will break if not /dev/zero.
|
||||
warn: allowing mmap of file @ fd 15924344. This will break if not /dev/zero.
|
||||
For more information see: http://www.m5sim.org/warn/3a2134f6
|
||||
hack: be nice to actually delete the event here
|
||||
|
|
|
@ -5,12 +5,12 @@ The Regents of The University of Michigan
|
|||
All Rights Reserved
|
||||
|
||||
|
||||
M5 compiled Feb 24 2010 23:13:07
|
||||
M5 revision 1a33ca29ec29 6980 default share-aware-test-update.patch tip qtip
|
||||
M5 started Feb 24 2010 23:13:11
|
||||
M5 executing on SC2B0619
|
||||
M5 compiled May 12 2010 02:43:42
|
||||
M5 revision 3f044cf767ee 7080 default qtip bp_regress.patch tip
|
||||
M5 started May 12 2010 02:43:45
|
||||
M5 executing on zizzer
|
||||
command line: build/POWER_SE/m5.fast -d build/POWER_SE/tests/fast/quick/00.hello/power/linux/o3-timing -re tests/run.py build/POWER_SE/tests/fast/quick/00.hello/power/linux/o3-timing
|
||||
Global frequency set at 1000000000000 ticks per second
|
||||
info: Entering event queue @ 0. Starting simulation...
|
||||
Hello world!
|
||||
Exiting @ tick 11960500 because target called exit()
|
||||
Exiting @ tick 11864500 because target called exit()
|
||||
|
|
|
@ -1,130 +1,130 @@
|
|||
|
||||
---------- Begin Simulation Statistics ----------
|
||||
host_inst_rate 51828 # Simulator instruction rate (inst/s)
|
||||
host_mem_usage 189300 # Number of bytes of host memory used
|
||||
host_seconds 0.11 # Real time elapsed on the host
|
||||
host_tick_rate 106468871 # Simulator tick rate (ticks/s)
|
||||
host_inst_rate 50476 # Simulator instruction rate (inst/s)
|
||||
host_mem_usage 202684 # Number of bytes of host memory used
|
||||
host_seconds 0.12 # Real time elapsed on the host
|
||||
host_tick_rate 102996710 # Simulator tick rate (ticks/s)
|
||||
sim_freq 1000000000000 # Frequency of simulated ticks
|
||||
sim_insts 5800 # Number of instructions simulated
|
||||
sim_seconds 0.000012 # Number of seconds simulated
|
||||
sim_ticks 11960500 # Number of ticks simulated
|
||||
sim_ticks 11864500 # Number of ticks simulated
|
||||
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
|
||||
system.cpu.BPredUnit.BTBHits 734 # Number of BTB hits
|
||||
system.cpu.BPredUnit.BTBLookups 1942 # Number of BTB lookups
|
||||
system.cpu.BPredUnit.BTBHits 687 # Number of BTB hits
|
||||
system.cpu.BPredUnit.BTBLookups 1888 # Number of BTB lookups
|
||||
system.cpu.BPredUnit.RASInCorrect 31 # Number of incorrect RAS predictions.
|
||||
system.cpu.BPredUnit.condIncorrect 389 # Number of conditional branches incorrect
|
||||
system.cpu.BPredUnit.condPredicted 1971 # Number of conditional branches predicted
|
||||
system.cpu.BPredUnit.lookups 2303 # Number of BP lookups
|
||||
system.cpu.BPredUnit.usedRAS 188 # Number of times the RAS was used to get a target.
|
||||
system.cpu.BPredUnit.condIncorrect 387 # Number of conditional branches incorrect
|
||||
system.cpu.BPredUnit.condPredicted 1757 # Number of conditional branches predicted
|
||||
system.cpu.BPredUnit.lookups 2100 # Number of BP lookups
|
||||
system.cpu.BPredUnit.usedRAS 189 # Number of times the RAS was used to get a target.
|
||||
system.cpu.commit.COM:branches 1038 # Number of branches committed
|
||||
system.cpu.commit.COM:bw_lim_events 51 # number cycles where commit BW limit reached
|
||||
system.cpu.commit.COM:bw_limited 0 # number of insts not committed due to BW limits
|
||||
system.cpu.commit.COM:committed_per_cycle::samples 10831 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::mean 0.535500 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::stdev 1.248160 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::samples 10785 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::mean 0.537784 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::stdev 1.251292 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::0-1 8265 76.31% 76.31% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::1-2 1142 10.54% 86.85% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::2-3 659 6.08% 92.94% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::3-4 268 2.47% 95.41% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::4-5 226 2.09% 97.50% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::5-6 118 1.09% 98.59% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::6-7 80 0.74% 99.33% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::7-8 22 0.20% 99.53% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::0-1 8225 76.26% 76.26% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::1-2 1129 10.47% 86.73% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::2-3 673 6.24% 92.97% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::3-4 258 2.39% 95.36% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::4-5 226 2.10% 97.46% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::5-6 120 1.11% 98.57% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::6-7 82 0.76% 99.33% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::7-8 21 0.19% 99.53% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::8 51 0.47% 100.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::min_value 0 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::max_value 8 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::total 10831 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::total 10785 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:count 5800 # Number of instructions committed
|
||||
system.cpu.commit.COM:loads 962 # Number of loads committed
|
||||
system.cpu.commit.COM:membars 7 # Number of memory barriers committed
|
||||
system.cpu.commit.COM:refs 2008 # Number of memory references committed
|
||||
system.cpu.commit.COM:swp_count 0 # Number of s/w prefetches committed
|
||||
system.cpu.commit.branchMispredicts 243 # The number of times a branch was mispredicted
|
||||
system.cpu.commit.branchMispredicts 240 # The number of times a branch was mispredicted
|
||||
system.cpu.commit.commitCommittedInsts 5800 # The number of committed instructions
|
||||
system.cpu.commit.commitNonSpecStalls 16 # The number of times commit has been forced to stall to communicate backwards
|
||||
system.cpu.commit.commitSquashedInsts 3801 # The number of squashed insts skipped by commit
|
||||
system.cpu.commit.commitSquashedInsts 3389 # The number of squashed insts skipped by commit
|
||||
system.cpu.committedInsts 5800 # Number of Instructions Simulated
|
||||
system.cpu.committedInsts_total 5800 # Number of Instructions Simulated
|
||||
system.cpu.cpi 4.124483 # CPI: Cycles Per Instruction
|
||||
system.cpu.cpi_total 4.124483 # CPI: Total CPI of All Threads
|
||||
system.cpu.dcache.ReadReq_accesses 1436 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.dcache.ReadReq_avg_miss_latency 33320.224719 # average ReadReq miss latency
|
||||
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 34437.500000 # average ReadReq mshr miss latency
|
||||
system.cpu.dcache.ReadReq_hits 1347 # number of ReadReq hits
|
||||
system.cpu.dcache.ReadReq_miss_latency 2965500 # number of ReadReq miss cycles
|
||||
system.cpu.dcache.ReadReq_miss_rate 0.061978 # miss rate for ReadReq accesses
|
||||
system.cpu.cpi 4.091379 # CPI: Cycles Per Instruction
|
||||
system.cpu.cpi_total 4.091379 # CPI: Total CPI of All Threads
|
||||
system.cpu.dcache.ReadReq_accesses 1444 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.dcache.ReadReq_avg_miss_latency 33612.359551 # average ReadReq miss latency
|
||||
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 34464.285714 # average ReadReq mshr miss latency
|
||||
system.cpu.dcache.ReadReq_hits 1355 # number of ReadReq hits
|
||||
system.cpu.dcache.ReadReq_miss_latency 2991500 # number of ReadReq miss cycles
|
||||
system.cpu.dcache.ReadReq_miss_rate 0.061634 # miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_misses 89 # number of ReadReq misses
|
||||
system.cpu.dcache.ReadReq_mshr_hits 33 # number of ReadReq MSHR hits
|
||||
system.cpu.dcache.ReadReq_mshr_miss_latency 1928500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.dcache.ReadReq_mshr_miss_rate 0.038997 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_mshr_miss_latency 1930000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.dcache.ReadReq_mshr_miss_rate 0.038781 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_mshr_misses 56 # number of ReadReq MSHR misses
|
||||
system.cpu.dcache.WriteReq_accesses 1046 # number of WriteReq accesses(hits+misses)
|
||||
system.cpu.dcache.WriteReq_avg_miss_latency 33497.150997 # average WriteReq miss latency
|
||||
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 35861.538462 # average WriteReq mshr miss latency
|
||||
system.cpu.dcache.WriteReq_avg_miss_latency 33542.735043 # average WriteReq miss latency
|
||||
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 36053.846154 # average WriteReq mshr miss latency
|
||||
system.cpu.dcache.WriteReq_hits 695 # number of WriteReq hits
|
||||
system.cpu.dcache.WriteReq_miss_latency 11757500 # number of WriteReq miss cycles
|
||||
system.cpu.dcache.WriteReq_miss_latency 11773500 # number of WriteReq miss cycles
|
||||
system.cpu.dcache.WriteReq_miss_rate 0.335564 # miss rate for WriteReq accesses
|
||||
system.cpu.dcache.WriteReq_misses 351 # number of WriteReq misses
|
||||
system.cpu.dcache.WriteReq_mshr_hits 286 # number of WriteReq MSHR hits
|
||||
system.cpu.dcache.WriteReq_mshr_miss_latency 2331000 # number of WriteReq MSHR miss cycles
|
||||
system.cpu.dcache.WriteReq_mshr_miss_latency 2343500 # number of WriteReq MSHR miss cycles
|
||||
system.cpu.dcache.WriteReq_mshr_miss_rate 0.062141 # mshr miss rate for WriteReq accesses
|
||||
system.cpu.dcache.WriteReq_mshr_misses 65 # number of WriteReq MSHR misses
|
||||
system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
||||
system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
|
||||
system.cpu.dcache.avg_refs 20.048077 # Average number of references to valid blocks.
|
||||
system.cpu.dcache.avg_refs 20.125000 # Average number of references to valid blocks.
|
||||
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.dcache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.dcache.demand_accesses 2482 # number of demand (read+write) accesses
|
||||
system.cpu.dcache.demand_avg_miss_latency 33461.363636 # average overall miss latency
|
||||
system.cpu.dcache.demand_avg_mshr_miss_latency 35202.479339 # average overall mshr miss latency
|
||||
system.cpu.dcache.demand_hits 2042 # number of demand (read+write) hits
|
||||
system.cpu.dcache.demand_miss_latency 14723000 # number of demand (read+write) miss cycles
|
||||
system.cpu.dcache.demand_miss_rate 0.177276 # miss rate for demand accesses
|
||||
system.cpu.dcache.demand_accesses 2490 # number of demand (read+write) accesses
|
||||
system.cpu.dcache.demand_avg_miss_latency 33556.818182 # average overall miss latency
|
||||
system.cpu.dcache.demand_avg_mshr_miss_latency 35318.181818 # average overall mshr miss latency
|
||||
system.cpu.dcache.demand_hits 2050 # number of demand (read+write) hits
|
||||
system.cpu.dcache.demand_miss_latency 14765000 # number of demand (read+write) miss cycles
|
||||
system.cpu.dcache.demand_miss_rate 0.176707 # miss rate for demand accesses
|
||||
system.cpu.dcache.demand_misses 440 # number of demand (read+write) misses
|
||||
system.cpu.dcache.demand_mshr_hits 319 # number of demand (read+write) MSHR hits
|
||||
system.cpu.dcache.demand_mshr_miss_latency 4259500 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.dcache.demand_mshr_miss_rate 0.048751 # mshr miss rate for demand accesses
|
||||
system.cpu.dcache.demand_mshr_miss_latency 4273500 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.dcache.demand_mshr_miss_rate 0.048594 # mshr miss rate for demand accesses
|
||||
system.cpu.dcache.demand_mshr_misses 121 # number of demand (read+write) MSHR misses
|
||||
system.cpu.dcache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.dcache.occ_%::0 0.016127 # Average percentage of cache occupancy
|
||||
system.cpu.dcache.occ_blocks::0 66.056188 # Average occupied blocks per context
|
||||
system.cpu.dcache.overall_accesses 2482 # number of overall (read+write) accesses
|
||||
system.cpu.dcache.overall_avg_miss_latency 33461.363636 # average overall miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_miss_latency 35202.479339 # average overall mshr miss latency
|
||||
system.cpu.dcache.occ_%::0 0.016240 # Average percentage of cache occupancy
|
||||
system.cpu.dcache.occ_blocks::0 66.517345 # Average occupied blocks per context
|
||||
system.cpu.dcache.overall_accesses 2490 # number of overall (read+write) accesses
|
||||
system.cpu.dcache.overall_avg_miss_latency 33556.818182 # average overall miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_miss_latency 35318.181818 # average overall mshr miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.dcache.overall_hits 2042 # number of overall hits
|
||||
system.cpu.dcache.overall_miss_latency 14723000 # number of overall miss cycles
|
||||
system.cpu.dcache.overall_miss_rate 0.177276 # miss rate for overall accesses
|
||||
system.cpu.dcache.overall_hits 2050 # number of overall hits
|
||||
system.cpu.dcache.overall_miss_latency 14765000 # number of overall miss cycles
|
||||
system.cpu.dcache.overall_miss_rate 0.176707 # miss rate for overall accesses
|
||||
system.cpu.dcache.overall_misses 440 # number of overall misses
|
||||
system.cpu.dcache.overall_mshr_hits 319 # number of overall MSHR hits
|
||||
system.cpu.dcache.overall_mshr_miss_latency 4259500 # number of overall MSHR miss cycles
|
||||
system.cpu.dcache.overall_mshr_miss_rate 0.048751 # mshr miss rate for overall accesses
|
||||
system.cpu.dcache.overall_mshr_miss_latency 4273500 # number of overall MSHR miss cycles
|
||||
system.cpu.dcache.overall_mshr_miss_rate 0.048594 # mshr miss rate for overall accesses
|
||||
system.cpu.dcache.overall_mshr_misses 121 # number of overall MSHR misses
|
||||
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
||||
system.cpu.dcache.replacements 0 # number of replacements
|
||||
system.cpu.dcache.sampled_refs 104 # Sample count of references to valid blocks.
|
||||
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.dcache.tagsinuse 66.056188 # Cycle average of tags in use
|
||||
system.cpu.dcache.total_refs 2085 # Total number of references to valid blocks.
|
||||
system.cpu.dcache.tagsinuse 66.517345 # Cycle average of tags in use
|
||||
system.cpu.dcache.total_refs 2093 # Total number of references to valid blocks.
|
||||
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.dcache.writebacks 0 # number of writebacks
|
||||
system.cpu.decode.DECODE:BlockedCycles 1201 # Number of cycles decode is blocked
|
||||
system.cpu.decode.DECODE:BranchMispred 148 # Number of times decode detected a branch misprediction
|
||||
system.cpu.decode.DECODE:BranchResolved 256 # Number of times decode resolved a branch
|
||||
system.cpu.decode.DECODE:DecodedInsts 10901 # Number of instructions handled by decode
|
||||
system.cpu.decode.DECODE:IdleCycles 7556 # Number of cycles decode is idle
|
||||
system.cpu.decode.DECODE:RunCycles 2000 # Number of cycles decode is running
|
||||
system.cpu.decode.DECODE:SquashCycles 615 # Number of cycles decode is squashing
|
||||
system.cpu.decode.DECODE:BlockedCycles 1153 # Number of cycles decode is blocked
|
||||
system.cpu.decode.DECODE:BranchMispred 150 # Number of times decode detected a branch misprediction
|
||||
system.cpu.decode.DECODE:BranchResolved 267 # Number of times decode resolved a branch
|
||||
system.cpu.decode.DECODE:DecodedInsts 10406 # Number of instructions handled by decode
|
||||
system.cpu.decode.DECODE:IdleCycles 7618 # Number of cycles decode is idle
|
||||
system.cpu.decode.DECODE:RunCycles 1941 # Number of cycles decode is running
|
||||
system.cpu.decode.DECODE:SquashCycles 570 # Number of cycles decode is squashing
|
||||
system.cpu.decode.DECODE:SquashedInsts 416 # Number of squashed instructions handled by decode
|
||||
system.cpu.decode.DECODE:UnblockCycles 74 # Number of cycles decode is unblocking
|
||||
system.cpu.decode.DECODE:UnblockCycles 73 # Number of cycles decode is unblocking
|
||||
system.cpu.dtb.accesses 0 # DTB accesses
|
||||
system.cpu.dtb.hits 0 # DTB hits
|
||||
system.cpu.dtb.misses 0 # DTB misses
|
||||
|
@ -134,190 +134,190 @@ system.cpu.dtb.read_misses 0 # DT
|
|||
system.cpu.dtb.write_accesses 0 # DTB write accesses
|
||||
system.cpu.dtb.write_hits 0 # DTB write hits
|
||||
system.cpu.dtb.write_misses 0 # DTB write misses
|
||||
system.cpu.fetch.Branches 2303 # Number of branches that fetch encountered
|
||||
system.cpu.fetch.CacheLines 1463 # Number of cache lines fetched
|
||||
system.cpu.fetch.Cycles 3604 # Number of cycles fetch has run and was not squashing or blocked
|
||||
system.cpu.fetch.IcacheSquashes 216 # Number of outstanding Icache misses that were squashed
|
||||
system.cpu.fetch.Insts 12241 # Number of instructions fetch has processed
|
||||
system.cpu.fetch.SquashCycles 411 # Number of cycles fetch has spent squashing
|
||||
system.cpu.fetch.branchRate 0.096271 # Number of branch fetches per cycle
|
||||
system.cpu.fetch.icacheStallCycles 1463 # Number of cycles fetch is stalled on an Icache miss
|
||||
system.cpu.fetch.predictedBranches 922 # Number of branches that fetch has predicted taken
|
||||
system.cpu.fetch.rate 0.511705 # Number of inst fetches per cycle
|
||||
system.cpu.fetch.rateDist::samples 11446 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::mean 1.069457 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::stdev 2.458316 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.Branches 2100 # Number of branches that fetch encountered
|
||||
system.cpu.fetch.CacheLines 1490 # Number of cache lines fetched
|
||||
system.cpu.fetch.Cycles 3561 # Number of cycles fetch has run and was not squashing or blocked
|
||||
system.cpu.fetch.IcacheSquashes 225 # Number of outstanding Icache misses that were squashed
|
||||
system.cpu.fetch.Insts 11687 # Number of instructions fetch has processed
|
||||
system.cpu.fetch.SquashCycles 410 # Number of cycles fetch has spent squashing
|
||||
system.cpu.fetch.branchRate 0.088496 # Number of branch fetches per cycle
|
||||
system.cpu.fetch.icacheStallCycles 1490 # Number of cycles fetch is stalled on an Icache miss
|
||||
system.cpu.fetch.predictedBranches 876 # Number of branches that fetch has predicted taken
|
||||
system.cpu.fetch.rate 0.492499 # Number of inst fetches per cycle
|
||||
system.cpu.fetch.rateDist::samples 11355 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::mean 1.029238 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::stdev 2.423250 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::0-1 9306 81.30% 81.30% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::1-2 148 1.29% 82.60% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::2-3 183 1.60% 84.20% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::3-4 143 1.25% 85.44% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::4-5 197 1.72% 87.17% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::5-6 135 1.18% 88.35% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::6-7 371 3.24% 91.59% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::7-8 95 0.83% 92.42% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::8 868 7.58% 100.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::0-1 9285 81.77% 81.77% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::1-2 161 1.42% 83.19% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::2-3 189 1.66% 84.85% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::3-4 155 1.37% 86.22% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::4-5 202 1.78% 88.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::5-6 136 1.20% 89.19% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::6-7 272 2.40% 91.59% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::7-8 77 0.68% 92.27% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::8 878 7.73% 100.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::total 11446 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.icache.ReadReq_accesses 1463 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.icache.ReadReq_avg_miss_latency 36616.094987 # average ReadReq miss latency
|
||||
system.cpu.icache.ReadReq_avg_mshr_miss_latency 34771.212121 # average ReadReq mshr miss latency
|
||||
system.cpu.icache.ReadReq_hits 1084 # number of ReadReq hits
|
||||
system.cpu.icache.ReadReq_miss_latency 13877500 # number of ReadReq miss cycles
|
||||
system.cpu.icache.ReadReq_miss_rate 0.259057 # miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_misses 379 # number of ReadReq misses
|
||||
system.cpu.icache.ReadReq_mshr_hits 49 # number of ReadReq MSHR hits
|
||||
system.cpu.icache.ReadReq_mshr_miss_latency 11474500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.icache.ReadReq_mshr_miss_rate 0.225564 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_mshr_misses 330 # number of ReadReq MSHR misses
|
||||
system.cpu.fetch.rateDist::total 11355 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.icache.ReadReq_accesses 1490 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.icache.ReadReq_avg_miss_latency 36423.575130 # average ReadReq miss latency
|
||||
system.cpu.icache.ReadReq_avg_mshr_miss_latency 34778.614458 # average ReadReq mshr miss latency
|
||||
system.cpu.icache.ReadReq_hits 1104 # number of ReadReq hits
|
||||
system.cpu.icache.ReadReq_miss_latency 14059500 # number of ReadReq miss cycles
|
||||
system.cpu.icache.ReadReq_miss_rate 0.259060 # miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_misses 386 # number of ReadReq misses
|
||||
system.cpu.icache.ReadReq_mshr_hits 54 # number of ReadReq MSHR hits
|
||||
system.cpu.icache.ReadReq_mshr_miss_latency 11546500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.icache.ReadReq_mshr_miss_rate 0.222819 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_mshr_misses 332 # number of ReadReq MSHR misses
|
||||
system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
||||
system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
|
||||
system.cpu.icache.avg_refs 3.284848 # Average number of references to valid blocks.
|
||||
system.cpu.icache.avg_refs 3.325301 # Average number of references to valid blocks.
|
||||
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.icache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.icache.demand_accesses 1463 # number of demand (read+write) accesses
|
||||
system.cpu.icache.demand_avg_miss_latency 36616.094987 # average overall miss latency
|
||||
system.cpu.icache.demand_avg_mshr_miss_latency 34771.212121 # average overall mshr miss latency
|
||||
system.cpu.icache.demand_hits 1084 # number of demand (read+write) hits
|
||||
system.cpu.icache.demand_miss_latency 13877500 # number of demand (read+write) miss cycles
|
||||
system.cpu.icache.demand_miss_rate 0.259057 # miss rate for demand accesses
|
||||
system.cpu.icache.demand_misses 379 # number of demand (read+write) misses
|
||||
system.cpu.icache.demand_mshr_hits 49 # number of demand (read+write) MSHR hits
|
||||
system.cpu.icache.demand_mshr_miss_latency 11474500 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.icache.demand_mshr_miss_rate 0.225564 # mshr miss rate for demand accesses
|
||||
system.cpu.icache.demand_mshr_misses 330 # number of demand (read+write) MSHR misses
|
||||
system.cpu.icache.demand_accesses 1490 # number of demand (read+write) accesses
|
||||
system.cpu.icache.demand_avg_miss_latency 36423.575130 # average overall miss latency
|
||||
system.cpu.icache.demand_avg_mshr_miss_latency 34778.614458 # average overall mshr miss latency
|
||||
system.cpu.icache.demand_hits 1104 # number of demand (read+write) hits
|
||||
system.cpu.icache.demand_miss_latency 14059500 # number of demand (read+write) miss cycles
|
||||
system.cpu.icache.demand_miss_rate 0.259060 # miss rate for demand accesses
|
||||
system.cpu.icache.demand_misses 386 # number of demand (read+write) misses
|
||||
system.cpu.icache.demand_mshr_hits 54 # number of demand (read+write) MSHR hits
|
||||
system.cpu.icache.demand_mshr_miss_latency 11546500 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.icache.demand_mshr_miss_rate 0.222819 # mshr miss rate for demand accesses
|
||||
system.cpu.icache.demand_mshr_misses 332 # number of demand (read+write) MSHR misses
|
||||
system.cpu.icache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.icache.occ_%::0 0.077734 # Average percentage of cache occupancy
|
||||
system.cpu.icache.occ_blocks::0 159.198376 # Average occupied blocks per context
|
||||
system.cpu.icache.overall_accesses 1463 # number of overall (read+write) accesses
|
||||
system.cpu.icache.overall_avg_miss_latency 36616.094987 # average overall miss latency
|
||||
system.cpu.icache.overall_avg_mshr_miss_latency 34771.212121 # average overall mshr miss latency
|
||||
system.cpu.icache.occ_%::0 0.078771 # Average percentage of cache occupancy
|
||||
system.cpu.icache.occ_blocks::0 161.323458 # Average occupied blocks per context
|
||||
system.cpu.icache.overall_accesses 1490 # number of overall (read+write) accesses
|
||||
system.cpu.icache.overall_avg_miss_latency 36423.575130 # average overall miss latency
|
||||
system.cpu.icache.overall_avg_mshr_miss_latency 34778.614458 # average overall mshr miss latency
|
||||
system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.icache.overall_hits 1084 # number of overall hits
|
||||
system.cpu.icache.overall_miss_latency 13877500 # number of overall miss cycles
|
||||
system.cpu.icache.overall_miss_rate 0.259057 # miss rate for overall accesses
|
||||
system.cpu.icache.overall_misses 379 # number of overall misses
|
||||
system.cpu.icache.overall_mshr_hits 49 # number of overall MSHR hits
|
||||
system.cpu.icache.overall_mshr_miss_latency 11474500 # number of overall MSHR miss cycles
|
||||
system.cpu.icache.overall_mshr_miss_rate 0.225564 # mshr miss rate for overall accesses
|
||||
system.cpu.icache.overall_mshr_misses 330 # number of overall MSHR misses
|
||||
system.cpu.icache.overall_hits 1104 # number of overall hits
|
||||
system.cpu.icache.overall_miss_latency 14059500 # number of overall miss cycles
|
||||
system.cpu.icache.overall_miss_rate 0.259060 # miss rate for overall accesses
|
||||
system.cpu.icache.overall_misses 386 # number of overall misses
|
||||
system.cpu.icache.overall_mshr_hits 54 # number of overall MSHR hits
|
||||
system.cpu.icache.overall_mshr_miss_latency 11546500 # number of overall MSHR miss cycles
|
||||
system.cpu.icache.overall_mshr_miss_rate 0.222819 # mshr miss rate for overall accesses
|
||||
system.cpu.icache.overall_mshr_misses 332 # number of overall MSHR misses
|
||||
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
||||
system.cpu.icache.replacements 0 # number of replacements
|
||||
system.cpu.icache.sampled_refs 330 # Sample count of references to valid blocks.
|
||||
system.cpu.icache.sampled_refs 332 # Sample count of references to valid blocks.
|
||||
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.icache.tagsinuse 159.198376 # Cycle average of tags in use
|
||||
system.cpu.icache.total_refs 1084 # Total number of references to valid blocks.
|
||||
system.cpu.icache.tagsinuse 161.323458 # Cycle average of tags in use
|
||||
system.cpu.icache.total_refs 1104 # Total number of references to valid blocks.
|
||||
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.icache.writebacks 0 # number of writebacks
|
||||
system.cpu.idleCycles 12476 # Total number of cycles that the CPU has spent unscheduled due to idling
|
||||
system.cpu.iew.EXEC:branches 1260 # Number of branches executed
|
||||
system.cpu.idleCycles 12375 # Total number of cycles that the CPU has spent unscheduled due to idling
|
||||
system.cpu.iew.EXEC:branches 1261 # Number of branches executed
|
||||
system.cpu.iew.EXEC:nop 0 # number of nop insts executed
|
||||
system.cpu.iew.EXEC:rate 0.324680 # Inst execution rate
|
||||
system.cpu.iew.EXEC:refs 2768 # number of memory reference insts executed
|
||||
system.cpu.iew.EXEC:stores 1280 # Number of stores executed
|
||||
system.cpu.iew.EXEC:rate 0.328319 # Inst execution rate
|
||||
system.cpu.iew.EXEC:refs 2813 # number of memory reference insts executed
|
||||
system.cpu.iew.EXEC:stores 1315 # Number of stores executed
|
||||
system.cpu.iew.EXEC:swp 0 # number of swp insts executed
|
||||
system.cpu.iew.WB:consumers 5977 # num instructions consuming a value
|
||||
system.cpu.iew.WB:count 7563 # cumulative count of insts written-back
|
||||
system.cpu.iew.WB:fanout 0.643801 # average fanout of values written-back
|
||||
system.cpu.iew.WB:consumers 5889 # num instructions consuming a value
|
||||
system.cpu.iew.WB:count 7582 # cumulative count of insts written-back
|
||||
system.cpu.iew.WB:fanout 0.646290 # average fanout of values written-back
|
||||
system.cpu.iew.WB:penalized 0 # number of instrctions required to write to 'other' IQ
|
||||
system.cpu.iew.WB:penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
|
||||
system.cpu.iew.WB:producers 3848 # num instructions producing a value
|
||||
system.cpu.iew.WB:rate 0.316152 # insts written-back per cycle
|
||||
system.cpu.iew.WB:sent 7622 # cumulative count of insts sent to commit
|
||||
system.cpu.iew.branchMispredicts 279 # Number of branch mispredicts detected at execute
|
||||
system.cpu.iew.iewBlockCycles 141 # Number of cycles IEW is blocking
|
||||
system.cpu.iew.iewDispLoadInsts 1815 # Number of dispatched load instructions
|
||||
system.cpu.iew.WB:producers 3806 # num instructions producing a value
|
||||
system.cpu.iew.WB:rate 0.319511 # insts written-back per cycle
|
||||
system.cpu.iew.WB:sent 7642 # cumulative count of insts sent to commit
|
||||
system.cpu.iew.branchMispredicts 277 # Number of branch mispredicts detected at execute
|
||||
system.cpu.iew.iewBlockCycles 117 # Number of cycles IEW is blocking
|
||||
system.cpu.iew.iewDispLoadInsts 1681 # Number of dispatched load instructions
|
||||
system.cpu.iew.iewDispNonSpecInsts 14 # Number of dispatched non-speculative instructions
|
||||
system.cpu.iew.iewDispSquashedInsts 102 # Number of squashed instructions skipped by dispatch
|
||||
system.cpu.iew.iewDispStoreInsts 1394 # Number of dispatched store instructions
|
||||
system.cpu.iew.iewDispatchedInsts 9586 # Number of instructions dispatched to IQ
|
||||
system.cpu.iew.iewExecLoadInsts 1488 # Number of load instructions executed
|
||||
system.cpu.iew.iewExecSquashedInsts 320 # Number of squashed instructions skipped in execute
|
||||
system.cpu.iew.iewExecutedInsts 7767 # Number of executed instructions
|
||||
system.cpu.iew.iewIQFullEvents 14 # Number of times the IQ has become full, causing a stall
|
||||
system.cpu.iew.iewDispSquashedInsts 97 # Number of squashed instructions skipped by dispatch
|
||||
system.cpu.iew.iewDispStoreInsts 1450 # Number of dispatched store instructions
|
||||
system.cpu.iew.iewDispatchedInsts 9185 # Number of instructions dispatched to IQ
|
||||
system.cpu.iew.iewExecLoadInsts 1498 # Number of load instructions executed
|
||||
system.cpu.iew.iewExecSquashedInsts 298 # Number of squashed instructions skipped in execute
|
||||
system.cpu.iew.iewExecutedInsts 7791 # Number of executed instructions
|
||||
system.cpu.iew.iewIQFullEvents 4 # Number of times the IQ has become full, causing a stall
|
||||
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
|
||||
system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall
|
||||
system.cpu.iew.iewSquashCycles 615 # Number of cycles IEW is squashing
|
||||
system.cpu.iew.iewUnblockCycles 20 # Number of cycles IEW is unblocking
|
||||
system.cpu.iew.iewSquashCycles 570 # Number of cycles IEW is squashing
|
||||
system.cpu.iew.iewUnblockCycles 11 # Number of cycles IEW is unblocking
|
||||
system.cpu.iew.lsq.thread.0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
|
||||
system.cpu.iew.lsq.thread.0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked
|
||||
system.cpu.iew.lsq.thread.0.forwLoads 28 # Number of loads that had data forwarded from stores
|
||||
system.cpu.iew.lsq.thread.0.forwLoads 30 # Number of loads that had data forwarded from stores
|
||||
system.cpu.iew.lsq.thread.0.ignoredResponses 2 # Number of memory responses ignored because the instruction is squashed
|
||||
system.cpu.iew.lsq.thread.0.invAddrLoads 0 # Number of loads ignored due to an invalid address
|
||||
system.cpu.iew.lsq.thread.0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
|
||||
system.cpu.iew.lsq.thread.0.memOrderViolation 40 # Number of memory ordering violations
|
||||
system.cpu.iew.lsq.thread.0.memOrderViolation 42 # Number of memory ordering violations
|
||||
system.cpu.iew.lsq.thread.0.rescheduledLoads 1 # Number of loads that were rescheduled
|
||||
system.cpu.iew.lsq.thread.0.squashedLoads 853 # Number of loads squashed
|
||||
system.cpu.iew.lsq.thread.0.squashedStores 348 # Number of stores squashed
|
||||
system.cpu.iew.memOrderViolationEvents 40 # Number of memory order violations
|
||||
system.cpu.iew.predictedNotTakenIncorrect 215 # Number of branches that were predicted not taken incorrectly
|
||||
system.cpu.iew.predictedTakenIncorrect 64 # Number of branches that were predicted taken incorrectly
|
||||
system.cpu.ipc 0.242455 # IPC: Instructions Per Cycle
|
||||
system.cpu.ipc_total 0.242455 # IPC: Total IPC of All Threads
|
||||
system.cpu.iew.lsq.thread.0.squashedLoads 719 # Number of loads squashed
|
||||
system.cpu.iew.lsq.thread.0.squashedStores 404 # Number of stores squashed
|
||||
system.cpu.iew.memOrderViolationEvents 42 # Number of memory order violations
|
||||
system.cpu.iew.predictedNotTakenIncorrect 201 # Number of branches that were predicted not taken incorrectly
|
||||
system.cpu.iew.predictedTakenIncorrect 76 # Number of branches that were predicted taken incorrectly
|
||||
system.cpu.ipc 0.244416 # IPC: Instructions Per Cycle
|
||||
system.cpu.ipc_total 0.244416 # IPC: Total IPC of All Threads
|
||||
system.cpu.iq.ISSUE:FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntAlu 5153 63.72% 63.72% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntMult 0 0.00% 63.72% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntDiv 0 0.00% 63.72% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatAdd 2 0.02% 63.74% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCmp 0 0.00% 63.74% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCvt 0 0.00% 63.74% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatMult 0 0.00% 63.74% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatDiv 0 0.00% 63.74% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatSqrt 0 0.00% 63.74% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemRead 1611 19.92% 83.67% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemWrite 1321 16.33% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntAlu 5126 63.37% 63.37% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntMult 0 0.00% 63.37% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntDiv 0 0.00% 63.37% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatAdd 2 0.02% 63.39% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCmp 0 0.00% 63.39% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCvt 0 0.00% 63.39% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatMult 0 0.00% 63.39% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatDiv 0 0.00% 63.39% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatSqrt 0 0.00% 63.39% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemRead 1593 19.69% 83.09% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemWrite 1368 16.91% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::total 8087 # Type of FU issued
|
||||
system.cpu.iq.ISSUE:fu_busy_cnt 141 # FU busy when requested
|
||||
system.cpu.iq.ISSUE:fu_busy_rate 0.017435 # FU busy rate (busy events/executed inst)
|
||||
system.cpu.iq.ISSUE:FU_type_0::total 8089 # Type of FU issued
|
||||
system.cpu.iq.ISSUE:fu_busy_cnt 153 # FU busy when requested
|
||||
system.cpu.iq.ISSUE:fu_busy_rate 0.018915 # FU busy rate (busy events/executed inst)
|
||||
system.cpu.iq.ISSUE:fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntAlu 11 7.80% 7.80% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntMult 0 0.00% 7.80% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntDiv 0 0.00% 7.80% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatAdd 0 0.00% 7.80% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCmp 0 0.00% 7.80% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCvt 0 0.00% 7.80% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatMult 0 0.00% 7.80% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatDiv 0 0.00% 7.80% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatSqrt 0 0.00% 7.80% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemRead 67 47.52% 55.32% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemWrite 63 44.68% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntAlu 11 7.19% 7.19% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntMult 0 0.00% 7.19% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntDiv 0 0.00% 7.19% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatAdd 0 0.00% 7.19% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCmp 0 0.00% 7.19% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCvt 0 0.00% 7.19% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatMult 0 0.00% 7.19% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatDiv 0 0.00% 7.19% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatSqrt 0 0.00% 7.19% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemRead 73 47.71% 54.90% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemWrite 69 45.10% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::samples 11446 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::mean 0.706535 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::stdev 1.384911 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::samples 11355 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::mean 0.712373 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::stdev 1.391316 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::0-1 8157 71.27% 71.27% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::1-2 1172 10.24% 81.50% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::2-3 822 7.18% 88.69% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::3-4 530 4.63% 93.32% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::4-5 377 3.29% 96.61% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::5-6 216 1.89% 98.50% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::6-7 120 1.05% 99.55% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::7-8 43 0.38% 99.92% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::8 9 0.08% 100.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::0-1 8066 71.03% 71.03% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::1-2 1182 10.41% 81.44% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::2-3 820 7.22% 88.67% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::3-4 507 4.46% 93.13% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::4-5 388 3.42% 96.55% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::5-6 218 1.92% 98.47% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::6-7 121 1.07% 99.53% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::7-8 46 0.41% 99.94% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::8 7 0.06% 100.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::min_value 0 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::max_value 8 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::total 11446 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:rate 0.338057 # Inst issue rate
|
||||
system.cpu.iq.iqInstsAdded 9564 # Number of instructions added to the IQ (excludes non-spec)
|
||||
system.cpu.iq.iqInstsIssued 8087 # Number of instructions issued
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::total 11355 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:rate 0.340877 # Inst issue rate
|
||||
system.cpu.iq.iqInstsAdded 9163 # Number of instructions added to the IQ (excludes non-spec)
|
||||
system.cpu.iq.iqInstsIssued 8089 # Number of instructions issued
|
||||
system.cpu.iq.iqNonSpecInstsAdded 22 # Number of non-speculative instructions added to the IQ
|
||||
system.cpu.iq.iqSquashedInstsExamined 3408 # Number of squashed instructions iterated over during squash; mainly for profiling
|
||||
system.cpu.iq.iqSquashedInstsIssued 7 # Number of squashed instructions issued
|
||||
system.cpu.iq.iqSquashedInstsExamined 2985 # Number of squashed instructions iterated over during squash; mainly for profiling
|
||||
system.cpu.iq.iqSquashedInstsIssued 14 # Number of squashed instructions issued
|
||||
system.cpu.iq.iqSquashedNonSpecRemoved 6 # Number of squashed non-spec instructions that were removed
|
||||
system.cpu.iq.iqSquashedOperandsExamined 3586 # Number of squashed operands that are examined and possibly removed from graph
|
||||
system.cpu.iq.iqSquashedOperandsExamined 2761 # Number of squashed operands that are examined and possibly removed from graph
|
||||
system.cpu.itb.accesses 0 # DTB accesses
|
||||
system.cpu.itb.hits 0 # DTB hits
|
||||
system.cpu.itb.misses 0 # DTB misses
|
||||
|
@ -328,28 +328,28 @@ system.cpu.itb.write_accesses 0 # DT
|
|||
system.cpu.itb.write_hits 0 # DTB write hits
|
||||
system.cpu.itb.write_misses 0 # DTB write misses
|
||||
system.cpu.l2cache.ReadExReq_accesses 48 # number of ReadExReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadExReq_avg_miss_latency 34697.916667 # average ReadExReq miss latency
|
||||
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31500 # average ReadExReq mshr miss latency
|
||||
system.cpu.l2cache.ReadExReq_miss_latency 1665500 # number of ReadExReq miss cycles
|
||||
system.cpu.l2cache.ReadExReq_avg_miss_latency 34927.083333 # average ReadExReq miss latency
|
||||
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31750 # average ReadExReq mshr miss latency
|
||||
system.cpu.l2cache.ReadExReq_miss_latency 1676500 # number of ReadExReq miss cycles
|
||||
system.cpu.l2cache.ReadExReq_miss_rate 1 # miss rate for ReadExReq accesses
|
||||
system.cpu.l2cache.ReadExReq_misses 48 # number of ReadExReq misses
|
||||
system.cpu.l2cache.ReadExReq_mshr_miss_latency 1512000 # number of ReadExReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadExReq_mshr_miss_latency 1524000 # number of ReadExReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadExReq_mshr_miss_rate 1 # mshr miss rate for ReadExReq accesses
|
||||
system.cpu.l2cache.ReadExReq_mshr_misses 48 # number of ReadExReq MSHR misses
|
||||
system.cpu.l2cache.ReadReq_accesses 386 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadReq_avg_miss_latency 34333.333333 # average ReadReq miss latency
|
||||
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31156.084656 # average ReadReq mshr miss latency
|
||||
system.cpu.l2cache.ReadReq_accesses 388 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadReq_avg_miss_latency 34327.631579 # average ReadReq miss latency
|
||||
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31150 # average ReadReq mshr miss latency
|
||||
system.cpu.l2cache.ReadReq_hits 8 # number of ReadReq hits
|
||||
system.cpu.l2cache.ReadReq_miss_latency 12978000 # number of ReadReq miss cycles
|
||||
system.cpu.l2cache.ReadReq_miss_rate 0.979275 # miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_misses 378 # number of ReadReq misses
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_latency 11777000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_rate 0.979275 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_mshr_misses 378 # number of ReadReq MSHR misses
|
||||
system.cpu.l2cache.ReadReq_miss_latency 13044500 # number of ReadReq miss cycles
|
||||
system.cpu.l2cache.ReadReq_miss_rate 0.979381 # miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_misses 380 # number of ReadReq misses
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_latency 11837000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_rate 0.979381 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_mshr_misses 380 # number of ReadReq MSHR misses
|
||||
system.cpu.l2cache.UpgradeReq_accesses 17 # number of UpgradeReq accesses(hits+misses)
|
||||
system.cpu.l2cache.UpgradeReq_avg_miss_latency 34235.294118 # average UpgradeReq miss latency
|
||||
system.cpu.l2cache.UpgradeReq_avg_miss_latency 34264.705882 # average UpgradeReq miss latency
|
||||
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 31176.470588 # average UpgradeReq mshr miss latency
|
||||
system.cpu.l2cache.UpgradeReq_miss_latency 582000 # number of UpgradeReq miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_miss_latency 582500 # number of UpgradeReq miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_miss_rate 1 # miss rate for UpgradeReq accesses
|
||||
system.cpu.l2cache.UpgradeReq_misses 17 # number of UpgradeReq misses
|
||||
system.cpu.l2cache.UpgradeReq_mshr_miss_latency 530000 # number of UpgradeReq MSHR miss cycles
|
||||
|
@ -357,69 +357,69 @@ system.cpu.l2cache.UpgradeReq_mshr_miss_rate 1
|
|||
system.cpu.l2cache.UpgradeReq_mshr_misses 17 # number of UpgradeReq MSHR misses
|
||||
system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
||||
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
|
||||
system.cpu.l2cache.avg_refs 0.022161 # Average number of references to valid blocks.
|
||||
system.cpu.l2cache.avg_refs 0.022039 # Average number of references to valid blocks.
|
||||
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.l2cache.demand_accesses 434 # number of demand (read+write) accesses
|
||||
system.cpu.l2cache.demand_avg_miss_latency 34374.413146 # average overall miss latency
|
||||
system.cpu.l2cache.demand_avg_mshr_miss_latency 31194.835681 # average overall mshr miss latency
|
||||
system.cpu.l2cache.demand_accesses 436 # number of demand (read+write) accesses
|
||||
system.cpu.l2cache.demand_avg_miss_latency 34394.859813 # average overall miss latency
|
||||
system.cpu.l2cache.demand_avg_mshr_miss_latency 31217.289720 # average overall mshr miss latency
|
||||
system.cpu.l2cache.demand_hits 8 # number of demand (read+write) hits
|
||||
system.cpu.l2cache.demand_miss_latency 14643500 # number of demand (read+write) miss cycles
|
||||
system.cpu.l2cache.demand_miss_rate 0.981567 # miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_misses 426 # number of demand (read+write) misses
|
||||
system.cpu.l2cache.demand_miss_latency 14721000 # number of demand (read+write) miss cycles
|
||||
system.cpu.l2cache.demand_miss_rate 0.981651 # miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_misses 428 # number of demand (read+write) misses
|
||||
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
|
||||
system.cpu.l2cache.demand_mshr_miss_latency 13289000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.l2cache.demand_mshr_miss_rate 0.981567 # mshr miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_mshr_misses 426 # number of demand (read+write) MSHR misses
|
||||
system.cpu.l2cache.demand_mshr_miss_latency 13361000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.l2cache.demand_mshr_miss_rate 0.981651 # mshr miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_mshr_misses 428 # number of demand (read+write) MSHR misses
|
||||
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.l2cache.occ_%::0 0.005513 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_blocks::0 180.652204 # Average occupied blocks per context
|
||||
system.cpu.l2cache.overall_accesses 434 # number of overall (read+write) accesses
|
||||
system.cpu.l2cache.overall_avg_miss_latency 34374.413146 # average overall miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_miss_latency 31194.835681 # average overall mshr miss latency
|
||||
system.cpu.l2cache.occ_%::0 0.005582 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_blocks::0 182.925254 # Average occupied blocks per context
|
||||
system.cpu.l2cache.overall_accesses 436 # number of overall (read+write) accesses
|
||||
system.cpu.l2cache.overall_avg_miss_latency 34394.859813 # average overall miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_miss_latency 31217.289720 # average overall mshr miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.l2cache.overall_hits 8 # number of overall hits
|
||||
system.cpu.l2cache.overall_miss_latency 14643500 # number of overall miss cycles
|
||||
system.cpu.l2cache.overall_miss_rate 0.981567 # miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_misses 426 # number of overall misses
|
||||
system.cpu.l2cache.overall_miss_latency 14721000 # number of overall miss cycles
|
||||
system.cpu.l2cache.overall_miss_rate 0.981651 # miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_misses 428 # number of overall misses
|
||||
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
|
||||
system.cpu.l2cache.overall_mshr_miss_latency 13289000 # number of overall MSHR miss cycles
|
||||
system.cpu.l2cache.overall_mshr_miss_rate 0.981567 # mshr miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_mshr_misses 426 # number of overall MSHR misses
|
||||
system.cpu.l2cache.overall_mshr_miss_latency 13361000 # number of overall MSHR miss cycles
|
||||
system.cpu.l2cache.overall_mshr_miss_rate 0.981651 # mshr miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_mshr_misses 428 # number of overall MSHR misses
|
||||
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
||||
system.cpu.l2cache.replacements 0 # number of replacements
|
||||
system.cpu.l2cache.sampled_refs 361 # Sample count of references to valid blocks.
|
||||
system.cpu.l2cache.sampled_refs 363 # Sample count of references to valid blocks.
|
||||
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.l2cache.tagsinuse 180.652204 # Cycle average of tags in use
|
||||
system.cpu.l2cache.tagsinuse 182.925254 # Cycle average of tags in use
|
||||
system.cpu.l2cache.total_refs 8 # Total number of references to valid blocks.
|
||||
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.l2cache.writebacks 0 # number of writebacks
|
||||
system.cpu.memDep0.conflictingLoads 67 # Number of conflicting loads.
|
||||
system.cpu.memDep0.conflictingStores 29 # Number of conflicting stores.
|
||||
system.cpu.memDep0.insertedLoads 1815 # Number of loads inserted to the mem dependence unit.
|
||||
system.cpu.memDep0.insertedStores 1394 # Number of stores inserted to the mem dependence unit.
|
||||
system.cpu.numCycles 23922 # number of cpu cycles simulated
|
||||
system.cpu.rename.RENAME:BlockCycles 356 # Number of cycles rename is blocking
|
||||
system.cpu.memDep0.insertedLoads 1681 # Number of loads inserted to the mem dependence unit.
|
||||
system.cpu.memDep0.insertedStores 1450 # Number of stores inserted to the mem dependence unit.
|
||||
system.cpu.numCycles 23730 # number of cpu cycles simulated
|
||||
system.cpu.rename.RENAME:BlockCycles 323 # Number of cycles rename is blocking
|
||||
system.cpu.rename.RENAME:CommittedMaps 5007 # Number of HB maps that are committed
|
||||
system.cpu.rename.RENAME:IQFullEvents 7 # Number of times rename has blocked due to IQ full
|
||||
system.cpu.rename.RENAME:IdleCycles 7745 # Number of cycles rename is idle
|
||||
system.cpu.rename.RENAME:LSQFullEvents 222 # Number of times rename has blocked due to LSQ full
|
||||
system.cpu.rename.RENAME:RenameLookups 17199 # Number of register rename lookups that rename has made
|
||||
system.cpu.rename.RENAME:RenamedInsts 10376 # Number of instructions processed by rename
|
||||
system.cpu.rename.RENAME:RenamedOperands 9321 # Number of destination operands rename has renamed
|
||||
system.cpu.rename.RENAME:RunCycles 1877 # Number of cycles rename is running
|
||||
system.cpu.rename.RENAME:SquashCycles 615 # Number of cycles rename is squashing
|
||||
system.cpu.rename.RENAME:UnblockCycles 273 # Number of cycles rename is unblocking
|
||||
system.cpu.rename.RENAME:UndoneMaps 4314 # Number of HB maps that are undone due to squashing
|
||||
system.cpu.rename.RENAME:serializeStallCycles 580 # count of cycles rename stalled for serializing inst
|
||||
system.cpu.rename.RENAME:IdleCycles 7801 # Number of cycles rename is idle
|
||||
system.cpu.rename.RENAME:LSQFullEvents 213 # Number of times rename has blocked due to LSQ full
|
||||
system.cpu.rename.RENAME:RenameLookups 16232 # Number of register rename lookups that rename has made
|
||||
system.cpu.rename.RENAME:RenamedInsts 9925 # Number of instructions processed by rename
|
||||
system.cpu.rename.RENAME:RenamedOperands 8708 # Number of destination operands rename has renamed
|
||||
system.cpu.rename.RENAME:RunCycles 1823 # Number of cycles rename is running
|
||||
system.cpu.rename.RENAME:SquashCycles 570 # Number of cycles rename is squashing
|
||||
system.cpu.rename.RENAME:UnblockCycles 263 # Number of cycles rename is unblocking
|
||||
system.cpu.rename.RENAME:UndoneMaps 3701 # Number of HB maps that are undone due to squashing
|
||||
system.cpu.rename.RENAME:serializeStallCycles 575 # count of cycles rename stalled for serializing inst
|
||||
system.cpu.rename.RENAME:serializingInsts 22 # count of serializing insts renamed
|
||||
system.cpu.rename.RENAME:skidInsts 571 # count of insts added to the skid buffer
|
||||
system.cpu.rename.RENAME:skidInsts 494 # count of insts added to the skid buffer
|
||||
system.cpu.rename.RENAME:tempSerializingInsts 22 # count of temporary serializing insts renamed
|
||||
system.cpu.timesIdled 231 # Number of times that the entire CPU went into an idle state and unscheduled itself
|
||||
system.cpu.workload.PROG:num_syscalls 9 # Number of system calls
|
||||
|
|
|
@ -358,7 +358,7 @@ egid=100
|
|||
env=
|
||||
errout=cerr
|
||||
euid=100
|
||||
executable=/proj/aatl_perfmod_arch/m5_system_files/regression/test-progs/hello/bin/alpha/linux/hello
|
||||
executable=/dist/m5/regression/test-progs/hello/bin/alpha/linux/hello
|
||||
gid=100
|
||||
input=cin
|
||||
max_stack_size=67108864
|
||||
|
@ -377,7 +377,7 @@ egid=100
|
|||
env=
|
||||
errout=cerr
|
||||
euid=100
|
||||
executable=/proj/aatl_perfmod_arch/m5_system_files/regression/test-progs/hello/bin/alpha/linux/hello
|
||||
executable=/dist/m5/regression/test-progs/hello/bin/alpha/linux/hello
|
||||
gid=100
|
||||
input=cin
|
||||
max_stack_size=67108864
|
||||
|
|
|
@ -5,10 +5,10 @@ The Regents of The University of Michigan
|
|||
All Rights Reserved
|
||||
|
||||
|
||||
M5 compiled Feb 24 2010 23:12:40
|
||||
M5 revision 1a33ca29ec29 6980 default share-aware-test-update.patch tip qtip
|
||||
M5 started Feb 25 2010 02:20:32
|
||||
M5 executing on SC2B0619
|
||||
M5 compiled May 12 2010 01:43:39
|
||||
M5 revision 3f044cf767ee 7080 default qtip bp_regress.patch tip
|
||||
M5 started May 12 2010 01:54:47
|
||||
M5 executing on zizzer
|
||||
command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/01.hello-2T-smt/alpha/linux/o3-timing -re tests/run.py build/ALPHA_SE/tests/fast/quick/01.hello-2T-smt/alpha/linux/o3-timing
|
||||
Global frequency set at 1000000000000 ticks per second
|
||||
info: Entering event queue @ 0. Starting simulation...
|
||||
|
@ -16,4 +16,4 @@ info: Increasing stack size by one page.
|
|||
info: Increasing stack size by one page.
|
||||
Hello world!
|
||||
Hello world!
|
||||
Exiting @ tick 14251500 because target called exit()
|
||||
Exiting @ tick 14406500 because target called exit()
|
||||
|
|
File diff suppressed because it is too large
Load diff
|
@ -358,7 +358,7 @@ egid=100
|
|||
env=
|
||||
errout=cerr
|
||||
euid=100
|
||||
executable=/proj/aatl_perfmod_arch/m5_system_files/regression/test-progs/insttest/bin/sparc/linux/insttest
|
||||
executable=/dist/m5/regression/test-progs/insttest/bin/sparc/linux/insttest
|
||||
gid=100
|
||||
input=cin
|
||||
max_stack_size=67108864
|
||||
|
|
|
@ -5,10 +5,10 @@ The Regents of The University of Michigan
|
|||
All Rights Reserved
|
||||
|
||||
|
||||
M5 compiled Feb 25 2010 03:11:27
|
||||
M5 revision 1a33ca29ec29 6980 default share-aware-test-update.patch tip qtip
|
||||
M5 started Feb 25 2010 03:38:00
|
||||
M5 executing on SC2B0619
|
||||
M5 compiled May 12 2010 02:45:56
|
||||
M5 revision 3f044cf767ee 7080 default qtip bp_regress.patch tip
|
||||
M5 started May 12 2010 02:47:29
|
||||
M5 executing on zizzer
|
||||
command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/quick/02.insttest/sparc/linux/o3-timing -re tests/run.py build/SPARC_SE/tests/fast/quick/02.insttest/sparc/linux/o3-timing
|
||||
Global frequency set at 1000000000000 ticks per second
|
||||
info: Entering event queue @ 0. Starting simulation...
|
||||
|
@ -23,4 +23,4 @@ LDTX: Passed
|
|||
LDTW: Passed
|
||||
STTW: Passed
|
||||
Done
|
||||
Exiting @ tick 27756500 because target called exit()
|
||||
Exiting @ tick 27640500 because target called exit()
|
||||
|
|
|
@ -1,336 +1,336 @@
|
|||
|
||||
---------- Begin Simulation Statistics ----------
|
||||
host_inst_rate 72869 # Simulator instruction rate (inst/s)
|
||||
host_mem_usage 190800 # Number of bytes of host memory used
|
||||
host_seconds 0.20 # Real time elapsed on the host
|
||||
host_tick_rate 139786869 # Simulator tick rate (ticks/s)
|
||||
host_inst_rate 58626 # Simulator instruction rate (inst/s)
|
||||
host_mem_usage 204232 # Number of bytes of host memory used
|
||||
host_seconds 0.25 # Real time elapsed on the host
|
||||
host_tick_rate 112030496 # Simulator tick rate (ticks/s)
|
||||
sim_freq 1000000000000 # Frequency of simulated ticks
|
||||
sim_insts 14449 # Number of instructions simulated
|
||||
sim_seconds 0.000028 # Number of seconds simulated
|
||||
sim_ticks 27756500 # Number of ticks simulated
|
||||
sim_ticks 27640500 # Number of ticks simulated
|
||||
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
|
||||
system.cpu.BPredUnit.BTBHits 4398 # Number of BTB hits
|
||||
system.cpu.BPredUnit.BTBLookups 9844 # Number of BTB lookups
|
||||
system.cpu.BPredUnit.BTBHits 4205 # Number of BTB hits
|
||||
system.cpu.BPredUnit.BTBLookups 9185 # Number of BTB lookups
|
||||
system.cpu.BPredUnit.RASInCorrect 0 # Number of incorrect RAS predictions.
|
||||
system.cpu.BPredUnit.condIncorrect 2923 # Number of conditional branches incorrect
|
||||
system.cpu.BPredUnit.condPredicted 11413 # Number of conditional branches predicted
|
||||
system.cpu.BPredUnit.lookups 11413 # Number of BP lookups
|
||||
system.cpu.BPredUnit.condIncorrect 2913 # Number of conditional branches incorrect
|
||||
system.cpu.BPredUnit.condPredicted 11479 # Number of conditional branches predicted
|
||||
system.cpu.BPredUnit.lookups 11479 # Number of BP lookups
|
||||
system.cpu.BPredUnit.usedRAS 0 # Number of times the RAS was used to get a target.
|
||||
system.cpu.commit.COM:branches 3359 # Number of branches committed
|
||||
system.cpu.commit.COM:bw_lim_events 103 # number cycles where commit BW limit reached
|
||||
system.cpu.commit.COM:bw_lim_events 114 # number cycles where commit BW limit reached
|
||||
system.cpu.commit.COM:bw_limited 0 # number of insts not committed due to BW limits
|
||||
system.cpu.commit.COM:committed_per_cycle::samples 42766 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::mean 0.354838 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::stdev 0.957636 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::samples 42520 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::mean 0.356891 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::stdev 0.964493 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::0-1 34594 80.89% 80.89% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::1-2 4804 11.23% 92.12% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::2-3 1741 4.07% 96.20% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::3-4 720 1.68% 97.88% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::4-5 413 0.97% 98.84% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::5-6 144 0.34% 99.18% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::6-7 196 0.46% 99.64% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::7-8 51 0.12% 99.76% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::8 103 0.24% 100.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::0-1 34367 80.83% 80.83% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::1-2 4806 11.30% 92.13% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::2-3 1719 4.04% 96.17% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::3-4 713 1.68% 97.85% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::4-5 414 0.97% 98.82% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::5-6 146 0.34% 99.17% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::6-7 193 0.45% 99.62% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::7-8 48 0.11% 99.73% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::8 114 0.27% 100.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::min_value 0 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::max_value 8 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::total 42766 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:committed_per_cycle::total 42520 # Number of insts commited each cycle
|
||||
system.cpu.commit.COM:count 15175 # Number of instructions committed
|
||||
system.cpu.commit.COM:loads 2226 # Number of loads committed
|
||||
system.cpu.commit.COM:membars 0 # Number of memory barriers committed
|
||||
system.cpu.commit.COM:refs 3674 # Number of memory references committed
|
||||
system.cpu.commit.COM:swp_count 0 # Number of s/w prefetches committed
|
||||
system.cpu.commit.branchMispredicts 2923 # The number of times a branch was mispredicted
|
||||
system.cpu.commit.branchMispredicts 2913 # The number of times a branch was mispredicted
|
||||
system.cpu.commit.commitCommittedInsts 15175 # The number of committed instructions
|
||||
system.cpu.commit.commitNonSpecStalls 475 # The number of times commit has been forced to stall to communicate backwards
|
||||
system.cpu.commit.commitSquashedInsts 19906 # The number of squashed insts skipped by commit
|
||||
system.cpu.commit.commitSquashedInsts 19910 # The number of squashed insts skipped by commit
|
||||
system.cpu.committedInsts 14449 # Number of Instructions Simulated
|
||||
system.cpu.committedInsts_total 14449 # Number of Instructions Simulated
|
||||
system.cpu.cpi 3.842065 # CPI: Cycles Per Instruction
|
||||
system.cpu.cpi_total 3.842065 # CPI: Total CPI of All Threads
|
||||
system.cpu.dcache.ReadReq_accesses 3844 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.dcache.ReadReq_avg_miss_latency 35152.173913 # average ReadReq miss latency
|
||||
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 35569.230769 # average ReadReq mshr miss latency
|
||||
system.cpu.dcache.ReadReq_hits 3729 # number of ReadReq hits
|
||||
system.cpu.dcache.ReadReq_miss_latency 4042500 # number of ReadReq miss cycles
|
||||
system.cpu.dcache.ReadReq_miss_rate 0.029917 # miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_misses 115 # number of ReadReq misses
|
||||
system.cpu.dcache.ReadReq_mshr_hits 50 # number of ReadReq MSHR hits
|
||||
system.cpu.dcache.ReadReq_mshr_miss_latency 2312000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.dcache.ReadReq_mshr_miss_rate 0.016909 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.cpi 3.826009 # CPI: Cycles Per Instruction
|
||||
system.cpu.cpi_total 3.826009 # CPI: Total CPI of All Threads
|
||||
system.cpu.dcache.ReadReq_accesses 3842 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.dcache.ReadReq_avg_miss_latency 35228.070175 # average ReadReq miss latency
|
||||
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 35561.538462 # average ReadReq mshr miss latency
|
||||
system.cpu.dcache.ReadReq_hits 3728 # number of ReadReq hits
|
||||
system.cpu.dcache.ReadReq_miss_latency 4016000 # number of ReadReq miss cycles
|
||||
system.cpu.dcache.ReadReq_miss_rate 0.029672 # miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_misses 114 # number of ReadReq misses
|
||||
system.cpu.dcache.ReadReq_mshr_hits 49 # number of ReadReq MSHR hits
|
||||
system.cpu.dcache.ReadReq_mshr_miss_latency 2311500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.dcache.ReadReq_mshr_miss_rate 0.016918 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.dcache.ReadReq_mshr_misses 65 # number of ReadReq MSHR misses
|
||||
system.cpu.dcache.SwapReq_accesses 6 # number of SwapReq accesses(hits+misses)
|
||||
system.cpu.dcache.SwapReq_hits 6 # number of SwapReq hits
|
||||
system.cpu.dcache.WriteReq_accesses 1442 # number of WriteReq accesses(hits+misses)
|
||||
system.cpu.dcache.WriteReq_avg_miss_latency 31253.950339 # average WriteReq miss latency
|
||||
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 35632.352941 # average WriteReq mshr miss latency
|
||||
system.cpu.dcache.WriteReq_avg_miss_latency 31248.306998 # average WriteReq miss latency
|
||||
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 35612.745098 # average WriteReq mshr miss latency
|
||||
system.cpu.dcache.WriteReq_hits 999 # number of WriteReq hits
|
||||
system.cpu.dcache.WriteReq_miss_latency 13845500 # number of WriteReq miss cycles
|
||||
system.cpu.dcache.WriteReq_miss_latency 13843000 # number of WriteReq miss cycles
|
||||
system.cpu.dcache.WriteReq_miss_rate 0.307212 # miss rate for WriteReq accesses
|
||||
system.cpu.dcache.WriteReq_misses 443 # number of WriteReq misses
|
||||
system.cpu.dcache.WriteReq_mshr_hits 341 # number of WriteReq MSHR hits
|
||||
system.cpu.dcache.WriteReq_mshr_miss_latency 3634500 # number of WriteReq MSHR miss cycles
|
||||
system.cpu.dcache.WriteReq_mshr_miss_latency 3632500 # number of WriteReq MSHR miss cycles
|
||||
system.cpu.dcache.WriteReq_mshr_miss_rate 0.070735 # mshr miss rate for WriteReq accesses
|
||||
system.cpu.dcache.WriteReq_mshr_misses 102 # number of WriteReq MSHR misses
|
||||
system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
||||
system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
|
||||
system.cpu.dcache.avg_refs 32.229730 # Average number of references to valid blocks.
|
||||
system.cpu.dcache.avg_refs 32.222973 # Average number of references to valid blocks.
|
||||
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.dcache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.dcache.demand_accesses 5286 # number of demand (read+write) accesses
|
||||
system.cpu.dcache.demand_avg_miss_latency 32057.347670 # average overall miss latency
|
||||
system.cpu.dcache.demand_avg_mshr_miss_latency 35607.784431 # average overall mshr miss latency
|
||||
system.cpu.dcache.demand_hits 4728 # number of demand (read+write) hits
|
||||
system.cpu.dcache.demand_miss_latency 17888000 # number of demand (read+write) miss cycles
|
||||
system.cpu.dcache.demand_miss_rate 0.105562 # miss rate for demand accesses
|
||||
system.cpu.dcache.demand_misses 558 # number of demand (read+write) misses
|
||||
system.cpu.dcache.demand_mshr_hits 391 # number of demand (read+write) MSHR hits
|
||||
system.cpu.dcache.demand_mshr_miss_latency 5946500 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.dcache.demand_mshr_miss_rate 0.031593 # mshr miss rate for demand accesses
|
||||
system.cpu.dcache.demand_accesses 5284 # number of demand (read+write) accesses
|
||||
system.cpu.dcache.demand_avg_miss_latency 32062.836625 # average overall miss latency
|
||||
system.cpu.dcache.demand_avg_mshr_miss_latency 35592.814371 # average overall mshr miss latency
|
||||
system.cpu.dcache.demand_hits 4727 # number of demand (read+write) hits
|
||||
system.cpu.dcache.demand_miss_latency 17859000 # number of demand (read+write) miss cycles
|
||||
system.cpu.dcache.demand_miss_rate 0.105413 # miss rate for demand accesses
|
||||
system.cpu.dcache.demand_misses 557 # number of demand (read+write) misses
|
||||
system.cpu.dcache.demand_mshr_hits 390 # number of demand (read+write) MSHR hits
|
||||
system.cpu.dcache.demand_mshr_miss_latency 5944000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.dcache.demand_mshr_miss_rate 0.031605 # mshr miss rate for demand accesses
|
||||
system.cpu.dcache.demand_mshr_misses 167 # number of demand (read+write) MSHR misses
|
||||
system.cpu.dcache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.dcache.occ_%::0 0.026530 # Average percentage of cache occupancy
|
||||
system.cpu.dcache.occ_blocks::0 108.665251 # Average occupied blocks per context
|
||||
system.cpu.dcache.overall_accesses 5286 # number of overall (read+write) accesses
|
||||
system.cpu.dcache.overall_avg_miss_latency 32057.347670 # average overall miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_miss_latency 35607.784431 # average overall mshr miss latency
|
||||
system.cpu.dcache.occ_%::0 0.026503 # Average percentage of cache occupancy
|
||||
system.cpu.dcache.occ_blocks::0 108.555093 # Average occupied blocks per context
|
||||
system.cpu.dcache.overall_accesses 5284 # number of overall (read+write) accesses
|
||||
system.cpu.dcache.overall_avg_miss_latency 32062.836625 # average overall miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_miss_latency 35592.814371 # average overall mshr miss latency
|
||||
system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.dcache.overall_hits 4728 # number of overall hits
|
||||
system.cpu.dcache.overall_miss_latency 17888000 # number of overall miss cycles
|
||||
system.cpu.dcache.overall_miss_rate 0.105562 # miss rate for overall accesses
|
||||
system.cpu.dcache.overall_misses 558 # number of overall misses
|
||||
system.cpu.dcache.overall_mshr_hits 391 # number of overall MSHR hits
|
||||
system.cpu.dcache.overall_mshr_miss_latency 5946500 # number of overall MSHR miss cycles
|
||||
system.cpu.dcache.overall_mshr_miss_rate 0.031593 # mshr miss rate for overall accesses
|
||||
system.cpu.dcache.overall_hits 4727 # number of overall hits
|
||||
system.cpu.dcache.overall_miss_latency 17859000 # number of overall miss cycles
|
||||
system.cpu.dcache.overall_miss_rate 0.105413 # miss rate for overall accesses
|
||||
system.cpu.dcache.overall_misses 557 # number of overall misses
|
||||
system.cpu.dcache.overall_mshr_hits 390 # number of overall MSHR hits
|
||||
system.cpu.dcache.overall_mshr_miss_latency 5944000 # number of overall MSHR miss cycles
|
||||
system.cpu.dcache.overall_mshr_miss_rate 0.031605 # mshr miss rate for overall accesses
|
||||
system.cpu.dcache.overall_mshr_misses 167 # number of overall MSHR misses
|
||||
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
||||
system.cpu.dcache.replacements 0 # number of replacements
|
||||
system.cpu.dcache.sampled_refs 148 # Sample count of references to valid blocks.
|
||||
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.dcache.tagsinuse 108.665251 # Cycle average of tags in use
|
||||
system.cpu.dcache.total_refs 4770 # Total number of references to valid blocks.
|
||||
system.cpu.dcache.tagsinuse 108.555093 # Cycle average of tags in use
|
||||
system.cpu.dcache.total_refs 4769 # Total number of references to valid blocks.
|
||||
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.dcache.writebacks 0 # number of writebacks
|
||||
system.cpu.decode.DECODE:BlockedCycles 7143 # Number of cycles decode is blocked
|
||||
system.cpu.decode.DECODE:DecodedInsts 51830 # Number of instructions handled by decode
|
||||
system.cpu.decode.DECODE:IdleCycles 20508 # Number of cycles decode is idle
|
||||
system.cpu.decode.DECODE:RunCycles 14980 # Number of cycles decode is running
|
||||
system.cpu.decode.DECODE:SquashCycles 4324 # Number of cycles decode is squashing
|
||||
system.cpu.decode.DECODE:UnblockCycles 135 # Number of cycles decode is unblocking
|
||||
system.cpu.fetch.Branches 11413 # Number of branches that fetch encountered
|
||||
system.cpu.fetch.CacheLines 7356 # Number of cache lines fetched
|
||||
system.cpu.fetch.Cycles 24020 # Number of cycles fetch has run and was not squashing or blocked
|
||||
system.cpu.fetch.IcacheSquashes 845 # Number of outstanding Icache misses that were squashed
|
||||
system.cpu.fetch.Insts 58247 # Number of instructions fetch has processed
|
||||
system.cpu.fetch.SquashCycles 3018 # Number of cycles fetch has spent squashing
|
||||
system.cpu.fetch.branchRate 0.205588 # Number of branch fetches per cycle
|
||||
system.cpu.fetch.icacheStallCycles 7356 # Number of cycles fetch is stalled on an Icache miss
|
||||
system.cpu.fetch.predictedBranches 4398 # Number of branches that fetch has predicted taken
|
||||
system.cpu.fetch.rate 1.049231 # Number of inst fetches per cycle
|
||||
system.cpu.fetch.rateDist::samples 47090 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::mean 1.236929 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::stdev 2.372442 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.decode.DECODE:BlockedCycles 7141 # Number of cycles decode is blocked
|
||||
system.cpu.decode.DECODE:DecodedInsts 51862 # Number of instructions handled by decode
|
||||
system.cpu.decode.DECODE:IdleCycles 20451 # Number of cycles decode is idle
|
||||
system.cpu.decode.DECODE:RunCycles 14795 # Number of cycles decode is running
|
||||
system.cpu.decode.DECODE:SquashCycles 4325 # Number of cycles decode is squashing
|
||||
system.cpu.decode.DECODE:UnblockCycles 133 # Number of cycles decode is unblocking
|
||||
system.cpu.fetch.Branches 11479 # Number of branches that fetch encountered
|
||||
system.cpu.fetch.CacheLines 7330 # Number of cache lines fetched
|
||||
system.cpu.fetch.Cycles 23798 # Number of cycles fetch has run and was not squashing or blocked
|
||||
system.cpu.fetch.IcacheSquashes 830 # Number of outstanding Icache misses that were squashed
|
||||
system.cpu.fetch.Insts 58419 # Number of instructions fetch has processed
|
||||
system.cpu.fetch.SquashCycles 3008 # Number of cycles fetch has spent squashing
|
||||
system.cpu.fetch.branchRate 0.207644 # Number of branch fetches per cycle
|
||||
system.cpu.fetch.icacheStallCycles 7330 # Number of cycles fetch is stalled on an Icache miss
|
||||
system.cpu.fetch.predictedBranches 4205 # Number of branches that fetch has predicted taken
|
||||
system.cpu.fetch.rate 1.056745 # Number of inst fetches per cycle
|
||||
system.cpu.fetch.rateDist::samples 46845 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::mean 1.247070 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::stdev 2.396969 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::0-1 30448 64.66% 64.66% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::1-2 7532 15.99% 80.65% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::2-3 1217 2.58% 83.24% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::3-4 1059 2.25% 85.49% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::4-5 1060 2.25% 87.74% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::5-6 1193 2.53% 90.27% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::6-7 711 1.51% 91.78% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::7-8 327 0.69% 92.48% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::8 3543 7.52% 100.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::0-1 30399 64.89% 64.89% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::1-2 7442 15.89% 80.78% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::2-3 1110 2.37% 83.15% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::3-4 985 2.10% 85.25% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::4-5 1044 2.23% 87.48% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::5-6 1211 2.59% 90.07% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::6-7 663 1.42% 91.48% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::7-8 335 0.72% 92.20% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::8 3656 7.80% 100.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.fetch.rateDist::total 47090 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.icache.ReadReq_accesses 7356 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.icache.ReadReq_avg_miss_latency 33620.560748 # average ReadReq miss latency
|
||||
system.cpu.icache.ReadReq_avg_mshr_miss_latency 34869.080780 # average ReadReq mshr miss latency
|
||||
system.cpu.icache.ReadReq_hits 6821 # number of ReadReq hits
|
||||
system.cpu.icache.ReadReq_miss_latency 17987000 # number of ReadReq miss cycles
|
||||
system.cpu.icache.ReadReq_miss_rate 0.072730 # miss rate for ReadReq accesses
|
||||
system.cpu.fetch.rateDist::total 46845 # Number of instructions fetched each cycle (Total)
|
||||
system.cpu.icache.ReadReq_accesses 7330 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.icache.ReadReq_avg_miss_latency 33618.691589 # average ReadReq miss latency
|
||||
system.cpu.icache.ReadReq_avg_mshr_miss_latency 34870.473538 # average ReadReq mshr miss latency
|
||||
system.cpu.icache.ReadReq_hits 6795 # number of ReadReq hits
|
||||
system.cpu.icache.ReadReq_miss_latency 17986000 # number of ReadReq miss cycles
|
||||
system.cpu.icache.ReadReq_miss_rate 0.072988 # miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_misses 535 # number of ReadReq misses
|
||||
system.cpu.icache.ReadReq_mshr_hits 176 # number of ReadReq MSHR hits
|
||||
system.cpu.icache.ReadReq_mshr_miss_latency 12518000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.icache.ReadReq_mshr_miss_rate 0.048804 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_mshr_miss_latency 12518500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.icache.ReadReq_mshr_miss_rate 0.048977 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.icache.ReadReq_mshr_misses 359 # number of ReadReq MSHR misses
|
||||
system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
|
||||
system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
|
||||
system.cpu.icache.avg_refs 19.053073 # Average number of references to valid blocks.
|
||||
system.cpu.icache.avg_refs 18.980447 # Average number of references to valid blocks.
|
||||
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
|
||||
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.icache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.icache.demand_accesses 7356 # number of demand (read+write) accesses
|
||||
system.cpu.icache.demand_avg_miss_latency 33620.560748 # average overall miss latency
|
||||
system.cpu.icache.demand_avg_mshr_miss_latency 34869.080780 # average overall mshr miss latency
|
||||
system.cpu.icache.demand_hits 6821 # number of demand (read+write) hits
|
||||
system.cpu.icache.demand_miss_latency 17987000 # number of demand (read+write) miss cycles
|
||||
system.cpu.icache.demand_miss_rate 0.072730 # miss rate for demand accesses
|
||||
system.cpu.icache.demand_accesses 7330 # number of demand (read+write) accesses
|
||||
system.cpu.icache.demand_avg_miss_latency 33618.691589 # average overall miss latency
|
||||
system.cpu.icache.demand_avg_mshr_miss_latency 34870.473538 # average overall mshr miss latency
|
||||
system.cpu.icache.demand_hits 6795 # number of demand (read+write) hits
|
||||
system.cpu.icache.demand_miss_latency 17986000 # number of demand (read+write) miss cycles
|
||||
system.cpu.icache.demand_miss_rate 0.072988 # miss rate for demand accesses
|
||||
system.cpu.icache.demand_misses 535 # number of demand (read+write) misses
|
||||
system.cpu.icache.demand_mshr_hits 176 # number of demand (read+write) MSHR hits
|
||||
system.cpu.icache.demand_mshr_miss_latency 12518000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.icache.demand_mshr_miss_rate 0.048804 # mshr miss rate for demand accesses
|
||||
system.cpu.icache.demand_mshr_miss_latency 12518500 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.icache.demand_mshr_miss_rate 0.048977 # mshr miss rate for demand accesses
|
||||
system.cpu.icache.demand_mshr_misses 359 # number of demand (read+write) MSHR misses
|
||||
system.cpu.icache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.icache.occ_%::0 0.110760 # Average percentage of cache occupancy
|
||||
system.cpu.icache.occ_blocks::0 226.836007 # Average occupied blocks per context
|
||||
system.cpu.icache.overall_accesses 7356 # number of overall (read+write) accesses
|
||||
system.cpu.icache.overall_avg_miss_latency 33620.560748 # average overall miss latency
|
||||
system.cpu.icache.overall_avg_mshr_miss_latency 34869.080780 # average overall mshr miss latency
|
||||
system.cpu.icache.occ_%::0 0.110625 # Average percentage of cache occupancy
|
||||
system.cpu.icache.occ_blocks::0 226.560324 # Average occupied blocks per context
|
||||
system.cpu.icache.overall_accesses 7330 # number of overall (read+write) accesses
|
||||
system.cpu.icache.overall_avg_miss_latency 33618.691589 # average overall miss latency
|
||||
system.cpu.icache.overall_avg_mshr_miss_latency 34870.473538 # average overall mshr miss latency
|
||||
system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.icache.overall_hits 6821 # number of overall hits
|
||||
system.cpu.icache.overall_miss_latency 17987000 # number of overall miss cycles
|
||||
system.cpu.icache.overall_miss_rate 0.072730 # miss rate for overall accesses
|
||||
system.cpu.icache.overall_hits 6795 # number of overall hits
|
||||
system.cpu.icache.overall_miss_latency 17986000 # number of overall miss cycles
|
||||
system.cpu.icache.overall_miss_rate 0.072988 # miss rate for overall accesses
|
||||
system.cpu.icache.overall_misses 535 # number of overall misses
|
||||
system.cpu.icache.overall_mshr_hits 176 # number of overall MSHR hits
|
||||
system.cpu.icache.overall_mshr_miss_latency 12518000 # number of overall MSHR miss cycles
|
||||
system.cpu.icache.overall_mshr_miss_rate 0.048804 # mshr miss rate for overall accesses
|
||||
system.cpu.icache.overall_mshr_miss_latency 12518500 # number of overall MSHR miss cycles
|
||||
system.cpu.icache.overall_mshr_miss_rate 0.048977 # mshr miss rate for overall accesses
|
||||
system.cpu.icache.overall_mshr_misses 359 # number of overall MSHR misses
|
||||
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
|
||||
system.cpu.icache.replacements 1 # number of replacements
|
||||
system.cpu.icache.sampled_refs 358 # Sample count of references to valid blocks.
|
||||
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.icache.tagsinuse 226.836007 # Cycle average of tags in use
|
||||
system.cpu.icache.total_refs 6821 # Total number of references to valid blocks.
|
||||
system.cpu.icache.tagsinuse 226.560324 # Cycle average of tags in use
|
||||
system.cpu.icache.total_refs 6795 # Total number of references to valid blocks.
|
||||
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.icache.writebacks 0 # number of writebacks
|
||||
system.cpu.idleCycles 8424 # Total number of cycles that the CPU has spent unscheduled due to idling
|
||||
system.cpu.iew.EXEC:branches 4842 # Number of branches executed
|
||||
system.cpu.iew.EXEC:nop 2091 # number of nop insts executed
|
||||
system.cpu.iew.EXEC:rate 0.447815 # Inst execution rate
|
||||
system.cpu.iew.EXEC:refs 6412 # number of memory reference insts executed
|
||||
system.cpu.iew.EXEC:stores 2454 # Number of stores executed
|
||||
system.cpu.idleCycles 8437 # Total number of cycles that the CPU has spent unscheduled due to idling
|
||||
system.cpu.iew.EXEC:branches 4838 # Number of branches executed
|
||||
system.cpu.iew.EXEC:nop 2088 # number of nop insts executed
|
||||
system.cpu.iew.EXEC:rate 0.449477 # Inst execution rate
|
||||
system.cpu.iew.EXEC:refs 6429 # number of memory reference insts executed
|
||||
system.cpu.iew.EXEC:stores 2469 # Number of stores executed
|
||||
system.cpu.iew.EXEC:swp 0 # number of swp insts executed
|
||||
system.cpu.iew.WB:consumers 13039 # num instructions consuming a value
|
||||
system.cpu.iew.WB:consumers 13103 # num instructions consuming a value
|
||||
system.cpu.iew.WB:count 23891 # cumulative count of insts written-back
|
||||
system.cpu.iew.WB:fanout 0.827287 # average fanout of values written-back
|
||||
system.cpu.iew.WB:fanout 0.824239 # average fanout of values written-back
|
||||
system.cpu.iew.WB:penalized 0 # number of instrctions required to write to 'other' IQ
|
||||
system.cpu.iew.WB:penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
|
||||
system.cpu.iew.WB:producers 10787 # num instructions producing a value
|
||||
system.cpu.iew.WB:rate 0.430360 # insts written-back per cycle
|
||||
system.cpu.iew.WB:sent 24098 # cumulative count of insts sent to commit
|
||||
system.cpu.iew.branchMispredicts 3211 # Number of branch mispredicts detected at execute
|
||||
system.cpu.iew.WB:producers 10800 # num instructions producing a value
|
||||
system.cpu.iew.WB:rate 0.432166 # insts written-back per cycle
|
||||
system.cpu.iew.WB:sent 24095 # cumulative count of insts sent to commit
|
||||
system.cpu.iew.branchMispredicts 3199 # Number of branch mispredicts detected at execute
|
||||
system.cpu.iew.iewBlockCycles 24 # Number of cycles IEW is blocking
|
||||
system.cpu.iew.iewDispLoadInsts 4960 # Number of dispatched load instructions
|
||||
system.cpu.iew.iewDispLoadInsts 4967 # Number of dispatched load instructions
|
||||
system.cpu.iew.iewDispNonSpecInsts 773 # Number of dispatched non-speculative instructions
|
||||
system.cpu.iew.iewDispSquashedInsts 3053 # Number of squashed instructions skipped by dispatch
|
||||
system.cpu.iew.iewDispStoreInsts 3415 # Number of dispatched store instructions
|
||||
system.cpu.iew.iewDispSquashedInsts 3043 # Number of squashed instructions skipped by dispatch
|
||||
system.cpu.iew.iewDispStoreInsts 3406 # Number of dispatched store instructions
|
||||
system.cpu.iew.iewDispatchedInsts 35166 # Number of instructions dispatched to IQ
|
||||
system.cpu.iew.iewExecLoadInsts 3958 # Number of load instructions executed
|
||||
system.cpu.iew.iewExecSquashedInsts 4360 # Number of squashed instructions skipped in execute
|
||||
system.cpu.iew.iewExecutedInsts 24860 # Number of executed instructions
|
||||
system.cpu.iew.iewIQFullEvents 5 # Number of times the IQ has become full, causing a stall
|
||||
system.cpu.iew.iewExecLoadInsts 3960 # Number of load instructions executed
|
||||
system.cpu.iew.iewExecSquashedInsts 4355 # Number of squashed instructions skipped in execute
|
||||
system.cpu.iew.iewExecutedInsts 24848 # Number of executed instructions
|
||||
system.cpu.iew.iewIQFullEvents 4 # Number of times the IQ has become full, causing a stall
|
||||
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
|
||||
system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall
|
||||
system.cpu.iew.iewSquashCycles 4324 # Number of cycles IEW is squashing
|
||||
system.cpu.iew.iewUnblockCycles 5 # Number of cycles IEW is unblocking
|
||||
system.cpu.iew.iewSquashCycles 4325 # Number of cycles IEW is squashing
|
||||
system.cpu.iew.iewUnblockCycles 4 # Number of cycles IEW is unblocking
|
||||
system.cpu.iew.lsq.thread.0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
|
||||
system.cpu.iew.lsq.thread.0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked
|
||||
system.cpu.iew.lsq.thread.0.forwLoads 34 # Number of loads that had data forwarded from stores
|
||||
system.cpu.iew.lsq.thread.0.ignoredResponses 5 # Number of memory responses ignored because the instruction is squashed
|
||||
system.cpu.iew.lsq.thread.0.forwLoads 36 # Number of loads that had data forwarded from stores
|
||||
system.cpu.iew.lsq.thread.0.ignoredResponses 6 # Number of memory responses ignored because the instruction is squashed
|
||||
system.cpu.iew.lsq.thread.0.invAddrLoads 0 # Number of loads ignored due to an invalid address
|
||||
system.cpu.iew.lsq.thread.0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
|
||||
system.cpu.iew.lsq.thread.0.memOrderViolation 53 # Number of memory ordering violations
|
||||
system.cpu.iew.lsq.thread.0.rescheduledLoads 1 # Number of loads that were rescheduled
|
||||
system.cpu.iew.lsq.thread.0.squashedLoads 2734 # Number of loads squashed
|
||||
system.cpu.iew.lsq.thread.0.squashedStores 1967 # Number of stores squashed
|
||||
system.cpu.iew.lsq.thread.0.squashedLoads 2741 # Number of loads squashed
|
||||
system.cpu.iew.lsq.thread.0.squashedStores 1958 # Number of stores squashed
|
||||
system.cpu.iew.memOrderViolationEvents 53 # Number of memory order violations
|
||||
system.cpu.iew.predictedNotTakenIncorrect 758 # Number of branches that were predicted not taken incorrectly
|
||||
system.cpu.iew.predictedTakenIncorrect 2453 # Number of branches that were predicted taken incorrectly
|
||||
system.cpu.ipc 0.260277 # IPC: Instructions Per Cycle
|
||||
system.cpu.ipc_total 0.260277 # IPC: Total IPC of All Threads
|
||||
system.cpu.iew.predictedNotTakenIncorrect 814 # Number of branches that were predicted not taken incorrectly
|
||||
system.cpu.iew.predictedTakenIncorrect 2385 # Number of branches that were predicted taken incorrectly
|
||||
system.cpu.ipc 0.261369 # IPC: Instructions Per Cycle
|
||||
system.cpu.ipc_total 0.261369 # IPC: Total IPC of All Threads
|
||||
system.cpu.iq.ISSUE:FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntAlu 21395 73.22% 73.22% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntMult 0 0.00% 73.22% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntDiv 0 0.00% 73.22% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatAdd 0 0.00% 73.22% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCmp 0 0.00% 73.22% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCvt 0 0.00% 73.22% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatMult 0 0.00% 73.22% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatDiv 0 0.00% 73.22% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatSqrt 0 0.00% 73.22% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemRead 4720 16.15% 89.37% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemWrite 3105 10.63% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntAlu 21370 73.18% 73.18% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntMult 0 0.00% 73.18% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IntDiv 0 0.00% 73.18% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatAdd 0 0.00% 73.18% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCmp 0 0.00% 73.18% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatCvt 0 0.00% 73.18% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatMult 0 0.00% 73.18% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatDiv 0 0.00% 73.18% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::FloatSqrt 0 0.00% 73.18% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemRead 4722 16.17% 89.35% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::MemWrite 3111 10.65% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
|
||||
system.cpu.iq.ISSUE:FU_type_0::total 29220 # Type of FU issued
|
||||
system.cpu.iq.ISSUE:fu_busy_cnt 173 # FU busy when requested
|
||||
system.cpu.iq.ISSUE:fu_busy_rate 0.005921 # FU busy rate (busy events/executed inst)
|
||||
system.cpu.iq.ISSUE:FU_type_0::total 29203 # Type of FU issued
|
||||
system.cpu.iq.ISSUE:fu_busy_cnt 177 # FU busy when requested
|
||||
system.cpu.iq.ISSUE:fu_busy_rate 0.006061 # FU busy rate (busy events/executed inst)
|
||||
system.cpu.iq.ISSUE:fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntAlu 40 23.12% 23.12% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntMult 0 0.00% 23.12% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntDiv 0 0.00% 23.12% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatAdd 0 0.00% 23.12% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCmp 0 0.00% 23.12% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCvt 0 0.00% 23.12% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatMult 0 0.00% 23.12% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatDiv 0 0.00% 23.12% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatSqrt 0 0.00% 23.12% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemRead 20 11.56% 34.68% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemWrite 113 65.32% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntAlu 44 24.86% 24.86% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntMult 0 0.00% 24.86% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IntDiv 0 0.00% 24.86% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatAdd 0 0.00% 24.86% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCmp 0 0.00% 24.86% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatCvt 0 0.00% 24.86% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatMult 0 0.00% 24.86% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatDiv 0 0.00% 24.86% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::FloatSqrt 0 0.00% 24.86% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemRead 20 11.30% 36.16% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::MemWrite 113 63.84% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::samples 47090 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::mean 0.620514 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::stdev 1.275912 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::samples 46845 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::mean 0.623396 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::stdev 1.283288 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::0-1 34112 72.44% 72.44% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::1-2 5516 11.71% 84.15% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::2-3 3070 6.52% 90.67% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::3-4 2146 4.56% 95.23% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::4-5 997 2.12% 97.35% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::5-6 653 1.39% 98.73% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::6-7 342 0.73% 99.46% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::7-8 211 0.45% 99.91% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::0-1 33954 72.48% 72.48% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::1-2 5459 11.65% 84.13% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::2-3 3016 6.44% 90.57% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::3-4 2133 4.55% 95.13% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::4-5 995 2.12% 97.25% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::5-6 695 1.48% 98.73% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::6-7 336 0.72% 99.45% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::7-8 214 0.46% 99.91% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::8 43 0.09% 100.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::min_value 0 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::max_value 8 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::total 47090 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:rate 0.526354 # Inst issue rate
|
||||
system.cpu.iq.iqInstsAdded 32302 # Number of instructions added to the IQ (excludes non-spec)
|
||||
system.cpu.iq.iqInstsIssued 29220 # Number of instructions issued
|
||||
system.cpu.iq.ISSUE:issued_per_cycle::total 46845 # Number of insts issued each cycle
|
||||
system.cpu.iq.ISSUE:rate 0.528255 # Inst issue rate
|
||||
system.cpu.iq.iqInstsAdded 32305 # Number of instructions added to the IQ (excludes non-spec)
|
||||
system.cpu.iq.iqInstsIssued 29203 # Number of instructions issued
|
||||
system.cpu.iq.iqNonSpecInstsAdded 773 # Number of non-speculative instructions added to the IQ
|
||||
system.cpu.iq.iqSquashedInstsExamined 15806 # Number of squashed instructions iterated over during squash; mainly for profiling
|
||||
system.cpu.iq.iqSquashedInstsIssued 120 # Number of squashed instructions issued
|
||||
system.cpu.iq.iqSquashedInstsExamined 15689 # Number of squashed instructions iterated over during squash; mainly for profiling
|
||||
system.cpu.iq.iqSquashedInstsIssued 124 # Number of squashed instructions issued
|
||||
system.cpu.iq.iqSquashedNonSpecRemoved 298 # Number of squashed non-spec instructions that were removed
|
||||
system.cpu.iq.iqSquashedOperandsExamined 12375 # Number of squashed operands that are examined and possibly removed from graph
|
||||
system.cpu.iq.iqSquashedOperandsExamined 12321 # Number of squashed operands that are examined and possibly removed from graph
|
||||
system.cpu.l2cache.ReadExReq_accesses 83 # number of ReadExReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadExReq_avg_miss_latency 34409.638554 # average ReadExReq miss latency
|
||||
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31307.228916 # average ReadExReq mshr miss latency
|
||||
system.cpu.l2cache.ReadExReq_miss_latency 2856000 # number of ReadExReq miss cycles
|
||||
system.cpu.l2cache.ReadExReq_avg_miss_latency 34397.590361 # average ReadExReq miss latency
|
||||
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31313.253012 # average ReadExReq mshr miss latency
|
||||
system.cpu.l2cache.ReadExReq_miss_latency 2855000 # number of ReadExReq miss cycles
|
||||
system.cpu.l2cache.ReadExReq_miss_rate 1 # miss rate for ReadExReq accesses
|
||||
system.cpu.l2cache.ReadExReq_misses 83 # number of ReadExReq misses
|
||||
system.cpu.l2cache.ReadExReq_mshr_miss_latency 2598500 # number of ReadExReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadExReq_mshr_miss_latency 2599000 # number of ReadExReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadExReq_mshr_miss_rate 1 # mshr miss rate for ReadExReq accesses
|
||||
system.cpu.l2cache.ReadExReq_mshr_misses 83 # number of ReadExReq MSHR misses
|
||||
system.cpu.l2cache.ReadReq_accesses 424 # number of ReadReq accesses(hits+misses)
|
||||
system.cpu.l2cache.ReadReq_avg_miss_latency 34221.428571 # average ReadReq miss latency
|
||||
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31008.333333 # average ReadReq mshr miss latency
|
||||
system.cpu.l2cache.ReadReq_avg_miss_latency 34219.047619 # average ReadReq miss latency
|
||||
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31004.761905 # average ReadReq mshr miss latency
|
||||
system.cpu.l2cache.ReadReq_hits 4 # number of ReadReq hits
|
||||
system.cpu.l2cache.ReadReq_miss_latency 14373000 # number of ReadReq miss cycles
|
||||
system.cpu.l2cache.ReadReq_miss_latency 14372000 # number of ReadReq miss cycles
|
||||
system.cpu.l2cache.ReadReq_miss_rate 0.990566 # miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_misses 420 # number of ReadReq misses
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_latency 13023500 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_latency 13022000 # number of ReadReq MSHR miss cycles
|
||||
system.cpu.l2cache.ReadReq_mshr_miss_rate 0.990566 # mshr miss rate for ReadReq accesses
|
||||
system.cpu.l2cache.ReadReq_mshr_misses 420 # number of ReadReq MSHR misses
|
||||
system.cpu.l2cache.UpgradeReq_accesses 19 # number of UpgradeReq accesses(hits+misses)
|
||||
system.cpu.l2cache.UpgradeReq_avg_miss_latency 34394.736842 # average UpgradeReq miss latency
|
||||
system.cpu.l2cache.UpgradeReq_avg_miss_latency 34342.105263 # average UpgradeReq miss latency
|
||||
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 31210.526316 # average UpgradeReq mshr miss latency
|
||||
system.cpu.l2cache.UpgradeReq_miss_latency 653500 # number of UpgradeReq miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_miss_latency 652500 # number of UpgradeReq miss cycles
|
||||
system.cpu.l2cache.UpgradeReq_miss_rate 1 # miss rate for UpgradeReq accesses
|
||||
system.cpu.l2cache.UpgradeReq_misses 19 # number of UpgradeReq misses
|
||||
system.cpu.l2cache.UpgradeReq_mshr_miss_latency 593000 # number of UpgradeReq MSHR miss cycles
|
||||
|
@ -345,31 +345,31 @@ system.cpu.l2cache.blocked_cycles::no_mshrs 0 #
|
|||
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
|
||||
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
|
||||
system.cpu.l2cache.demand_accesses 507 # number of demand (read+write) accesses
|
||||
system.cpu.l2cache.demand_avg_miss_latency 34252.485089 # average overall miss latency
|
||||
system.cpu.l2cache.demand_avg_mshr_miss_latency 31057.654076 # average overall mshr miss latency
|
||||
system.cpu.l2cache.demand_avg_miss_latency 34248.508946 # average overall miss latency
|
||||
system.cpu.l2cache.demand_avg_mshr_miss_latency 31055.666004 # average overall mshr miss latency
|
||||
system.cpu.l2cache.demand_hits 4 # number of demand (read+write) hits
|
||||
system.cpu.l2cache.demand_miss_latency 17229000 # number of demand (read+write) miss cycles
|
||||
system.cpu.l2cache.demand_miss_latency 17227000 # number of demand (read+write) miss cycles
|
||||
system.cpu.l2cache.demand_miss_rate 0.992110 # miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_misses 503 # number of demand (read+write) misses
|
||||
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
|
||||
system.cpu.l2cache.demand_mshr_miss_latency 15622000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.l2cache.demand_mshr_miss_latency 15621000 # number of demand (read+write) MSHR miss cycles
|
||||
system.cpu.l2cache.demand_mshr_miss_rate 0.992110 # mshr miss rate for demand accesses
|
||||
system.cpu.l2cache.demand_mshr_misses 503 # number of demand (read+write) MSHR misses
|
||||
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
|
||||
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
|
||||
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
|
||||
system.cpu.l2cache.occ_%::0 0.007680 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_blocks::0 251.642612 # Average occupied blocks per context
|
||||
system.cpu.l2cache.occ_%::0 0.007671 # Average percentage of cache occupancy
|
||||
system.cpu.l2cache.occ_blocks::0 251.347828 # Average occupied blocks per context
|
||||
system.cpu.l2cache.overall_accesses 507 # number of overall (read+write) accesses
|
||||
system.cpu.l2cache.overall_avg_miss_latency 34252.485089 # average overall miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_miss_latency 31057.654076 # average overall mshr miss latency
|
||||
system.cpu.l2cache.overall_avg_miss_latency 34248.508946 # average overall miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_miss_latency 31055.666004 # average overall mshr miss latency
|
||||
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
|
||||
system.cpu.l2cache.overall_hits 4 # number of overall hits
|
||||
system.cpu.l2cache.overall_miss_latency 17229000 # number of overall miss cycles
|
||||
system.cpu.l2cache.overall_miss_latency 17227000 # number of overall miss cycles
|
||||
system.cpu.l2cache.overall_miss_rate 0.992110 # miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_misses 503 # number of overall misses
|
||||
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
|
||||
system.cpu.l2cache.overall_mshr_miss_latency 15622000 # number of overall MSHR miss cycles
|
||||
system.cpu.l2cache.overall_mshr_miss_latency 15621000 # number of overall MSHR miss cycles
|
||||
system.cpu.l2cache.overall_mshr_miss_rate 0.992110 # mshr miss rate for overall accesses
|
||||
system.cpu.l2cache.overall_mshr_misses 503 # number of overall MSHR misses
|
||||
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
|
||||
|
@ -377,31 +377,31 @@ system.cpu.l2cache.overall_mshr_uncacheable_misses 0
|
|||
system.cpu.l2cache.replacements 0 # number of replacements
|
||||
system.cpu.l2cache.sampled_refs 400 # Sample count of references to valid blocks.
|
||||
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
|
||||
system.cpu.l2cache.tagsinuse 251.642612 # Cycle average of tags in use
|
||||
system.cpu.l2cache.tagsinuse 251.347828 # Cycle average of tags in use
|
||||
system.cpu.l2cache.total_refs 4 # Total number of references to valid blocks.
|
||||
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
|
||||
system.cpu.l2cache.writebacks 0 # number of writebacks
|
||||
system.cpu.memDep0.conflictingLoads 26 # Number of conflicting loads.
|
||||
system.cpu.memDep0.conflictingStores 0 # Number of conflicting stores.
|
||||
system.cpu.memDep0.insertedLoads 4960 # Number of loads inserted to the mem dependence unit.
|
||||
system.cpu.memDep0.insertedStores 3415 # Number of stores inserted to the mem dependence unit.
|
||||
system.cpu.numCycles 55514 # number of cpu cycles simulated
|
||||
system.cpu.rename.RENAME:BlockCycles 32 # Number of cycles rename is blocking
|
||||
system.cpu.memDep0.insertedLoads 4967 # Number of loads inserted to the mem dependence unit.
|
||||
system.cpu.memDep0.insertedStores 3406 # Number of stores inserted to the mem dependence unit.
|
||||
system.cpu.numCycles 55282 # number of cpu cycles simulated
|
||||
system.cpu.rename.RENAME:BlockCycles 31 # Number of cycles rename is blocking
|
||||
system.cpu.rename.RENAME:CommittedMaps 13832 # Number of HB maps that are committed
|
||||
system.cpu.rename.RENAME:IQFullEvents 1 # Number of times rename has blocked due to IQ full
|
||||
system.cpu.rename.RENAME:IdleCycles 22322 # Number of cycles rename is idle
|
||||
system.cpu.rename.RENAME:IQFullEvents 2 # Number of times rename has blocked due to IQ full
|
||||
system.cpu.rename.RENAME:IdleCycles 22239 # Number of cycles rename is idle
|
||||
system.cpu.rename.RENAME:LSQFullEvents 3 # Number of times rename has blocked due to LSQ full
|
||||
system.cpu.rename.RENAME:RenameLookups 74771 # Number of register rename lookups that rename has made
|
||||
system.cpu.rename.RENAME:RenamedInsts 42575 # Number of instructions processed by rename
|
||||
system.cpu.rename.RENAME:RenameLookups 74814 # Number of register rename lookups that rename has made
|
||||
system.cpu.rename.RENAME:RenamedInsts 42611 # Number of instructions processed by rename
|
||||
system.cpu.rename.RENAME:RenamedOperands 35749 # Number of destination operands rename has renamed
|
||||
system.cpu.rename.RENAME:RunCycles 13324 # Number of cycles rename is running
|
||||
system.cpu.rename.RENAME:SquashCycles 4324 # Number of cycles rename is squashing
|
||||
system.cpu.rename.RENAME:UnblockCycles 311 # Number of cycles rename is unblocking
|
||||
system.cpu.rename.RENAME:RunCycles 13163 # Number of cycles rename is running
|
||||
system.cpu.rename.RENAME:SquashCycles 4325 # Number of cycles rename is squashing
|
||||
system.cpu.rename.RENAME:UnblockCycles 313 # Number of cycles rename is unblocking
|
||||
system.cpu.rename.RENAME:UndoneMaps 21917 # Number of HB maps that are undone due to squashing
|
||||
system.cpu.rename.RENAME:serializeStallCycles 6777 # count of cycles rename stalled for serializing inst
|
||||
system.cpu.rename.RENAME:serializeStallCycles 6774 # count of cycles rename stalled for serializing inst
|
||||
system.cpu.rename.RENAME:serializingInsts 888 # count of serializing insts renamed
|
||||
system.cpu.rename.RENAME:skidInsts 5129 # count of insts added to the skid buffer
|
||||
system.cpu.rename.RENAME:tempSerializingInsts 820 # count of temporary serializing insts renamed
|
||||
system.cpu.rename.RENAME:skidInsts 5153 # count of insts added to the skid buffer
|
||||
system.cpu.rename.RENAME:tempSerializingInsts 824 # count of temporary serializing insts renamed
|
||||
system.cpu.timesIdled 181 # Number of times that the entire CPU went into an idle state and unscheduled itself
|
||||
system.cpu.workload.PROG:num_syscalls 18 # Number of system calls
|
||||
|
||||
|
|
|
@ -317,7 +317,7 @@ egid=100
|
|||
env=
|
||||
errout=cerr
|
||||
euid=100
|
||||
executable=/proj/aatl_perfmod_arch/m5_system_files/regression/test-progs/m5threads/bin/sparc/linux/test_atomic
|
||||
executable=/dist/m5/regression/test-progs/m5threads/bin/sparc/linux/test_atomic
|
||||
gid=100
|
||||
input=cin
|
||||
max_stack_size=67108864
|
||||
|
|
|
@ -5,34 +5,34 @@ The Regents of The University of Michigan
|
|||
All Rights Reserved
|
||||
|
||||
|
||||
M5 compiled Feb 25 2010 03:11:27
|
||||
M5 revision 1a33ca29ec29 6980 default share-aware-test-update.patch tip qtip
|
||||
M5 started Feb 25 2010 03:38:02
|
||||
M5 executing on SC2B0619
|
||||
M5 compiled May 12 2010 02:45:56
|
||||
M5 revision 3f044cf767ee 7080 default qtip bp_regress.patch tip
|
||||
M5 started May 12 2010 02:45:58
|
||||
M5 executing on zizzer
|
||||
command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/quick/40.m5threads-test-atomic/sparc/linux/o3-timing-mp -re tests/run.py build/SPARC_SE/tests/fast/quick/40.m5threads-test-atomic/sparc/linux/o3-timing-mp
|
||||
Global frequency set at 1000000000000 ticks per second
|
||||
info: Entering event queue @ 0. Starting simulation...
|
||||
Init done
|
||||
[Iteration 1, Thread 1] Got lock
|
||||
[Iteration 1, Thread 1] Critical section done, previously next=0, now next=1
|
||||
[Iteration 1, Thread 2] Got lock
|
||||
[Iteration 1, Thread 2] Critical section done, previously next=1, now next=2
|
||||
[Iteration 1, Thread 2] Critical section done, previously next=0, now next=2
|
||||
[Iteration 1, Thread 3] Got lock
|
||||
[Iteration 1, Thread 3] Critical section done, previously next=2, now next=3
|
||||
[Iteration 1, Thread 1] Got lock
|
||||
[Iteration 1, Thread 1] Critical section done, previously next=3, now next=1
|
||||
Iteration 1 completed
|
||||
[Iteration 2, Thread 3] Got lock
|
||||
[Iteration 2, Thread 3] Critical section done, previously next=0, now next=3
|
||||
[Iteration 2, Thread 1] Got lock
|
||||
[Iteration 2, Thread 1] Critical section done, previously next=3, now next=1
|
||||
[Iteration 2, Thread 2] Got lock
|
||||
[Iteration 2, Thread 2] Critical section done, previously next=1, now next=2
|
||||
[Iteration 2, Thread 2] Critical section done, previously next=0, now next=2
|
||||
[Iteration 2, Thread 1] Got lock
|
||||
[Iteration 2, Thread 1] Critical section done, previously next=2, now next=1
|
||||
[Iteration 2, Thread 3] Got lock
|
||||
[Iteration 2, Thread 3] Critical section done, previously next=1, now next=3
|
||||
Iteration 2 completed
|
||||
[Iteration 3, Thread 2] Got lock
|
||||
[Iteration 3, Thread 2] Critical section done, previously next=0, now next=2
|
||||
[Iteration 3, Thread 1] Got lock
|
||||
[Iteration 3, Thread 1] Critical section done, previously next=2, now next=1
|
||||
[Iteration 3, Thread 1] Critical section done, previously next=0, now next=1
|
||||
[Iteration 3, Thread 3] Got lock
|
||||
[Iteration 3, Thread 3] Critical section done, previously next=1, now next=3
|
||||
[Iteration 3, Thread 2] Got lock
|
||||
[Iteration 3, Thread 2] Critical section done, previously next=3, now next=2
|
||||
Iteration 3 completed
|
||||
[Iteration 4, Thread 3] Got lock
|
||||
[Iteration 4, Thread 3] Critical section done, previously next=0, now next=3
|
||||
|
@ -41,26 +41,26 @@ Iteration 3 completed
|
|||
[Iteration 4, Thread 2] Got lock
|
||||
[Iteration 4, Thread 2] Critical section done, previously next=1, now next=2
|
||||
Iteration 4 completed
|
||||
[Iteration 5, Thread 3] Got lock
|
||||
[Iteration 5, Thread 3] Critical section done, previously next=0, now next=3
|
||||
[Iteration 5, Thread 2] Got lock
|
||||
[Iteration 5, Thread 2] Critical section done, previously next=3, now next=2
|
||||
[Iteration 5, Thread 2] Critical section done, previously next=0, now next=2
|
||||
[Iteration 5, Thread 3] Got lock
|
||||
[Iteration 5, Thread 3] Critical section done, previously next=2, now next=3
|
||||
[Iteration 5, Thread 1] Got lock
|
||||
[Iteration 5, Thread 1] Critical section done, previously next=2, now next=1
|
||||
[Iteration 5, Thread 1] Critical section done, previously next=3, now next=1
|
||||
Iteration 5 completed
|
||||
[Iteration 6, Thread 1] Got lock
|
||||
[Iteration 6, Thread 1] Critical section done, previously next=0, now next=1
|
||||
[Iteration 6, Thread 3] Got lock
|
||||
[Iteration 6, Thread 3] Critical section done, previously next=1, now next=3
|
||||
[Iteration 6, Thread 3] Critical section done, previously next=0, now next=3
|
||||
[Iteration 6, Thread 1] Got lock
|
||||
[Iteration 6, Thread 1] Critical section done, previously next=3, now next=1
|
||||
[Iteration 6, Thread 2] Got lock
|
||||
[Iteration 6, Thread 2] Critical section done, previously next=3, now next=2
|
||||
[Iteration 6, Thread 2] Critical section done, previously next=1, now next=2
|
||||
Iteration 6 completed
|
||||
[Iteration 7, Thread 1] Got lock
|
||||
[Iteration 7, Thread 1] Critical section done, previously next=0, now next=1
|
||||
[Iteration 7, Thread 3] Got lock
|
||||
[Iteration 7, Thread 3] Critical section done, previously next=1, now next=3
|
||||
[Iteration 7, Thread 3] Critical section done, previously next=0, now next=3
|
||||
[Iteration 7, Thread 2] Got lock
|
||||
[Iteration 7, Thread 2] Critical section done, previously next=3, now next=2
|
||||
[Iteration 7, Thread 1] Got lock
|
||||
[Iteration 7, Thread 1] Critical section done, previously next=2, now next=1
|
||||
Iteration 7 completed
|
||||
[Iteration 8, Thread 1] Got lock
|
||||
[Iteration 8, Thread 1] Critical section done, previously next=0, now next=1
|
||||
|
@ -69,19 +69,19 @@ Iteration 7 completed
|
|||
[Iteration 8, Thread 3] Got lock
|
||||
[Iteration 8, Thread 3] Critical section done, previously next=2, now next=3
|
||||
Iteration 8 completed
|
||||
[Iteration 9, Thread 2] Got lock
|
||||
[Iteration 9, Thread 2] Critical section done, previously next=0, now next=2
|
||||
[Iteration 9, Thread 3] Got lock
|
||||
[Iteration 9, Thread 3] Critical section done, previously next=2, now next=3
|
||||
[Iteration 9, Thread 3] Critical section done, previously next=0, now next=3
|
||||
[Iteration 9, Thread 2] Got lock
|
||||
[Iteration 9, Thread 2] Critical section done, previously next=3, now next=2
|
||||
[Iteration 9, Thread 1] Got lock
|
||||
[Iteration 9, Thread 1] Critical section done, previously next=3, now next=1
|
||||
[Iteration 9, Thread 1] Critical section done, previously next=2, now next=1
|
||||
Iteration 9 completed
|
||||
[Iteration 10, Thread 2] Got lock
|
||||
[Iteration 10, Thread 2] Critical section done, previously next=0, now next=2
|
||||
[Iteration 10, Thread 1] Got lock
|
||||
[Iteration 10, Thread 1] Critical section done, previously next=2, now next=1
|
||||
[Iteration 10, Thread 3] Got lock
|
||||
[Iteration 10, Thread 3] Critical section done, previously next=1, now next=3
|
||||
[Iteration 10, Thread 3] Critical section done, previously next=0, now next=3
|
||||
[Iteration 10, Thread 1] Got lock
|
||||
[Iteration 10, Thread 1] Critical section done, previously next=3, now next=1
|
||||
[Iteration 10, Thread 2] Got lock
|
||||
[Iteration 10, Thread 2] Critical section done, previously next=1, now next=2
|
||||
Iteration 10 completed
|
||||
PASSED :-)
|
||||
Exiting @ tick 220484500 because target called exit()
|
||||
Exiting @ tick 217002500 because target called exit()
|
||||
|
|
File diff suppressed because it is too large
Load diff
Loading…
Reference in a new issue