stats: update references
This commit is contained in:
parent
78dd152a0d
commit
c87b717dbd
301 changed files with 72670 additions and 65384 deletions
|
@ -25,7 +25,7 @@ kernel_addr_check=true
|
||||||
load_addr_mask=1099511627775
|
load_addr_mask=1099511627775
|
||||||
load_offset=0
|
load_offset=0
|
||||||
mem_mode=timing
|
mem_mode=timing
|
||||||
mem_ranges=0:134217727
|
mem_ranges=0:134217727:0:0:0:0
|
||||||
memories=system.physmem
|
memories=system.physmem
|
||||||
mmap_using_noreserve=false
|
mmap_using_noreserve=false
|
||||||
multi_thread=false
|
multi_thread=false
|
||||||
|
@ -60,7 +60,7 @@ p_state_clk_gate_bins=20
|
||||||
p_state_clk_gate_max=1000000000000
|
p_state_clk_gate_max=1000000000000
|
||||||
p_state_clk_gate_min=1000
|
p_state_clk_gate_min=1000
|
||||||
power_model=Null
|
power_model=Null
|
||||||
ranges=8796093022208:18446744073709551615
|
ranges=8796093022208:18446744073709551615:0:0:0:0
|
||||||
req_size=16
|
req_size=16
|
||||||
resp_size=16
|
resp_size=16
|
||||||
master=system.iobus.slave[0]
|
master=system.iobus.slave[0]
|
||||||
|
@ -170,7 +170,7 @@ useIndirect=true
|
||||||
[system.cpu.dcache]
|
[system.cpu.dcache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=4
|
assoc=4
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -604,7 +604,7 @@ opClass=InstPrefetch
|
||||||
[system.cpu.icache]
|
[system.cpu.icache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=1
|
assoc=1
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -664,7 +664,7 @@ size=48
|
||||||
[system.cpu.l2cache]
|
[system.cpu.l2cache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=8
|
assoc=8
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -827,7 +827,7 @@ slave=system.bridge.master system.tsunami.ide.dma system.tsunami.ethernet.dma
|
||||||
[system.iocache]
|
[system.iocache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:134217727
|
addr_ranges=0:134217727:0:0:0:0
|
||||||
assoc=8
|
assoc=8
|
||||||
clk_domain=system.clk_domain
|
clk_domain=system.clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -872,7 +872,7 @@ size=1024
|
||||||
|
|
||||||
[system.membus]
|
[system.membus]
|
||||||
type=CoherentXBar
|
type=CoherentXBar
|
||||||
children=badaddr_responder
|
children=badaddr_responder snoop_filter
|
||||||
clk_domain=system.clk_domain
|
clk_domain=system.clk_domain
|
||||||
default_p_state=UNDEFINED
|
default_p_state=UNDEFINED
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
|
@ -884,7 +884,7 @@ p_state_clk_gate_min=1000
|
||||||
point_of_coherency=true
|
point_of_coherency=true
|
||||||
power_model=Null
|
power_model=Null
|
||||||
response_latency=2
|
response_latency=2
|
||||||
snoop_filter=Null
|
snoop_filter=system.membus.snoop_filter
|
||||||
snoop_response_latency=4
|
snoop_response_latency=4
|
||||||
system=system
|
system=system
|
||||||
use_default_range=false
|
use_default_range=false
|
||||||
|
@ -916,29 +916,36 @@ update_data=false
|
||||||
warn_access=
|
warn_access=
|
||||||
pio=system.membus.default
|
pio=system.membus.default
|
||||||
|
|
||||||
|
[system.membus.snoop_filter]
|
||||||
|
type=SnoopFilter
|
||||||
|
eventq_index=0
|
||||||
|
lookup_latency=1
|
||||||
|
max_capacity=8388608
|
||||||
|
system=system
|
||||||
|
|
||||||
[system.physmem]
|
[system.physmem]
|
||||||
type=DRAMCtrl
|
type=DRAMCtrl
|
||||||
IDD0=0.075000
|
IDD0=0.055000
|
||||||
IDD02=0.000000
|
IDD02=0.000000
|
||||||
IDD2N=0.050000
|
IDD2N=0.032000
|
||||||
IDD2N2=0.000000
|
IDD2N2=0.000000
|
||||||
IDD2P0=0.000000
|
IDD2P0=0.000000
|
||||||
IDD2P02=0.000000
|
IDD2P02=0.000000
|
||||||
IDD2P1=0.000000
|
IDD2P1=0.032000
|
||||||
IDD2P12=0.000000
|
IDD2P12=0.000000
|
||||||
IDD3N=0.057000
|
IDD3N=0.038000
|
||||||
IDD3N2=0.000000
|
IDD3N2=0.000000
|
||||||
IDD3P0=0.000000
|
IDD3P0=0.000000
|
||||||
IDD3P02=0.000000
|
IDD3P02=0.000000
|
||||||
IDD3P1=0.000000
|
IDD3P1=0.038000
|
||||||
IDD3P12=0.000000
|
IDD3P12=0.000000
|
||||||
IDD4R=0.187000
|
IDD4R=0.157000
|
||||||
IDD4R2=0.000000
|
IDD4R2=0.000000
|
||||||
IDD4W=0.165000
|
IDD4W=0.125000
|
||||||
IDD4W2=0.000000
|
IDD4W2=0.000000
|
||||||
IDD5=0.220000
|
IDD5=0.235000
|
||||||
IDD52=0.000000
|
IDD52=0.000000
|
||||||
IDD6=0.000000
|
IDD6=0.020000
|
||||||
IDD62=0.000000
|
IDD62=0.000000
|
||||||
VDD=1.500000
|
VDD=1.500000
|
||||||
VDD2=0.000000
|
VDD2=0.000000
|
||||||
|
@ -958,6 +965,7 @@ devices_per_rank=8
|
||||||
dll=true
|
dll=true
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
in_addr_map=true
|
in_addr_map=true
|
||||||
|
kvm_map=true
|
||||||
max_accesses_per_row=16
|
max_accesses_per_row=16
|
||||||
mem_sched_policy=frfcfs
|
mem_sched_policy=frfcfs
|
||||||
min_writes_per_switch=16
|
min_writes_per_switch=16
|
||||||
|
@ -967,7 +975,7 @@ p_state_clk_gate_max=1000000000000
|
||||||
p_state_clk_gate_min=1000
|
p_state_clk_gate_min=1000
|
||||||
page_policy=open_adaptive
|
page_policy=open_adaptive
|
||||||
power_model=Null
|
power_model=Null
|
||||||
range=0:134217727
|
range=0:134217727:0:0:0:0
|
||||||
ranks_per_channel=2
|
ranks_per_channel=2
|
||||||
read_buffer_size=32
|
read_buffer_size=32
|
||||||
static_backend_latency=10000
|
static_backend_latency=10000
|
||||||
|
@ -989,9 +997,9 @@ tRTW=2500
|
||||||
tWR=15000
|
tWR=15000
|
||||||
tWTR=7500
|
tWTR=7500
|
||||||
tXAW=30000
|
tXAW=30000
|
||||||
tXP=0
|
tXP=6000
|
||||||
tXPDLL=0
|
tXPDLL=0
|
||||||
tXS=0
|
tXS=270000
|
||||||
tXSDLL=0
|
tXSDLL=0
|
||||||
write_buffer_size=64
|
write_buffer_size=64
|
||||||
write_high_thresh_perc=85
|
write_high_thresh_perc=85
|
||||||
|
|
|
@ -3,13 +3,13 @@ Redirecting stderr to build/ALPHA/tests/opt/long/fs/10.linux-boot/alpha/linux/ts
|
||||||
gem5 Simulator System. http://gem5.org
|
gem5 Simulator System. http://gem5.org
|
||||||
gem5 is copyrighted software; use the --copyright option for details.
|
gem5 is copyrighted software; use the --copyright option for details.
|
||||||
|
|
||||||
gem5 compiled Jul 19 2016 12:23:51
|
gem5 compiled Oct 11 2016 00:00:58
|
||||||
gem5 started Jul 19 2016 12:24:23
|
gem5 started Oct 13 2016 20:19:46
|
||||||
gem5 executing on e108600-lin, pid 39539
|
gem5 executing on e108600-lin, pid 28076
|
||||||
command line: /work/curdun01/gem5-external.hg/build/ALPHA/gem5.opt -d build/ALPHA/tests/opt/long/fs/10.linux-boot/alpha/linux/tsunami-minor -re /work/curdun01/gem5-external.hg/tests/testing/../run.py long/fs/10.linux-boot/alpha/linux/tsunami-minor
|
command line: /work/curdun01/gem5-external.hg/build/ALPHA/gem5.opt -d build/ALPHA/tests/opt/long/fs/10.linux-boot/alpha/linux/tsunami-minor -re /work/curdun01/gem5-external.hg/tests/testing/../run.py long/fs/10.linux-boot/alpha/linux/tsunami-minor
|
||||||
|
|
||||||
Global frequency set at 1000000000000 ticks per second
|
Global frequency set at 1000000000000 ticks per second
|
||||||
info: kernel located at: /arm/projectscratch/randd/systems/dist/binaries/vmlinux
|
info: kernel located at: /arm/projectscratch/randd/systems/dist/binaries/vmlinux
|
||||||
0: system.tsunami.io.rtc: Real-time clock set to Thu Jan 1 00:00:00 2009
|
0: system.tsunami.io.rtc: Real-time clock set to Thu Jan 1 00:00:00 2009
|
||||||
info: Entering event queue @ 0. Starting simulation...
|
info: Entering event queue @ 0. Starting simulation...
|
||||||
Exiting @ tick 1909061460000 because m5_exit instruction encountered
|
Exiting @ tick 1893220881500 because m5_exit instruction encountered
|
||||||
|
|
File diff suppressed because it is too large
Load diff
|
@ -24,7 +24,7 @@ M5 console: m5AlphaAccess @ 0xFFFFFD0200000000
|
||||||
memcluster 1, usage 0, start 392, end 16384
|
memcluster 1, usage 0, start 392, end 16384
|
||||||
freeing pages 1069:16384
|
freeing pages 1069:16384
|
||||||
reserving pages 1069:1070
|
reserving pages 1069:1070
|
||||||
4096K Bcache detected; load hit latency 30 cycles, load miss latency 255 cycles
|
4096K Bcache detected; load hit latency 30 cycles, load miss latency 167 cycles
|
||||||
SMP: 1 CPUs probed -- cpu_present_mask = 1
|
SMP: 1 CPUs probed -- cpu_present_mask = 1
|
||||||
Built 1 zonelists
|
Built 1 zonelists
|
||||||
Kernel command line: root=/dev/hda1 console=ttyS0
|
Kernel command line: root=/dev/hda1 console=ttyS0
|
||||||
|
|
|
@ -25,7 +25,7 @@ kernel_addr_check=true
|
||||||
load_addr_mask=1099511627775
|
load_addr_mask=1099511627775
|
||||||
load_offset=0
|
load_offset=0
|
||||||
mem_mode=timing
|
mem_mode=timing
|
||||||
mem_ranges=0:134217727
|
mem_ranges=0:134217727:0:0:0:0
|
||||||
memories=system.physmem
|
memories=system.physmem
|
||||||
mmap_using_noreserve=false
|
mmap_using_noreserve=false
|
||||||
multi_thread=false
|
multi_thread=false
|
||||||
|
@ -60,7 +60,7 @@ p_state_clk_gate_bins=20
|
||||||
p_state_clk_gate_max=1000000000000
|
p_state_clk_gate_max=1000000000000
|
||||||
p_state_clk_gate_min=1000
|
p_state_clk_gate_min=1000
|
||||||
power_model=Null
|
power_model=Null
|
||||||
ranges=8796093022208:18446744073709551615
|
ranges=8796093022208:18446744073709551615:0:0:0:0
|
||||||
req_size=16
|
req_size=16
|
||||||
resp_size=16
|
resp_size=16
|
||||||
master=system.iobus.slave[0]
|
master=system.iobus.slave[0]
|
||||||
|
@ -194,7 +194,7 @@ useIndirect=true
|
||||||
[system.cpu0.dcache]
|
[system.cpu0.dcache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=4
|
assoc=4
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -552,7 +552,7 @@ pipelined=false
|
||||||
[system.cpu0.icache]
|
[system.cpu0.icache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=1
|
assoc=1
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -733,7 +733,7 @@ useIndirect=true
|
||||||
[system.cpu1.dcache]
|
[system.cpu1.dcache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=4
|
assoc=4
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -1091,7 +1091,7 @@ pipelined=false
|
||||||
[system.cpu1.icache]
|
[system.cpu1.icache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=1
|
assoc=1
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -1239,7 +1239,7 @@ slave=system.bridge.master system.tsunami.ide.dma system.tsunami.ethernet.dma
|
||||||
[system.iocache]
|
[system.iocache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:134217727
|
addr_ranges=0:134217727:0:0:0:0
|
||||||
assoc=8
|
assoc=8
|
||||||
clk_domain=system.clk_domain
|
clk_domain=system.clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -1285,7 +1285,7 @@ size=1024
|
||||||
[system.l2c]
|
[system.l2c]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=8
|
assoc=8
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -1383,27 +1383,27 @@ system=system
|
||||||
|
|
||||||
[system.physmem]
|
[system.physmem]
|
||||||
type=DRAMCtrl
|
type=DRAMCtrl
|
||||||
IDD0=0.075000
|
IDD0=0.055000
|
||||||
IDD02=0.000000
|
IDD02=0.000000
|
||||||
IDD2N=0.050000
|
IDD2N=0.032000
|
||||||
IDD2N2=0.000000
|
IDD2N2=0.000000
|
||||||
IDD2P0=0.000000
|
IDD2P0=0.000000
|
||||||
IDD2P02=0.000000
|
IDD2P02=0.000000
|
||||||
IDD2P1=0.000000
|
IDD2P1=0.032000
|
||||||
IDD2P12=0.000000
|
IDD2P12=0.000000
|
||||||
IDD3N=0.057000
|
IDD3N=0.038000
|
||||||
IDD3N2=0.000000
|
IDD3N2=0.000000
|
||||||
IDD3P0=0.000000
|
IDD3P0=0.000000
|
||||||
IDD3P02=0.000000
|
IDD3P02=0.000000
|
||||||
IDD3P1=0.000000
|
IDD3P1=0.038000
|
||||||
IDD3P12=0.000000
|
IDD3P12=0.000000
|
||||||
IDD4R=0.187000
|
IDD4R=0.157000
|
||||||
IDD4R2=0.000000
|
IDD4R2=0.000000
|
||||||
IDD4W=0.165000
|
IDD4W=0.125000
|
||||||
IDD4W2=0.000000
|
IDD4W2=0.000000
|
||||||
IDD5=0.220000
|
IDD5=0.235000
|
||||||
IDD52=0.000000
|
IDD52=0.000000
|
||||||
IDD6=0.000000
|
IDD6=0.020000
|
||||||
IDD62=0.000000
|
IDD62=0.000000
|
||||||
VDD=1.500000
|
VDD=1.500000
|
||||||
VDD2=0.000000
|
VDD2=0.000000
|
||||||
|
@ -1423,6 +1423,7 @@ devices_per_rank=8
|
||||||
dll=true
|
dll=true
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
in_addr_map=true
|
in_addr_map=true
|
||||||
|
kvm_map=true
|
||||||
max_accesses_per_row=16
|
max_accesses_per_row=16
|
||||||
mem_sched_policy=frfcfs
|
mem_sched_policy=frfcfs
|
||||||
min_writes_per_switch=16
|
min_writes_per_switch=16
|
||||||
|
@ -1432,7 +1433,7 @@ p_state_clk_gate_max=1000000000000
|
||||||
p_state_clk_gate_min=1000
|
p_state_clk_gate_min=1000
|
||||||
page_policy=open_adaptive
|
page_policy=open_adaptive
|
||||||
power_model=Null
|
power_model=Null
|
||||||
range=0:134217727
|
range=0:134217727:0:0:0:0
|
||||||
ranks_per_channel=2
|
ranks_per_channel=2
|
||||||
read_buffer_size=32
|
read_buffer_size=32
|
||||||
static_backend_latency=10000
|
static_backend_latency=10000
|
||||||
|
@ -1454,9 +1455,9 @@ tRTW=2500
|
||||||
tWR=15000
|
tWR=15000
|
||||||
tWTR=7500
|
tWTR=7500
|
||||||
tXAW=30000
|
tXAW=30000
|
||||||
tXP=0
|
tXP=6000
|
||||||
tXPDLL=0
|
tXPDLL=0
|
||||||
tXS=0
|
tXS=270000
|
||||||
tXSDLL=0
|
tXSDLL=0
|
||||||
write_buffer_size=64
|
write_buffer_size=64
|
||||||
write_high_thresh_perc=85
|
write_high_thresh_perc=85
|
||||||
|
|
|
@ -3,14 +3,14 @@ Redirecting stderr to build/ALPHA/tests/opt/long/fs/10.linux-boot/alpha/linux/ts
|
||||||
gem5 Simulator System. http://gem5.org
|
gem5 Simulator System. http://gem5.org
|
||||||
gem5 is copyrighted software; use the --copyright option for details.
|
gem5 is copyrighted software; use the --copyright option for details.
|
||||||
|
|
||||||
gem5 compiled Jul 19 2016 12:23:51
|
gem5 compiled Oct 11 2016 00:00:58
|
||||||
gem5 started Jul 19 2016 12:24:23
|
gem5 started Oct 13 2016 20:19:46
|
||||||
gem5 executing on e108600-lin, pid 39569
|
gem5 executing on e108600-lin, pid 28085
|
||||||
command line: /work/curdun01/gem5-external.hg/build/ALPHA/gem5.opt -d build/ALPHA/tests/opt/long/fs/10.linux-boot/alpha/linux/tsunami-o3-dual -re /work/curdun01/gem5-external.hg/tests/testing/../run.py long/fs/10.linux-boot/alpha/linux/tsunami-o3-dual
|
command line: /work/curdun01/gem5-external.hg/build/ALPHA/gem5.opt -d build/ALPHA/tests/opt/long/fs/10.linux-boot/alpha/linux/tsunami-o3-dual -re /work/curdun01/gem5-external.hg/tests/testing/../run.py long/fs/10.linux-boot/alpha/linux/tsunami-o3-dual
|
||||||
|
|
||||||
Global frequency set at 1000000000000 ticks per second
|
Global frequency set at 1000000000000 ticks per second
|
||||||
info: kernel located at: /arm/projectscratch/randd/systems/dist/binaries/vmlinux
|
info: kernel located at: /arm/projectscratch/randd/systems/dist/binaries/vmlinux
|
||||||
0: system.tsunami.io.rtc: Real-time clock set to Thu Jan 1 00:00:00 2009
|
0: system.tsunami.io.rtc: Real-time clock set to Thu Jan 1 00:00:00 2009
|
||||||
info: Entering event queue @ 0. Starting simulation...
|
info: Entering event queue @ 0. Starting simulation...
|
||||||
info: Launching CPU 1 @ 127844500
|
info: Launching CPU 1 @ 133768500
|
||||||
Exiting @ tick 1907672102500 because m5_exit instruction encountered
|
Exiting @ tick 1907549438500 because m5_exit instruction encountered
|
||||||
|
|
File diff suppressed because it is too large
Load diff
|
@ -27,7 +27,7 @@ M5 console: m5AlphaAccess @ 0xFFFFFD0200000000
|
||||||
memcluster 1, usage 0, start 392, end 16384
|
memcluster 1, usage 0, start 392, end 16384
|
||||||
freeing pages 1069:16384
|
freeing pages 1069:16384
|
||||||
reserving pages 1069:1070
|
reserving pages 1069:1070
|
||||||
4096K Bcache detected; load hit latency 30 cycles, load miss latency 154 cycles
|
4096K Bcache detected; load hit latency 30 cycles, load miss latency 167 cycles
|
||||||
SMP: 2 CPUs probed -- cpu_present_mask = 3
|
SMP: 2 CPUs probed -- cpu_present_mask = 3
|
||||||
Built 1 zonelists
|
Built 1 zonelists
|
||||||
Kernel command line: root=/dev/hda1 console=ttyS0
|
Kernel command line: root=/dev/hda1 console=ttyS0
|
||||||
|
|
|
@ -25,7 +25,7 @@ kernel_addr_check=true
|
||||||
load_addr_mask=1099511627775
|
load_addr_mask=1099511627775
|
||||||
load_offset=0
|
load_offset=0
|
||||||
mem_mode=timing
|
mem_mode=timing
|
||||||
mem_ranges=0:134217727
|
mem_ranges=0:134217727:0:0:0:0
|
||||||
memories=system.physmem
|
memories=system.physmem
|
||||||
mmap_using_noreserve=false
|
mmap_using_noreserve=false
|
||||||
multi_thread=false
|
multi_thread=false
|
||||||
|
@ -60,7 +60,7 @@ p_state_clk_gate_bins=20
|
||||||
p_state_clk_gate_max=1000000000000
|
p_state_clk_gate_max=1000000000000
|
||||||
p_state_clk_gate_min=1000
|
p_state_clk_gate_min=1000
|
||||||
power_model=Null
|
power_model=Null
|
||||||
ranges=8796093022208:18446744073709551615
|
ranges=8796093022208:18446744073709551615:0:0:0:0
|
||||||
req_size=16
|
req_size=16
|
||||||
resp_size=16
|
resp_size=16
|
||||||
master=system.iobus.slave[0]
|
master=system.iobus.slave[0]
|
||||||
|
@ -194,7 +194,7 @@ useIndirect=true
|
||||||
[system.cpu.dcache]
|
[system.cpu.dcache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=4
|
assoc=4
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -552,7 +552,7 @@ pipelined=false
|
||||||
[system.cpu.icache]
|
[system.cpu.icache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=1
|
assoc=1
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -612,7 +612,7 @@ size=48
|
||||||
[system.cpu.l2cache]
|
[system.cpu.l2cache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=8
|
assoc=8
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -775,7 +775,7 @@ slave=system.bridge.master system.tsunami.ide.dma system.tsunami.ethernet.dma
|
||||||
[system.iocache]
|
[system.iocache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:134217727
|
addr_ranges=0:134217727:0:0:0:0
|
||||||
assoc=8
|
assoc=8
|
||||||
clk_domain=system.clk_domain
|
clk_domain=system.clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -820,7 +820,7 @@ size=1024
|
||||||
|
|
||||||
[system.membus]
|
[system.membus]
|
||||||
type=CoherentXBar
|
type=CoherentXBar
|
||||||
children=badaddr_responder
|
children=badaddr_responder snoop_filter
|
||||||
clk_domain=system.clk_domain
|
clk_domain=system.clk_domain
|
||||||
default_p_state=UNDEFINED
|
default_p_state=UNDEFINED
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
|
@ -832,7 +832,7 @@ p_state_clk_gate_min=1000
|
||||||
point_of_coherency=true
|
point_of_coherency=true
|
||||||
power_model=Null
|
power_model=Null
|
||||||
response_latency=2
|
response_latency=2
|
||||||
snoop_filter=Null
|
snoop_filter=system.membus.snoop_filter
|
||||||
snoop_response_latency=4
|
snoop_response_latency=4
|
||||||
system=system
|
system=system
|
||||||
use_default_range=false
|
use_default_range=false
|
||||||
|
@ -864,29 +864,36 @@ update_data=false
|
||||||
warn_access=
|
warn_access=
|
||||||
pio=system.membus.default
|
pio=system.membus.default
|
||||||
|
|
||||||
|
[system.membus.snoop_filter]
|
||||||
|
type=SnoopFilter
|
||||||
|
eventq_index=0
|
||||||
|
lookup_latency=1
|
||||||
|
max_capacity=8388608
|
||||||
|
system=system
|
||||||
|
|
||||||
[system.physmem]
|
[system.physmem]
|
||||||
type=DRAMCtrl
|
type=DRAMCtrl
|
||||||
IDD0=0.075000
|
IDD0=0.055000
|
||||||
IDD02=0.000000
|
IDD02=0.000000
|
||||||
IDD2N=0.050000
|
IDD2N=0.032000
|
||||||
IDD2N2=0.000000
|
IDD2N2=0.000000
|
||||||
IDD2P0=0.000000
|
IDD2P0=0.000000
|
||||||
IDD2P02=0.000000
|
IDD2P02=0.000000
|
||||||
IDD2P1=0.000000
|
IDD2P1=0.032000
|
||||||
IDD2P12=0.000000
|
IDD2P12=0.000000
|
||||||
IDD3N=0.057000
|
IDD3N=0.038000
|
||||||
IDD3N2=0.000000
|
IDD3N2=0.000000
|
||||||
IDD3P0=0.000000
|
IDD3P0=0.000000
|
||||||
IDD3P02=0.000000
|
IDD3P02=0.000000
|
||||||
IDD3P1=0.000000
|
IDD3P1=0.038000
|
||||||
IDD3P12=0.000000
|
IDD3P12=0.000000
|
||||||
IDD4R=0.187000
|
IDD4R=0.157000
|
||||||
IDD4R2=0.000000
|
IDD4R2=0.000000
|
||||||
IDD4W=0.165000
|
IDD4W=0.125000
|
||||||
IDD4W2=0.000000
|
IDD4W2=0.000000
|
||||||
IDD5=0.220000
|
IDD5=0.235000
|
||||||
IDD52=0.000000
|
IDD52=0.000000
|
||||||
IDD6=0.000000
|
IDD6=0.020000
|
||||||
IDD62=0.000000
|
IDD62=0.000000
|
||||||
VDD=1.500000
|
VDD=1.500000
|
||||||
VDD2=0.000000
|
VDD2=0.000000
|
||||||
|
@ -906,6 +913,7 @@ devices_per_rank=8
|
||||||
dll=true
|
dll=true
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
in_addr_map=true
|
in_addr_map=true
|
||||||
|
kvm_map=true
|
||||||
max_accesses_per_row=16
|
max_accesses_per_row=16
|
||||||
mem_sched_policy=frfcfs
|
mem_sched_policy=frfcfs
|
||||||
min_writes_per_switch=16
|
min_writes_per_switch=16
|
||||||
|
@ -915,7 +923,7 @@ p_state_clk_gate_max=1000000000000
|
||||||
p_state_clk_gate_min=1000
|
p_state_clk_gate_min=1000
|
||||||
page_policy=open_adaptive
|
page_policy=open_adaptive
|
||||||
power_model=Null
|
power_model=Null
|
||||||
range=0:134217727
|
range=0:134217727:0:0:0:0
|
||||||
ranks_per_channel=2
|
ranks_per_channel=2
|
||||||
read_buffer_size=32
|
read_buffer_size=32
|
||||||
static_backend_latency=10000
|
static_backend_latency=10000
|
||||||
|
@ -937,9 +945,9 @@ tRTW=2500
|
||||||
tWR=15000
|
tWR=15000
|
||||||
tWTR=7500
|
tWTR=7500
|
||||||
tXAW=30000
|
tXAW=30000
|
||||||
tXP=0
|
tXP=6000
|
||||||
tXPDLL=0
|
tXPDLL=0
|
||||||
tXS=0
|
tXS=270000
|
||||||
tXSDLL=0
|
tXSDLL=0
|
||||||
write_buffer_size=64
|
write_buffer_size=64
|
||||||
write_high_thresh_perc=85
|
write_high_thresh_perc=85
|
||||||
|
|
|
@ -3,13 +3,13 @@ Redirecting stderr to build/ALPHA/tests/opt/long/fs/10.linux-boot/alpha/linux/ts
|
||||||
gem5 Simulator System. http://gem5.org
|
gem5 Simulator System. http://gem5.org
|
||||||
gem5 is copyrighted software; use the --copyright option for details.
|
gem5 is copyrighted software; use the --copyright option for details.
|
||||||
|
|
||||||
gem5 compiled Jul 19 2016 12:23:51
|
gem5 compiled Oct 11 2016 00:00:58
|
||||||
gem5 started Jul 19 2016 12:24:28
|
gem5 started Oct 13 2016 20:19:44
|
||||||
gem5 executing on e108600-lin, pid 39623
|
gem5 executing on e108600-lin, pid 28053
|
||||||
command line: /work/curdun01/gem5-external.hg/build/ALPHA/gem5.opt -d build/ALPHA/tests/opt/long/fs/10.linux-boot/alpha/linux/tsunami-o3 -re /work/curdun01/gem5-external.hg/tests/testing/../run.py long/fs/10.linux-boot/alpha/linux/tsunami-o3
|
command line: /work/curdun01/gem5-external.hg/build/ALPHA/gem5.opt -d build/ALPHA/tests/opt/long/fs/10.linux-boot/alpha/linux/tsunami-o3 -re /work/curdun01/gem5-external.hg/tests/testing/../run.py long/fs/10.linux-boot/alpha/linux/tsunami-o3
|
||||||
|
|
||||||
Global frequency set at 1000000000000 ticks per second
|
Global frequency set at 1000000000000 ticks per second
|
||||||
info: kernel located at: /arm/projectscratch/randd/systems/dist/binaries/vmlinux
|
info: kernel located at: /arm/projectscratch/randd/systems/dist/binaries/vmlinux
|
||||||
0: system.tsunami.io.rtc: Real-time clock set to Thu Jan 1 00:00:00 2009
|
0: system.tsunami.io.rtc: Real-time clock set to Thu Jan 1 00:00:00 2009
|
||||||
info: Entering event queue @ 0. Starting simulation...
|
info: Entering event queue @ 0. Starting simulation...
|
||||||
Exiting @ tick 1876794488000 because m5_exit instruction encountered
|
Exiting @ tick 1865011607500 because m5_exit instruction encountered
|
||||||
|
|
File diff suppressed because it is too large
Load diff
|
@ -24,7 +24,7 @@ M5 console: m5AlphaAccess @ 0xFFFFFD0200000000
|
||||||
memcluster 1, usage 0, start 392, end 16384
|
memcluster 1, usage 0, start 392, end 16384
|
||||||
freeing pages 1069:16384
|
freeing pages 1069:16384
|
||||||
reserving pages 1069:1070
|
reserving pages 1069:1070
|
||||||
4096K Bcache detected; load hit latency 30 cycles, load miss latency 255 cycles
|
4096K Bcache detected; load hit latency 30 cycles, load miss latency 167 cycles
|
||||||
SMP: 1 CPUs probed -- cpu_present_mask = 1
|
SMP: 1 CPUs probed -- cpu_present_mask = 1
|
||||||
Built 1 zonelists
|
Built 1 zonelists
|
||||||
Kernel command line: root=/dev/hda1 console=ttyS0
|
Kernel command line: root=/dev/hda1 console=ttyS0
|
||||||
|
|
|
@ -36,7 +36,7 @@ load_addr_mask=268435455
|
||||||
load_offset=2147483648
|
load_offset=2147483648
|
||||||
machine_type=VExpress_EMM
|
machine_type=VExpress_EMM
|
||||||
mem_mode=timing
|
mem_mode=timing
|
||||||
mem_ranges=2147483648:2415919103
|
mem_ranges=2147483648:2415919103:0:0:0:0
|
||||||
memories=system.physmem system.realview.nvmem system.realview.vram
|
memories=system.physmem system.realview.nvmem system.realview.vram
|
||||||
mmap_using_noreserve=false
|
mmap_using_noreserve=false
|
||||||
multi_proc=true
|
multi_proc=true
|
||||||
|
@ -73,7 +73,7 @@ p_state_clk_gate_bins=20
|
||||||
p_state_clk_gate_max=1000000000000
|
p_state_clk_gate_max=1000000000000
|
||||||
p_state_clk_gate_min=1000
|
p_state_clk_gate_min=1000
|
||||||
power_model=Null
|
power_model=Null
|
||||||
ranges=788529152:805306367 721420288:725614591 805306368:1073741823 1073741824:1610612735 402653184:469762047 469762048:536870911
|
ranges=788529152:805306367:0:0:0:0 721420288:725614591:0:0:0:0 805306368:1073741823:0:0:0:0 1073741824:1610612735:0:0:0:0 402653184:469762047:0:0:0:0 469762048:536870911:0:0:0:0
|
||||||
req_size=16
|
req_size=16
|
||||||
resp_size=16
|
resp_size=16
|
||||||
master=system.iobus.slave[0]
|
master=system.iobus.slave[0]
|
||||||
|
@ -208,7 +208,7 @@ useIndirect=true
|
||||||
[system.cpu0.dcache]
|
[system.cpu0.dcache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=2
|
assoc=2
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -688,7 +688,7 @@ opClass=InstPrefetch
|
||||||
[system.cpu0.icache]
|
[system.cpu0.icache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=2
|
assoc=2
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -748,7 +748,7 @@ id_aa64isar0_el1=0
|
||||||
id_aa64isar1_el1=0
|
id_aa64isar1_el1=0
|
||||||
id_aa64mmfr0_el1=15728642
|
id_aa64mmfr0_el1=15728642
|
||||||
id_aa64mmfr1_el1=0
|
id_aa64mmfr1_el1=0
|
||||||
id_aa64pfr0_el1=17
|
id_aa64pfr0_el1=34
|
||||||
id_aa64pfr1_el1=0
|
id_aa64pfr1_el1=0
|
||||||
id_isar0=34607377
|
id_isar0=34607377
|
||||||
id_isar1=34677009
|
id_isar1=34677009
|
||||||
|
@ -820,7 +820,7 @@ port=system.cpu0.toL2Bus.slave[2]
|
||||||
[system.cpu0.l2cache]
|
[system.cpu0.l2cache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=prefetcher tags
|
children=prefetcher tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=16
|
assoc=16
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_excl
|
clusivity=mostly_excl
|
||||||
|
@ -1024,7 +1024,7 @@ useIndirect=true
|
||||||
[system.cpu1.dcache]
|
[system.cpu1.dcache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=2
|
assoc=2
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -1504,7 +1504,7 @@ opClass=InstPrefetch
|
||||||
[system.cpu1.icache]
|
[system.cpu1.icache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=2
|
assoc=2
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -1564,7 +1564,7 @@ id_aa64isar0_el1=0
|
||||||
id_aa64isar1_el1=0
|
id_aa64isar1_el1=0
|
||||||
id_aa64mmfr0_el1=15728642
|
id_aa64mmfr0_el1=15728642
|
||||||
id_aa64mmfr1_el1=0
|
id_aa64mmfr1_el1=0
|
||||||
id_aa64pfr0_el1=17
|
id_aa64pfr0_el1=34
|
||||||
id_aa64pfr1_el1=0
|
id_aa64pfr1_el1=0
|
||||||
id_isar0=34607377
|
id_isar0=34607377
|
||||||
id_isar1=34677009
|
id_isar1=34677009
|
||||||
|
@ -1636,7 +1636,7 @@ port=system.cpu1.toL2Bus.slave[2]
|
||||||
[system.cpu1.l2cache]
|
[system.cpu1.l2cache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=prefetcher tags
|
children=prefetcher tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=16
|
assoc=16
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_excl
|
clusivity=mostly_excl
|
||||||
|
@ -1783,7 +1783,7 @@ slave=system.bridge.master system.realview.clcd.dma system.realview.cf_ctrl.dma
|
||||||
[system.iocache]
|
[system.iocache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=2147483648:2415919103
|
addr_ranges=2147483648:2415919103:0:0:0:0
|
||||||
assoc=8
|
assoc=8
|
||||||
clk_domain=system.clk_domain
|
clk_domain=system.clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -1829,7 +1829,7 @@ size=1024
|
||||||
[system.l2c]
|
[system.l2c]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=8
|
assoc=8
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -1927,27 +1927,27 @@ system=system
|
||||||
|
|
||||||
[system.physmem]
|
[system.physmem]
|
||||||
type=DRAMCtrl
|
type=DRAMCtrl
|
||||||
IDD0=0.075000
|
IDD0=0.055000
|
||||||
IDD02=0.000000
|
IDD02=0.000000
|
||||||
IDD2N=0.050000
|
IDD2N=0.032000
|
||||||
IDD2N2=0.000000
|
IDD2N2=0.000000
|
||||||
IDD2P0=0.000000
|
IDD2P0=0.000000
|
||||||
IDD2P02=0.000000
|
IDD2P02=0.000000
|
||||||
IDD2P1=0.000000
|
IDD2P1=0.032000
|
||||||
IDD2P12=0.000000
|
IDD2P12=0.000000
|
||||||
IDD3N=0.057000
|
IDD3N=0.038000
|
||||||
IDD3N2=0.000000
|
IDD3N2=0.000000
|
||||||
IDD3P0=0.000000
|
IDD3P0=0.000000
|
||||||
IDD3P02=0.000000
|
IDD3P02=0.000000
|
||||||
IDD3P1=0.000000
|
IDD3P1=0.038000
|
||||||
IDD3P12=0.000000
|
IDD3P12=0.000000
|
||||||
IDD4R=0.187000
|
IDD4R=0.157000
|
||||||
IDD4R2=0.000000
|
IDD4R2=0.000000
|
||||||
IDD4W=0.165000
|
IDD4W=0.125000
|
||||||
IDD4W2=0.000000
|
IDD4W2=0.000000
|
||||||
IDD5=0.220000
|
IDD5=0.235000
|
||||||
IDD52=0.000000
|
IDD52=0.000000
|
||||||
IDD6=0.000000
|
IDD6=0.020000
|
||||||
IDD62=0.000000
|
IDD62=0.000000
|
||||||
VDD=1.500000
|
VDD=1.500000
|
||||||
VDD2=0.000000
|
VDD2=0.000000
|
||||||
|
@ -1967,6 +1967,7 @@ devices_per_rank=8
|
||||||
dll=true
|
dll=true
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
in_addr_map=true
|
in_addr_map=true
|
||||||
|
kvm_map=true
|
||||||
max_accesses_per_row=16
|
max_accesses_per_row=16
|
||||||
mem_sched_policy=frfcfs
|
mem_sched_policy=frfcfs
|
||||||
min_writes_per_switch=16
|
min_writes_per_switch=16
|
||||||
|
@ -1976,7 +1977,7 @@ p_state_clk_gate_max=1000000000000
|
||||||
p_state_clk_gate_min=1000
|
p_state_clk_gate_min=1000
|
||||||
page_policy=open_adaptive
|
page_policy=open_adaptive
|
||||||
power_model=Null
|
power_model=Null
|
||||||
range=2147483648:2415919103
|
range=2147483648:2415919103:0:0:0:0
|
||||||
ranks_per_channel=2
|
ranks_per_channel=2
|
||||||
read_buffer_size=32
|
read_buffer_size=32
|
||||||
static_backend_latency=10000
|
static_backend_latency=10000
|
||||||
|
@ -1998,9 +1999,9 @@ tRTW=2500
|
||||||
tWR=15000
|
tWR=15000
|
||||||
tWTR=7500
|
tWTR=7500
|
||||||
tXAW=30000
|
tXAW=30000
|
||||||
tXP=0
|
tXP=6000
|
||||||
tXPDLL=0
|
tXPDLL=0
|
||||||
tXS=0
|
tXS=270000
|
||||||
tXSDLL=0
|
tXSDLL=0
|
||||||
write_buffer_size=64
|
write_buffer_size=64
|
||||||
write_high_thresh_perc=85
|
write_high_thresh_perc=85
|
||||||
|
@ -2353,7 +2354,7 @@ default_p_state=UNDEFINED
|
||||||
dist_addr=738201600
|
dist_addr=738201600
|
||||||
dist_pio_delay=10000
|
dist_pio_delay=10000
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
gem5_extensions=true
|
gem5_extensions=false
|
||||||
int_latency=10000
|
int_latency=10000
|
||||||
it_lines=128
|
it_lines=128
|
||||||
p_state_clk_gate_bins=20
|
p_state_clk_gate_bins=20
|
||||||
|
@ -2670,6 +2671,7 @@ conf_table_reported=false
|
||||||
default_p_state=UNDEFINED
|
default_p_state=UNDEFINED
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
in_addr_map=true
|
in_addr_map=true
|
||||||
|
kvm_map=true
|
||||||
latency=30000
|
latency=30000
|
||||||
latency_var=0
|
latency_var=0
|
||||||
null=false
|
null=false
|
||||||
|
@ -2677,7 +2679,7 @@ p_state_clk_gate_bins=20
|
||||||
p_state_clk_gate_max=1000000000000
|
p_state_clk_gate_max=1000000000000
|
||||||
p_state_clk_gate_min=1000
|
p_state_clk_gate_min=1000
|
||||||
power_model=Null
|
power_model=Null
|
||||||
range=0:67108863
|
range=0:67108863:0:0:0:0
|
||||||
port=system.membus.master[1]
|
port=system.membus.master[1]
|
||||||
|
|
||||||
[system.realview.pci_host]
|
[system.realview.pci_host]
|
||||||
|
@ -2908,6 +2910,7 @@ conf_table_reported=false
|
||||||
default_p_state=UNDEFINED
|
default_p_state=UNDEFINED
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
in_addr_map=true
|
in_addr_map=true
|
||||||
|
kvm_map=true
|
||||||
latency=30000
|
latency=30000
|
||||||
latency_var=0
|
latency_var=0
|
||||||
null=false
|
null=false
|
||||||
|
@ -2915,7 +2918,7 @@ p_state_clk_gate_bins=20
|
||||||
p_state_clk_gate_max=1000000000000
|
p_state_clk_gate_max=1000000000000
|
||||||
p_state_clk_gate_min=1000
|
p_state_clk_gate_min=1000
|
||||||
power_model=Null
|
power_model=Null
|
||||||
range=402653184:436207615
|
range=402653184:436207615:0:0:0:0
|
||||||
port=system.iobus.master[11]
|
port=system.iobus.master[11]
|
||||||
|
|
||||||
[system.realview.watchdog_fake]
|
[system.realview.watchdog_fake]
|
||||||
|
|
|
@ -3,9 +3,9 @@ Redirecting stderr to build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realvi
|
||||||
gem5 Simulator System. http://gem5.org
|
gem5 Simulator System. http://gem5.org
|
||||||
gem5 is copyrighted software; use the --copyright option for details.
|
gem5 is copyrighted software; use the --copyright option for details.
|
||||||
|
|
||||||
gem5 compiled Jul 21 2016 14:37:41
|
gem5 compiled Oct 11 2016 00:00:58
|
||||||
gem5 started Jul 21 2016 14:42:06
|
gem5 started Oct 13 2016 20:42:59
|
||||||
gem5 executing on e108600-lin, pid 23137
|
gem5 executing on e108600-lin, pid 17317
|
||||||
command line: /work/curdun01/gem5-external.hg/build/ARM/gem5.opt -d build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realview-minor-dual -re /work/curdun01/gem5-external.hg/tests/testing/../run.py long/fs/10.linux-boot/arm/linux/realview-minor-dual
|
command line: /work/curdun01/gem5-external.hg/build/ARM/gem5.opt -d build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realview-minor-dual -re /work/curdun01/gem5-external.hg/tests/testing/../run.py long/fs/10.linux-boot/arm/linux/realview-minor-dual
|
||||||
|
|
||||||
Global frequency set at 1000000000000 ticks per second
|
Global frequency set at 1000000000000 ticks per second
|
||||||
|
@ -29,4 +29,4 @@ info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
||||||
info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
||||||
info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
||||||
info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
||||||
Exiting @ tick 2647778082500 because m5_exit instruction encountered
|
Exiting @ tick 2848926718000 because m5_exit instruction encountered
|
||||||
|
|
File diff suppressed because it is too large
Load diff
|
@ -36,7 +36,7 @@ load_addr_mask=268435455
|
||||||
load_offset=2147483648
|
load_offset=2147483648
|
||||||
machine_type=VExpress_EMM
|
machine_type=VExpress_EMM
|
||||||
mem_mode=timing
|
mem_mode=timing
|
||||||
mem_ranges=2147483648:2415919103
|
mem_ranges=2147483648:2415919103:0:0:0:0
|
||||||
memories=system.physmem system.realview.nvmem system.realview.vram
|
memories=system.physmem system.realview.nvmem system.realview.vram
|
||||||
mmap_using_noreserve=false
|
mmap_using_noreserve=false
|
||||||
multi_proc=true
|
multi_proc=true
|
||||||
|
@ -73,7 +73,7 @@ p_state_clk_gate_bins=20
|
||||||
p_state_clk_gate_max=1000000000000
|
p_state_clk_gate_max=1000000000000
|
||||||
p_state_clk_gate_min=1000
|
p_state_clk_gate_min=1000
|
||||||
power_model=Null
|
power_model=Null
|
||||||
ranges=788529152:805306367 721420288:725614591 805306368:1073741823 1073741824:1610612735 402653184:469762047 469762048:536870911
|
ranges=788529152:805306367:0:0:0:0 721420288:725614591:0:0:0:0 805306368:1073741823:0:0:0:0 1073741824:1610612735:0:0:0:0 402653184:469762047:0:0:0:0 469762048:536870911:0:0:0:0
|
||||||
req_size=16
|
req_size=16
|
||||||
resp_size=16
|
resp_size=16
|
||||||
master=system.iobus.slave[0]
|
master=system.iobus.slave[0]
|
||||||
|
@ -208,7 +208,7 @@ useIndirect=true
|
||||||
[system.cpu.dcache]
|
[system.cpu.dcache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=4
|
assoc=4
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -688,7 +688,7 @@ opClass=InstPrefetch
|
||||||
[system.cpu.icache]
|
[system.cpu.icache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=1
|
assoc=1
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -748,7 +748,7 @@ id_aa64isar0_el1=0
|
||||||
id_aa64isar1_el1=0
|
id_aa64isar1_el1=0
|
||||||
id_aa64mmfr0_el1=15728642
|
id_aa64mmfr0_el1=15728642
|
||||||
id_aa64mmfr1_el1=0
|
id_aa64mmfr1_el1=0
|
||||||
id_aa64pfr0_el1=17
|
id_aa64pfr0_el1=34
|
||||||
id_aa64pfr1_el1=0
|
id_aa64pfr1_el1=0
|
||||||
id_isar0=34607377
|
id_isar0=34607377
|
||||||
id_isar1=34677009
|
id_isar1=34677009
|
||||||
|
@ -820,7 +820,7 @@ port=system.cpu.toL2Bus.slave[2]
|
||||||
[system.cpu.l2cache]
|
[system.cpu.l2cache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=8
|
assoc=8
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -937,7 +937,7 @@ slave=system.bridge.master system.realview.clcd.dma system.realview.cf_ctrl.dma
|
||||||
[system.iocache]
|
[system.iocache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=2147483648:2415919103
|
addr_ranges=2147483648:2415919103:0:0:0:0
|
||||||
assoc=8
|
assoc=8
|
||||||
clk_domain=system.clk_domain
|
clk_domain=system.clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -982,7 +982,7 @@ size=1024
|
||||||
|
|
||||||
[system.membus]
|
[system.membus]
|
||||||
type=CoherentXBar
|
type=CoherentXBar
|
||||||
children=badaddr_responder
|
children=badaddr_responder snoop_filter
|
||||||
clk_domain=system.clk_domain
|
clk_domain=system.clk_domain
|
||||||
default_p_state=UNDEFINED
|
default_p_state=UNDEFINED
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
|
@ -994,7 +994,7 @@ p_state_clk_gate_min=1000
|
||||||
point_of_coherency=true
|
point_of_coherency=true
|
||||||
power_model=Null
|
power_model=Null
|
||||||
response_latency=2
|
response_latency=2
|
||||||
snoop_filter=Null
|
snoop_filter=system.membus.snoop_filter
|
||||||
snoop_response_latency=4
|
snoop_response_latency=4
|
||||||
system=system
|
system=system
|
||||||
use_default_range=false
|
use_default_range=false
|
||||||
|
@ -1026,29 +1026,36 @@ update_data=false
|
||||||
warn_access=warn
|
warn_access=warn
|
||||||
pio=system.membus.default
|
pio=system.membus.default
|
||||||
|
|
||||||
|
[system.membus.snoop_filter]
|
||||||
|
type=SnoopFilter
|
||||||
|
eventq_index=0
|
||||||
|
lookup_latency=1
|
||||||
|
max_capacity=8388608
|
||||||
|
system=system
|
||||||
|
|
||||||
[system.physmem]
|
[system.physmem]
|
||||||
type=DRAMCtrl
|
type=DRAMCtrl
|
||||||
IDD0=0.075000
|
IDD0=0.055000
|
||||||
IDD02=0.000000
|
IDD02=0.000000
|
||||||
IDD2N=0.050000
|
IDD2N=0.032000
|
||||||
IDD2N2=0.000000
|
IDD2N2=0.000000
|
||||||
IDD2P0=0.000000
|
IDD2P0=0.000000
|
||||||
IDD2P02=0.000000
|
IDD2P02=0.000000
|
||||||
IDD2P1=0.000000
|
IDD2P1=0.032000
|
||||||
IDD2P12=0.000000
|
IDD2P12=0.000000
|
||||||
IDD3N=0.057000
|
IDD3N=0.038000
|
||||||
IDD3N2=0.000000
|
IDD3N2=0.000000
|
||||||
IDD3P0=0.000000
|
IDD3P0=0.000000
|
||||||
IDD3P02=0.000000
|
IDD3P02=0.000000
|
||||||
IDD3P1=0.000000
|
IDD3P1=0.038000
|
||||||
IDD3P12=0.000000
|
IDD3P12=0.000000
|
||||||
IDD4R=0.187000
|
IDD4R=0.157000
|
||||||
IDD4R2=0.000000
|
IDD4R2=0.000000
|
||||||
IDD4W=0.165000
|
IDD4W=0.125000
|
||||||
IDD4W2=0.000000
|
IDD4W2=0.000000
|
||||||
IDD5=0.220000
|
IDD5=0.235000
|
||||||
IDD52=0.000000
|
IDD52=0.000000
|
||||||
IDD6=0.000000
|
IDD6=0.020000
|
||||||
IDD62=0.000000
|
IDD62=0.000000
|
||||||
VDD=1.500000
|
VDD=1.500000
|
||||||
VDD2=0.000000
|
VDD2=0.000000
|
||||||
|
@ -1068,6 +1075,7 @@ devices_per_rank=8
|
||||||
dll=true
|
dll=true
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
in_addr_map=true
|
in_addr_map=true
|
||||||
|
kvm_map=true
|
||||||
max_accesses_per_row=16
|
max_accesses_per_row=16
|
||||||
mem_sched_policy=frfcfs
|
mem_sched_policy=frfcfs
|
||||||
min_writes_per_switch=16
|
min_writes_per_switch=16
|
||||||
|
@ -1077,7 +1085,7 @@ p_state_clk_gate_max=1000000000000
|
||||||
p_state_clk_gate_min=1000
|
p_state_clk_gate_min=1000
|
||||||
page_policy=open_adaptive
|
page_policy=open_adaptive
|
||||||
power_model=Null
|
power_model=Null
|
||||||
range=2147483648:2415919103
|
range=2147483648:2415919103:0:0:0:0
|
||||||
ranks_per_channel=2
|
ranks_per_channel=2
|
||||||
read_buffer_size=32
|
read_buffer_size=32
|
||||||
static_backend_latency=10000
|
static_backend_latency=10000
|
||||||
|
@ -1099,9 +1107,9 @@ tRTW=2500
|
||||||
tWR=15000
|
tWR=15000
|
||||||
tWTR=7500
|
tWTR=7500
|
||||||
tXAW=30000
|
tXAW=30000
|
||||||
tXP=0
|
tXP=6000
|
||||||
tXPDLL=0
|
tXPDLL=0
|
||||||
tXS=0
|
tXS=270000
|
||||||
tXSDLL=0
|
tXSDLL=0
|
||||||
write_buffer_size=64
|
write_buffer_size=64
|
||||||
write_high_thresh_perc=85
|
write_high_thresh_perc=85
|
||||||
|
@ -1454,7 +1462,7 @@ default_p_state=UNDEFINED
|
||||||
dist_addr=738201600
|
dist_addr=738201600
|
||||||
dist_pio_delay=10000
|
dist_pio_delay=10000
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
gem5_extensions=true
|
gem5_extensions=false
|
||||||
int_latency=10000
|
int_latency=10000
|
||||||
it_lines=128
|
it_lines=128
|
||||||
p_state_clk_gate_bins=20
|
p_state_clk_gate_bins=20
|
||||||
|
@ -1771,6 +1779,7 @@ conf_table_reported=false
|
||||||
default_p_state=UNDEFINED
|
default_p_state=UNDEFINED
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
in_addr_map=true
|
in_addr_map=true
|
||||||
|
kvm_map=true
|
||||||
latency=30000
|
latency=30000
|
||||||
latency_var=0
|
latency_var=0
|
||||||
null=false
|
null=false
|
||||||
|
@ -1778,7 +1787,7 @@ p_state_clk_gate_bins=20
|
||||||
p_state_clk_gate_max=1000000000000
|
p_state_clk_gate_max=1000000000000
|
||||||
p_state_clk_gate_min=1000
|
p_state_clk_gate_min=1000
|
||||||
power_model=Null
|
power_model=Null
|
||||||
range=0:67108863
|
range=0:67108863:0:0:0:0
|
||||||
port=system.membus.master[1]
|
port=system.membus.master[1]
|
||||||
|
|
||||||
[system.realview.pci_host]
|
[system.realview.pci_host]
|
||||||
|
@ -2009,6 +2018,7 @@ conf_table_reported=false
|
||||||
default_p_state=UNDEFINED
|
default_p_state=UNDEFINED
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
in_addr_map=true
|
in_addr_map=true
|
||||||
|
kvm_map=true
|
||||||
latency=30000
|
latency=30000
|
||||||
latency_var=0
|
latency_var=0
|
||||||
null=false
|
null=false
|
||||||
|
@ -2016,7 +2026,7 @@ p_state_clk_gate_bins=20
|
||||||
p_state_clk_gate_max=1000000000000
|
p_state_clk_gate_max=1000000000000
|
||||||
p_state_clk_gate_min=1000
|
p_state_clk_gate_min=1000
|
||||||
power_model=Null
|
power_model=Null
|
||||||
range=402653184:436207615
|
range=402653184:436207615:0:0:0:0
|
||||||
port=system.iobus.master[11]
|
port=system.iobus.master[11]
|
||||||
|
|
||||||
[system.realview.watchdog_fake]
|
[system.realview.watchdog_fake]
|
||||||
|
|
|
@ -3,9 +3,9 @@ Redirecting stderr to build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realvi
|
||||||
gem5 Simulator System. http://gem5.org
|
gem5 Simulator System. http://gem5.org
|
||||||
gem5 is copyrighted software; use the --copyright option for details.
|
gem5 is copyrighted software; use the --copyright option for details.
|
||||||
|
|
||||||
gem5 compiled Jul 21 2016 14:37:41
|
gem5 compiled Oct 11 2016 00:00:58
|
||||||
gem5 started Jul 21 2016 14:38:21
|
gem5 started Oct 13 2016 20:53:08
|
||||||
gem5 executing on e108600-lin, pid 23070
|
gem5 executing on e108600-lin, pid 17485
|
||||||
command line: /work/curdun01/gem5-external.hg/build/ARM/gem5.opt -d build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realview-minor -re /work/curdun01/gem5-external.hg/tests/testing/../run.py long/fs/10.linux-boot/arm/linux/realview-minor
|
command line: /work/curdun01/gem5-external.hg/build/ARM/gem5.opt -d build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realview-minor -re /work/curdun01/gem5-external.hg/tests/testing/../run.py long/fs/10.linux-boot/arm/linux/realview-minor
|
||||||
|
|
||||||
Global frequency set at 1000000000000 ticks per second
|
Global frequency set at 1000000000000 ticks per second
|
||||||
|
@ -29,4 +29,4 @@ info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
||||||
info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
||||||
info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
||||||
info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
||||||
Exiting @ tick 2858997339500 because m5_exit instruction encountered
|
Exiting @ tick 2854925996500 because m5_exit instruction encountered
|
||||||
|
|
File diff suppressed because it is too large
Load diff
|
@ -36,7 +36,7 @@ load_addr_mask=268435455
|
||||||
load_offset=2147483648
|
load_offset=2147483648
|
||||||
machine_type=VExpress_EMM
|
machine_type=VExpress_EMM
|
||||||
mem_mode=timing
|
mem_mode=timing
|
||||||
mem_ranges=2147483648:2415919103
|
mem_ranges=2147483648:2415919103:0:0:0:0
|
||||||
memories=system.physmem system.realview.nvmem system.realview.vram
|
memories=system.physmem system.realview.nvmem system.realview.vram
|
||||||
mmap_using_noreserve=false
|
mmap_using_noreserve=false
|
||||||
multi_proc=true
|
multi_proc=true
|
||||||
|
@ -73,7 +73,7 @@ p_state_clk_gate_bins=20
|
||||||
p_state_clk_gate_max=1000000000000
|
p_state_clk_gate_max=1000000000000
|
||||||
p_state_clk_gate_min=1000
|
p_state_clk_gate_min=1000
|
||||||
power_model=Null
|
power_model=Null
|
||||||
ranges=788529152:805306367 721420288:725614591 805306368:1073741823 1073741824:1610612735 402653184:469762047 469762048:536870911
|
ranges=788529152:805306367:0:0:0:0 721420288:725614591:0:0:0:0 805306368:1073741823:0:0:0:0 1073741824:1610612735:0:0:0:0 402653184:469762047:0:0:0:0 469762048:536870911:0:0:0:0
|
||||||
req_size=16
|
req_size=16
|
||||||
resp_size=16
|
resp_size=16
|
||||||
master=system.iobus.slave[0]
|
master=system.iobus.slave[0]
|
||||||
|
@ -229,7 +229,7 @@ useIndirect=true
|
||||||
[system.cpu0.dcache]
|
[system.cpu0.dcache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=2
|
assoc=2
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -591,7 +591,7 @@ pipelined=true
|
||||||
[system.cpu0.icache]
|
[system.cpu0.icache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=2
|
assoc=2
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -723,7 +723,7 @@ port=system.cpu0.toL2Bus.slave[2]
|
||||||
[system.cpu0.l2cache]
|
[system.cpu0.l2cache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=prefetcher tags
|
children=prefetcher tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=16
|
assoc=16
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_excl
|
clusivity=mostly_excl
|
||||||
|
@ -948,7 +948,7 @@ useIndirect=true
|
||||||
[system.cpu1.dcache]
|
[system.cpu1.dcache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=2
|
assoc=2
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -1310,7 +1310,7 @@ pipelined=true
|
||||||
[system.cpu1.icache]
|
[system.cpu1.icache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=2
|
assoc=2
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -1442,7 +1442,7 @@ port=system.cpu1.toL2Bus.slave[2]
|
||||||
[system.cpu1.l2cache]
|
[system.cpu1.l2cache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=prefetcher tags
|
children=prefetcher tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=16
|
assoc=16
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_excl
|
clusivity=mostly_excl
|
||||||
|
@ -1589,7 +1589,7 @@ slave=system.bridge.master system.realview.clcd.dma system.realview.cf_ctrl.dma
|
||||||
[system.iocache]
|
[system.iocache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=2147483648:2415919103
|
addr_ranges=2147483648:2415919103:0:0:0:0
|
||||||
assoc=8
|
assoc=8
|
||||||
clk_domain=system.clk_domain
|
clk_domain=system.clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -1635,7 +1635,7 @@ size=1024
|
||||||
[system.l2c]
|
[system.l2c]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=8
|
assoc=8
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -1733,27 +1733,27 @@ system=system
|
||||||
|
|
||||||
[system.physmem]
|
[system.physmem]
|
||||||
type=DRAMCtrl
|
type=DRAMCtrl
|
||||||
IDD0=0.075000
|
IDD0=0.055000
|
||||||
IDD02=0.000000
|
IDD02=0.000000
|
||||||
IDD2N=0.050000
|
IDD2N=0.032000
|
||||||
IDD2N2=0.000000
|
IDD2N2=0.000000
|
||||||
IDD2P0=0.000000
|
IDD2P0=0.000000
|
||||||
IDD2P02=0.000000
|
IDD2P02=0.000000
|
||||||
IDD2P1=0.000000
|
IDD2P1=0.032000
|
||||||
IDD2P12=0.000000
|
IDD2P12=0.000000
|
||||||
IDD3N=0.057000
|
IDD3N=0.038000
|
||||||
IDD3N2=0.000000
|
IDD3N2=0.000000
|
||||||
IDD3P0=0.000000
|
IDD3P0=0.000000
|
||||||
IDD3P02=0.000000
|
IDD3P02=0.000000
|
||||||
IDD3P1=0.000000
|
IDD3P1=0.038000
|
||||||
IDD3P12=0.000000
|
IDD3P12=0.000000
|
||||||
IDD4R=0.187000
|
IDD4R=0.157000
|
||||||
IDD4R2=0.000000
|
IDD4R2=0.000000
|
||||||
IDD4W=0.165000
|
IDD4W=0.125000
|
||||||
IDD4W2=0.000000
|
IDD4W2=0.000000
|
||||||
IDD5=0.220000
|
IDD5=0.235000
|
||||||
IDD52=0.000000
|
IDD52=0.000000
|
||||||
IDD6=0.000000
|
IDD6=0.020000
|
||||||
IDD62=0.000000
|
IDD62=0.000000
|
||||||
VDD=1.500000
|
VDD=1.500000
|
||||||
VDD2=0.000000
|
VDD2=0.000000
|
||||||
|
@ -1773,6 +1773,7 @@ devices_per_rank=8
|
||||||
dll=true
|
dll=true
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
in_addr_map=true
|
in_addr_map=true
|
||||||
|
kvm_map=true
|
||||||
max_accesses_per_row=16
|
max_accesses_per_row=16
|
||||||
mem_sched_policy=frfcfs
|
mem_sched_policy=frfcfs
|
||||||
min_writes_per_switch=16
|
min_writes_per_switch=16
|
||||||
|
@ -1782,7 +1783,7 @@ p_state_clk_gate_max=1000000000000
|
||||||
p_state_clk_gate_min=1000
|
p_state_clk_gate_min=1000
|
||||||
page_policy=open_adaptive
|
page_policy=open_adaptive
|
||||||
power_model=Null
|
power_model=Null
|
||||||
range=2147483648:2415919103
|
range=2147483648:2415919103:0:0:0:0
|
||||||
ranks_per_channel=2
|
ranks_per_channel=2
|
||||||
read_buffer_size=32
|
read_buffer_size=32
|
||||||
static_backend_latency=10000
|
static_backend_latency=10000
|
||||||
|
@ -1804,9 +1805,9 @@ tRTW=2500
|
||||||
tWR=15000
|
tWR=15000
|
||||||
tWTR=7500
|
tWTR=7500
|
||||||
tXAW=30000
|
tXAW=30000
|
||||||
tXP=0
|
tXP=6000
|
||||||
tXPDLL=0
|
tXPDLL=0
|
||||||
tXS=0
|
tXS=270000
|
||||||
tXSDLL=0
|
tXSDLL=0
|
||||||
write_buffer_size=64
|
write_buffer_size=64
|
||||||
write_high_thresh_perc=85
|
write_high_thresh_perc=85
|
||||||
|
@ -2159,7 +2160,7 @@ default_p_state=UNDEFINED
|
||||||
dist_addr=738201600
|
dist_addr=738201600
|
||||||
dist_pio_delay=10000
|
dist_pio_delay=10000
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
gem5_extensions=true
|
gem5_extensions=false
|
||||||
int_latency=10000
|
int_latency=10000
|
||||||
it_lines=128
|
it_lines=128
|
||||||
p_state_clk_gate_bins=20
|
p_state_clk_gate_bins=20
|
||||||
|
@ -2476,6 +2477,7 @@ conf_table_reported=false
|
||||||
default_p_state=UNDEFINED
|
default_p_state=UNDEFINED
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
in_addr_map=true
|
in_addr_map=true
|
||||||
|
kvm_map=true
|
||||||
latency=30000
|
latency=30000
|
||||||
latency_var=0
|
latency_var=0
|
||||||
null=false
|
null=false
|
||||||
|
@ -2483,7 +2485,7 @@ p_state_clk_gate_bins=20
|
||||||
p_state_clk_gate_max=1000000000000
|
p_state_clk_gate_max=1000000000000
|
||||||
p_state_clk_gate_min=1000
|
p_state_clk_gate_min=1000
|
||||||
power_model=Null
|
power_model=Null
|
||||||
range=0:67108863
|
range=0:67108863:0:0:0:0
|
||||||
port=system.membus.master[1]
|
port=system.membus.master[1]
|
||||||
|
|
||||||
[system.realview.pci_host]
|
[system.realview.pci_host]
|
||||||
|
@ -2714,6 +2716,7 @@ conf_table_reported=false
|
||||||
default_p_state=UNDEFINED
|
default_p_state=UNDEFINED
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
in_addr_map=true
|
in_addr_map=true
|
||||||
|
kvm_map=true
|
||||||
latency=30000
|
latency=30000
|
||||||
latency_var=0
|
latency_var=0
|
||||||
null=false
|
null=false
|
||||||
|
@ -2721,7 +2724,7 @@ p_state_clk_gate_bins=20
|
||||||
p_state_clk_gate_max=1000000000000
|
p_state_clk_gate_max=1000000000000
|
||||||
p_state_clk_gate_min=1000
|
p_state_clk_gate_min=1000
|
||||||
power_model=Null
|
power_model=Null
|
||||||
range=402653184:436207615
|
range=402653184:436207615:0:0:0:0
|
||||||
port=system.iobus.master[11]
|
port=system.iobus.master[11]
|
||||||
|
|
||||||
[system.realview.watchdog_fake]
|
[system.realview.watchdog_fake]
|
||||||
|
|
|
@ -35,7 +35,6 @@ warn: CP14 unimplemented crn[1], opc1[0], crm[0], opc2[4]
|
||||||
warn: CP14 unimplemented crn[0], opc1[0], crm[7], opc2[0]
|
warn: CP14 unimplemented crn[0], opc1[0], crm[7], opc2[0]
|
||||||
warn: CP14 unimplemented crn[1], opc1[0], crm[5], opc2[4]
|
warn: CP14 unimplemented crn[1], opc1[0], crm[5], opc2[4]
|
||||||
warn: allocating bonus target for snoop
|
warn: allocating bonus target for snoop
|
||||||
warn: allocating bonus target for snoop
|
|
||||||
warn: Returning zero for read from miscreg pmcr
|
warn: Returning zero for read from miscreg pmcr
|
||||||
warn: Ignoring write to miscreg pmcntenclr
|
warn: Ignoring write to miscreg pmcntenclr
|
||||||
warn: Ignoring write to miscreg pmintenclr
|
warn: Ignoring write to miscreg pmintenclr
|
||||||
|
@ -46,3 +45,4 @@ warn: Ignoring write to miscreg pmintenclr
|
||||||
warn: Ignoring write to miscreg pmovsr
|
warn: Ignoring write to miscreg pmovsr
|
||||||
warn: Ignoring write to miscreg pmcr
|
warn: Ignoring write to miscreg pmcr
|
||||||
warn: instruction 'mcr dcisw' unimplemented
|
warn: instruction 'mcr dcisw' unimplemented
|
||||||
|
warn: CP14 unimplemented crn[3], opc1[5], crm[8], opc2[0]
|
||||||
|
|
|
@ -3,9 +3,9 @@ Redirecting stderr to build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realvi
|
||||||
gem5 Simulator System. http://gem5.org
|
gem5 Simulator System. http://gem5.org
|
||||||
gem5 is copyrighted software; use the --copyright option for details.
|
gem5 is copyrighted software; use the --copyright option for details.
|
||||||
|
|
||||||
gem5 compiled Aug 1 2016 17:10:05
|
gem5 compiled Oct 11 2016 00:00:58
|
||||||
gem5 started Aug 1 2016 17:31:02
|
gem5 started Oct 13 2016 21:00:48
|
||||||
gem5 executing on e108600-lin, pid 12561
|
gem5 executing on e108600-lin, pid 17551
|
||||||
command line: /work/curdun01/gem5-external.hg/build/ARM/gem5.opt -d build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realview-o3-dual -re /work/curdun01/gem5-external.hg/tests/testing/../run.py long/fs/10.linux-boot/arm/linux/realview-o3-dual
|
command line: /work/curdun01/gem5-external.hg/build/ARM/gem5.opt -d build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realview-o3-dual -re /work/curdun01/gem5-external.hg/tests/testing/../run.py long/fs/10.linux-boot/arm/linux/realview-o3-dual
|
||||||
|
|
||||||
Global frequency set at 1000000000000 ticks per second
|
Global frequency set at 1000000000000 ticks per second
|
||||||
|
@ -29,4 +29,4 @@ info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
||||||
info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
||||||
info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
||||||
info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
||||||
Exiting @ tick 2825947406000 because m5_exit instruction encountered
|
Exiting @ tick 2826594924500 because m5_exit instruction encountered
|
||||||
|
|
File diff suppressed because it is too large
Load diff
|
@ -159,9 +159,9 @@ ata1.00: configured for UDMA/33
|
||||||
scsi 0:0:0:0: Direct-Access ATA M5 IDE Disk n/a PQ: 0 ANSI: 5
|
scsi 0:0:0:0: Direct-Access ATA M5 IDE Disk n/a PQ: 0 ANSI: 5
|
||||||
sd 0:0:0:0: [sda] 1048320 512-byte logical blocks: (536 MB/511 MiB)
|
sd 0:0:0:0: [sda] 1048320 512-byte logical blocks: (536 MB/511 MiB)
|
||||||
sd 0:0:0:0: [sda] Write Protect is off
|
sd 0:0:0:0: [sda] Write Protect is off
|
||||||
|
sd 0:0:0:0: Attached scsi generic sg0 type 0
|
||||||
sd 0:0:0:0: [sda] Mode Sense: 00 3a 00 00
|
sd 0:0:0:0: [sda] Mode Sense: 00 3a 00 00
|
||||||
sd 0:0:0:0: [sda] Write cache: disabled, read cache: enabled, doesn't support DPO or FUA
|
sd 0:0:0:0: [sda] Write cache: disabled, read cache: enabled, doesn't support DPO or FUA
|
||||||
sd 0:0:0:0: Attached scsi generic sg0 type 0
|
|
||||||
sda: sda1
|
sda: sda1
|
||||||
sd 0:0:0:0: [sda] Attached SCSI disk
|
sd 0:0:0:0: [sda] Attached SCSI disk
|
||||||
e1000 0000:00:00.0 eth0: (PCI:33MHz:32-bit) 00:90:00:00:00:01
|
e1000 0000:00:00.0 eth0: (PCI:33MHz:32-bit) 00:90:00:00:00:01
|
||||||
|
|
|
@ -36,7 +36,7 @@ load_addr_mask=268435455
|
||||||
load_offset=2147483648
|
load_offset=2147483648
|
||||||
machine_type=VExpress_EMM
|
machine_type=VExpress_EMM
|
||||||
mem_mode=timing
|
mem_mode=timing
|
||||||
mem_ranges=2147483648:2415919103
|
mem_ranges=2147483648:2415919103:0:0:0:0
|
||||||
memories=system.physmem system.realview.nvmem system.realview.vram
|
memories=system.physmem system.realview.nvmem system.realview.vram
|
||||||
mmap_using_noreserve=false
|
mmap_using_noreserve=false
|
||||||
multi_proc=true
|
multi_proc=true
|
||||||
|
@ -73,7 +73,7 @@ p_state_clk_gate_bins=20
|
||||||
p_state_clk_gate_max=1000000000000
|
p_state_clk_gate_max=1000000000000
|
||||||
p_state_clk_gate_min=1000
|
p_state_clk_gate_min=1000
|
||||||
power_model=Null
|
power_model=Null
|
||||||
ranges=788529152:805306367 721420288:725614591 805306368:1073741823 1073741824:1610612735 402653184:469762047 469762048:536870911
|
ranges=788529152:805306367:0:0:0:0 721420288:725614591:0:0:0:0 805306368:1073741823:0:0:0:0 1073741824:1610612735:0:0:0:0 402653184:469762047:0:0:0:0 469762048:536870911:0:0:0:0
|
||||||
req_size=16
|
req_size=16
|
||||||
resp_size=16
|
resp_size=16
|
||||||
master=system.iobus.slave[0]
|
master=system.iobus.slave[0]
|
||||||
|
@ -229,7 +229,7 @@ useIndirect=true
|
||||||
[system.cpu.dcache]
|
[system.cpu.dcache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=4
|
assoc=4
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -591,7 +591,7 @@ pipelined=true
|
||||||
[system.cpu.icache]
|
[system.cpu.icache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=1
|
assoc=1
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -723,7 +723,7 @@ port=system.cpu.toL2Bus.slave[2]
|
||||||
[system.cpu.l2cache]
|
[system.cpu.l2cache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=8
|
assoc=8
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -840,7 +840,7 @@ slave=system.bridge.master system.realview.clcd.dma system.realview.cf_ctrl.dma
|
||||||
[system.iocache]
|
[system.iocache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=2147483648:2415919103
|
addr_ranges=2147483648:2415919103:0:0:0:0
|
||||||
assoc=8
|
assoc=8
|
||||||
clk_domain=system.clk_domain
|
clk_domain=system.clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -885,7 +885,7 @@ size=1024
|
||||||
|
|
||||||
[system.membus]
|
[system.membus]
|
||||||
type=CoherentXBar
|
type=CoherentXBar
|
||||||
children=badaddr_responder
|
children=badaddr_responder snoop_filter
|
||||||
clk_domain=system.clk_domain
|
clk_domain=system.clk_domain
|
||||||
default_p_state=UNDEFINED
|
default_p_state=UNDEFINED
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
|
@ -897,7 +897,7 @@ p_state_clk_gate_min=1000
|
||||||
point_of_coherency=true
|
point_of_coherency=true
|
||||||
power_model=Null
|
power_model=Null
|
||||||
response_latency=2
|
response_latency=2
|
||||||
snoop_filter=Null
|
snoop_filter=system.membus.snoop_filter
|
||||||
snoop_response_latency=4
|
snoop_response_latency=4
|
||||||
system=system
|
system=system
|
||||||
use_default_range=false
|
use_default_range=false
|
||||||
|
@ -929,29 +929,36 @@ update_data=false
|
||||||
warn_access=warn
|
warn_access=warn
|
||||||
pio=system.membus.default
|
pio=system.membus.default
|
||||||
|
|
||||||
|
[system.membus.snoop_filter]
|
||||||
|
type=SnoopFilter
|
||||||
|
eventq_index=0
|
||||||
|
lookup_latency=1
|
||||||
|
max_capacity=8388608
|
||||||
|
system=system
|
||||||
|
|
||||||
[system.physmem]
|
[system.physmem]
|
||||||
type=DRAMCtrl
|
type=DRAMCtrl
|
||||||
IDD0=0.075000
|
IDD0=0.055000
|
||||||
IDD02=0.000000
|
IDD02=0.000000
|
||||||
IDD2N=0.050000
|
IDD2N=0.032000
|
||||||
IDD2N2=0.000000
|
IDD2N2=0.000000
|
||||||
IDD2P0=0.000000
|
IDD2P0=0.000000
|
||||||
IDD2P02=0.000000
|
IDD2P02=0.000000
|
||||||
IDD2P1=0.000000
|
IDD2P1=0.032000
|
||||||
IDD2P12=0.000000
|
IDD2P12=0.000000
|
||||||
IDD3N=0.057000
|
IDD3N=0.038000
|
||||||
IDD3N2=0.000000
|
IDD3N2=0.000000
|
||||||
IDD3P0=0.000000
|
IDD3P0=0.000000
|
||||||
IDD3P02=0.000000
|
IDD3P02=0.000000
|
||||||
IDD3P1=0.000000
|
IDD3P1=0.038000
|
||||||
IDD3P12=0.000000
|
IDD3P12=0.000000
|
||||||
IDD4R=0.187000
|
IDD4R=0.157000
|
||||||
IDD4R2=0.000000
|
IDD4R2=0.000000
|
||||||
IDD4W=0.165000
|
IDD4W=0.125000
|
||||||
IDD4W2=0.000000
|
IDD4W2=0.000000
|
||||||
IDD5=0.220000
|
IDD5=0.235000
|
||||||
IDD52=0.000000
|
IDD52=0.000000
|
||||||
IDD6=0.000000
|
IDD6=0.020000
|
||||||
IDD62=0.000000
|
IDD62=0.000000
|
||||||
VDD=1.500000
|
VDD=1.500000
|
||||||
VDD2=0.000000
|
VDD2=0.000000
|
||||||
|
@ -971,6 +978,7 @@ devices_per_rank=8
|
||||||
dll=true
|
dll=true
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
in_addr_map=true
|
in_addr_map=true
|
||||||
|
kvm_map=true
|
||||||
max_accesses_per_row=16
|
max_accesses_per_row=16
|
||||||
mem_sched_policy=frfcfs
|
mem_sched_policy=frfcfs
|
||||||
min_writes_per_switch=16
|
min_writes_per_switch=16
|
||||||
|
@ -980,7 +988,7 @@ p_state_clk_gate_max=1000000000000
|
||||||
p_state_clk_gate_min=1000
|
p_state_clk_gate_min=1000
|
||||||
page_policy=open_adaptive
|
page_policy=open_adaptive
|
||||||
power_model=Null
|
power_model=Null
|
||||||
range=2147483648:2415919103
|
range=2147483648:2415919103:0:0:0:0
|
||||||
ranks_per_channel=2
|
ranks_per_channel=2
|
||||||
read_buffer_size=32
|
read_buffer_size=32
|
||||||
static_backend_latency=10000
|
static_backend_latency=10000
|
||||||
|
@ -1002,9 +1010,9 @@ tRTW=2500
|
||||||
tWR=15000
|
tWR=15000
|
||||||
tWTR=7500
|
tWTR=7500
|
||||||
tXAW=30000
|
tXAW=30000
|
||||||
tXP=0
|
tXP=6000
|
||||||
tXPDLL=0
|
tXPDLL=0
|
||||||
tXS=0
|
tXS=270000
|
||||||
tXSDLL=0
|
tXSDLL=0
|
||||||
write_buffer_size=64
|
write_buffer_size=64
|
||||||
write_high_thresh_perc=85
|
write_high_thresh_perc=85
|
||||||
|
@ -1357,7 +1365,7 @@ default_p_state=UNDEFINED
|
||||||
dist_addr=738201600
|
dist_addr=738201600
|
||||||
dist_pio_delay=10000
|
dist_pio_delay=10000
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
gem5_extensions=true
|
gem5_extensions=false
|
||||||
int_latency=10000
|
int_latency=10000
|
||||||
it_lines=128
|
it_lines=128
|
||||||
p_state_clk_gate_bins=20
|
p_state_clk_gate_bins=20
|
||||||
|
@ -1674,6 +1682,7 @@ conf_table_reported=false
|
||||||
default_p_state=UNDEFINED
|
default_p_state=UNDEFINED
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
in_addr_map=true
|
in_addr_map=true
|
||||||
|
kvm_map=true
|
||||||
latency=30000
|
latency=30000
|
||||||
latency_var=0
|
latency_var=0
|
||||||
null=false
|
null=false
|
||||||
|
@ -1681,7 +1690,7 @@ p_state_clk_gate_bins=20
|
||||||
p_state_clk_gate_max=1000000000000
|
p_state_clk_gate_max=1000000000000
|
||||||
p_state_clk_gate_min=1000
|
p_state_clk_gate_min=1000
|
||||||
power_model=Null
|
power_model=Null
|
||||||
range=0:67108863
|
range=0:67108863:0:0:0:0
|
||||||
port=system.membus.master[1]
|
port=system.membus.master[1]
|
||||||
|
|
||||||
[system.realview.pci_host]
|
[system.realview.pci_host]
|
||||||
|
@ -1912,6 +1921,7 @@ conf_table_reported=false
|
||||||
default_p_state=UNDEFINED
|
default_p_state=UNDEFINED
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
in_addr_map=true
|
in_addr_map=true
|
||||||
|
kvm_map=true
|
||||||
latency=30000
|
latency=30000
|
||||||
latency_var=0
|
latency_var=0
|
||||||
null=false
|
null=false
|
||||||
|
@ -1919,7 +1929,7 @@ p_state_clk_gate_bins=20
|
||||||
p_state_clk_gate_max=1000000000000
|
p_state_clk_gate_max=1000000000000
|
||||||
p_state_clk_gate_min=1000
|
p_state_clk_gate_min=1000
|
||||||
power_model=Null
|
power_model=Null
|
||||||
range=402653184:436207615
|
range=402653184:436207615:0:0:0:0
|
||||||
port=system.iobus.master[11]
|
port=system.iobus.master[11]
|
||||||
|
|
||||||
[system.realview.watchdog_fake]
|
[system.realview.watchdog_fake]
|
||||||
|
|
|
@ -3,9 +3,9 @@ Redirecting stderr to build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realvi
|
||||||
gem5 Simulator System. http://gem5.org
|
gem5 Simulator System. http://gem5.org
|
||||||
gem5 is copyrighted software; use the --copyright option for details.
|
gem5 is copyrighted software; use the --copyright option for details.
|
||||||
|
|
||||||
gem5 compiled Aug 1 2016 17:10:05
|
gem5 compiled Oct 11 2016 00:00:58
|
||||||
gem5 started Aug 1 2016 17:36:45
|
gem5 started Oct 13 2016 20:43:01
|
||||||
gem5 executing on e108600-lin, pid 13212
|
gem5 executing on e108600-lin, pid 17340
|
||||||
command line: /work/curdun01/gem5-external.hg/build/ARM/gem5.opt -d build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realview-o3 -re /work/curdun01/gem5-external.hg/tests/testing/../run.py long/fs/10.linux-boot/arm/linux/realview-o3
|
command line: /work/curdun01/gem5-external.hg/build/ARM/gem5.opt -d build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realview-o3 -re /work/curdun01/gem5-external.hg/tests/testing/../run.py long/fs/10.linux-boot/arm/linux/realview-o3
|
||||||
|
|
||||||
Global frequency set at 1000000000000 ticks per second
|
Global frequency set at 1000000000000 ticks per second
|
||||||
|
@ -29,4 +29,4 @@ info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
||||||
info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
||||||
info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
||||||
info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0
|
||||||
Exiting @ tick 2832894126500 because m5_exit instruction encountered
|
Exiting @ tick 2829112944500 because m5_exit instruction encountered
|
||||||
|
|
File diff suppressed because it is too large
Load diff
|
@ -36,7 +36,7 @@ load_addr_mask=268435455
|
||||||
load_offset=2147483648
|
load_offset=2147483648
|
||||||
machine_type=VExpress_EMM64
|
machine_type=VExpress_EMM64
|
||||||
mem_mode=timing
|
mem_mode=timing
|
||||||
mem_ranges=2147483648:2415919103
|
mem_ranges=2147483648:2415919103:0:0:0:0
|
||||||
memories=system.physmem system.realview.nvmem system.realview.vram
|
memories=system.physmem system.realview.nvmem system.realview.vram
|
||||||
mmap_using_noreserve=false
|
mmap_using_noreserve=false
|
||||||
multi_proc=true
|
multi_proc=true
|
||||||
|
@ -73,7 +73,7 @@ p_state_clk_gate_bins=20
|
||||||
p_state_clk_gate_max=1000000000000
|
p_state_clk_gate_max=1000000000000
|
||||||
p_state_clk_gate_min=1000
|
p_state_clk_gate_min=1000
|
||||||
power_model=Null
|
power_model=Null
|
||||||
ranges=788529152:805306367 721420288:725614591 805306368:1073741823 1073741824:1610612735 402653184:469762047 469762048:536870911
|
ranges=788529152:805306367:0:0:0:0 721420288:725614591:0:0:0:0 805306368:1073741823:0:0:0:0 1073741824:1610612735:0:0:0:0 402653184:469762047:0:0:0:0 469762048:536870911:0:0:0:0
|
||||||
req_size=16
|
req_size=16
|
||||||
resp_size=16
|
resp_size=16
|
||||||
master=system.iobus.slave[0]
|
master=system.iobus.slave[0]
|
||||||
|
@ -208,7 +208,7 @@ useIndirect=true
|
||||||
[system.cpu0.dcache]
|
[system.cpu0.dcache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=2
|
assoc=2
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -688,7 +688,7 @@ opClass=InstPrefetch
|
||||||
[system.cpu0.icache]
|
[system.cpu0.icache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=2
|
assoc=2
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -748,7 +748,7 @@ id_aa64isar0_el1=0
|
||||||
id_aa64isar1_el1=0
|
id_aa64isar1_el1=0
|
||||||
id_aa64mmfr0_el1=15728642
|
id_aa64mmfr0_el1=15728642
|
||||||
id_aa64mmfr1_el1=0
|
id_aa64mmfr1_el1=0
|
||||||
id_aa64pfr0_el1=17
|
id_aa64pfr0_el1=34
|
||||||
id_aa64pfr1_el1=0
|
id_aa64pfr1_el1=0
|
||||||
id_isar0=34607377
|
id_isar0=34607377
|
||||||
id_isar1=34677009
|
id_isar1=34677009
|
||||||
|
@ -820,7 +820,7 @@ port=system.cpu0.toL2Bus.slave[2]
|
||||||
[system.cpu0.l2cache]
|
[system.cpu0.l2cache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=prefetcher tags
|
children=prefetcher tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=16
|
assoc=16
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_excl
|
clusivity=mostly_excl
|
||||||
|
@ -1024,7 +1024,7 @@ useIndirect=true
|
||||||
[system.cpu1.dcache]
|
[system.cpu1.dcache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=2
|
assoc=2
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -1504,7 +1504,7 @@ opClass=InstPrefetch
|
||||||
[system.cpu1.icache]
|
[system.cpu1.icache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=2
|
assoc=2
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -1564,7 +1564,7 @@ id_aa64isar0_el1=0
|
||||||
id_aa64isar1_el1=0
|
id_aa64isar1_el1=0
|
||||||
id_aa64mmfr0_el1=15728642
|
id_aa64mmfr0_el1=15728642
|
||||||
id_aa64mmfr1_el1=0
|
id_aa64mmfr1_el1=0
|
||||||
id_aa64pfr0_el1=17
|
id_aa64pfr0_el1=34
|
||||||
id_aa64pfr1_el1=0
|
id_aa64pfr1_el1=0
|
||||||
id_isar0=34607377
|
id_isar0=34607377
|
||||||
id_isar1=34677009
|
id_isar1=34677009
|
||||||
|
@ -1636,7 +1636,7 @@ port=system.cpu1.toL2Bus.slave[2]
|
||||||
[system.cpu1.l2cache]
|
[system.cpu1.l2cache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=prefetcher tags
|
children=prefetcher tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=16
|
assoc=16
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_excl
|
clusivity=mostly_excl
|
||||||
|
@ -1783,7 +1783,7 @@ slave=system.bridge.master system.realview.clcd.dma system.realview.cf_ctrl.dma
|
||||||
[system.iocache]
|
[system.iocache]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=2147483648:2415919103
|
addr_ranges=2147483648:2415919103:0:0:0:0
|
||||||
assoc=8
|
assoc=8
|
||||||
clk_domain=system.clk_domain
|
clk_domain=system.clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -1829,7 +1829,7 @@ size=1024
|
||||||
[system.l2c]
|
[system.l2c]
|
||||||
type=Cache
|
type=Cache
|
||||||
children=tags
|
children=tags
|
||||||
addr_ranges=0:18446744073709551615
|
addr_ranges=0:18446744073709551615:0:0:0:0
|
||||||
assoc=8
|
assoc=8
|
||||||
clk_domain=system.cpu_clk_domain
|
clk_domain=system.cpu_clk_domain
|
||||||
clusivity=mostly_incl
|
clusivity=mostly_incl
|
||||||
|
@ -1927,27 +1927,27 @@ system=system
|
||||||
|
|
||||||
[system.physmem]
|
[system.physmem]
|
||||||
type=DRAMCtrl
|
type=DRAMCtrl
|
||||||
IDD0=0.075000
|
IDD0=0.055000
|
||||||
IDD02=0.000000
|
IDD02=0.000000
|
||||||
IDD2N=0.050000
|
IDD2N=0.032000
|
||||||
IDD2N2=0.000000
|
IDD2N2=0.000000
|
||||||
IDD2P0=0.000000
|
IDD2P0=0.000000
|
||||||
IDD2P02=0.000000
|
IDD2P02=0.000000
|
||||||
IDD2P1=0.000000
|
IDD2P1=0.032000
|
||||||
IDD2P12=0.000000
|
IDD2P12=0.000000
|
||||||
IDD3N=0.057000
|
IDD3N=0.038000
|
||||||
IDD3N2=0.000000
|
IDD3N2=0.000000
|
||||||
IDD3P0=0.000000
|
IDD3P0=0.000000
|
||||||
IDD3P02=0.000000
|
IDD3P02=0.000000
|
||||||
IDD3P1=0.000000
|
IDD3P1=0.038000
|
||||||
IDD3P12=0.000000
|
IDD3P12=0.000000
|
||||||
IDD4R=0.187000
|
IDD4R=0.157000
|
||||||
IDD4R2=0.000000
|
IDD4R2=0.000000
|
||||||
IDD4W=0.165000
|
IDD4W=0.125000
|
||||||
IDD4W2=0.000000
|
IDD4W2=0.000000
|
||||||
IDD5=0.220000
|
IDD5=0.235000
|
||||||
IDD52=0.000000
|
IDD52=0.000000
|
||||||
IDD6=0.000000
|
IDD6=0.020000
|
||||||
IDD62=0.000000
|
IDD62=0.000000
|
||||||
VDD=1.500000
|
VDD=1.500000
|
||||||
VDD2=0.000000
|
VDD2=0.000000
|
||||||
|
@ -1967,6 +1967,7 @@ devices_per_rank=8
|
||||||
dll=true
|
dll=true
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
in_addr_map=true
|
in_addr_map=true
|
||||||
|
kvm_map=true
|
||||||
max_accesses_per_row=16
|
max_accesses_per_row=16
|
||||||
mem_sched_policy=frfcfs
|
mem_sched_policy=frfcfs
|
||||||
min_writes_per_switch=16
|
min_writes_per_switch=16
|
||||||
|
@ -1976,7 +1977,7 @@ p_state_clk_gate_max=1000000000000
|
||||||
p_state_clk_gate_min=1000
|
p_state_clk_gate_min=1000
|
||||||
page_policy=open_adaptive
|
page_policy=open_adaptive
|
||||||
power_model=Null
|
power_model=Null
|
||||||
range=2147483648:2415919103
|
range=2147483648:2415919103:0:0:0:0
|
||||||
ranks_per_channel=2
|
ranks_per_channel=2
|
||||||
read_buffer_size=32
|
read_buffer_size=32
|
||||||
static_backend_latency=10000
|
static_backend_latency=10000
|
||||||
|
@ -1998,9 +1999,9 @@ tRTW=2500
|
||||||
tWR=15000
|
tWR=15000
|
||||||
tWTR=7500
|
tWTR=7500
|
||||||
tXAW=30000
|
tXAW=30000
|
||||||
tXP=0
|
tXP=6000
|
||||||
tXPDLL=0
|
tXPDLL=0
|
||||||
tXS=0
|
tXS=270000
|
||||||
tXSDLL=0
|
tXSDLL=0
|
||||||
write_buffer_size=64
|
write_buffer_size=64
|
||||||
write_high_thresh_perc=85
|
write_high_thresh_perc=85
|
||||||
|
@ -2353,7 +2354,7 @@ default_p_state=UNDEFINED
|
||||||
dist_addr=738201600
|
dist_addr=738201600
|
||||||
dist_pio_delay=10000
|
dist_pio_delay=10000
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
gem5_extensions=true
|
gem5_extensions=false
|
||||||
int_latency=10000
|
int_latency=10000
|
||||||
it_lines=128
|
it_lines=128
|
||||||
p_state_clk_gate_bins=20
|
p_state_clk_gate_bins=20
|
||||||
|
@ -2666,10 +2667,11 @@ pio=system.iobus.master[21]
|
||||||
type=SimpleMemory
|
type=SimpleMemory
|
||||||
bandwidth=73.000000
|
bandwidth=73.000000
|
||||||
clk_domain=system.clk_domain
|
clk_domain=system.clk_domain
|
||||||
conf_table_reported=true
|
conf_table_reported=false
|
||||||
default_p_state=UNDEFINED
|
default_p_state=UNDEFINED
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
in_addr_map=true
|
in_addr_map=true
|
||||||
|
kvm_map=true
|
||||||
latency=30000
|
latency=30000
|
||||||
latency_var=0
|
latency_var=0
|
||||||
null=false
|
null=false
|
||||||
|
@ -2677,7 +2679,7 @@ p_state_clk_gate_bins=20
|
||||||
p_state_clk_gate_max=1000000000000
|
p_state_clk_gate_max=1000000000000
|
||||||
p_state_clk_gate_min=1000
|
p_state_clk_gate_min=1000
|
||||||
power_model=Null
|
power_model=Null
|
||||||
range=0:67108863
|
range=0:67108863:0:0:0:0
|
||||||
port=system.membus.master[1]
|
port=system.membus.master[1]
|
||||||
|
|
||||||
[system.realview.pci_host]
|
[system.realview.pci_host]
|
||||||
|
@ -2908,6 +2910,7 @@ conf_table_reported=false
|
||||||
default_p_state=UNDEFINED
|
default_p_state=UNDEFINED
|
||||||
eventq_index=0
|
eventq_index=0
|
||||||
in_addr_map=true
|
in_addr_map=true
|
||||||
|
kvm_map=true
|
||||||
latency=30000
|
latency=30000
|
||||||
latency_var=0
|
latency_var=0
|
||||||
null=false
|
null=false
|
||||||
|
@ -2915,7 +2918,7 @@ p_state_clk_gate_bins=20
|
||||||
p_state_clk_gate_max=1000000000000
|
p_state_clk_gate_max=1000000000000
|
||||||
p_state_clk_gate_min=1000
|
p_state_clk_gate_min=1000
|
||||||
power_model=Null
|
power_model=Null
|
||||||
range=402653184:436207615
|
range=402653184:436207615:0:0:0:0
|
||||||
port=system.iobus.master[11]
|
port=system.iobus.master[11]
|
||||||
|
|
||||||
[system.realview.watchdog_fake]
|
[system.realview.watchdog_fake]
|
||||||
|
|
|
@ -3,9 +3,9 @@ Redirecting stderr to build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realvi
|
||||||
gem5 Simulator System. http://gem5.org
|
gem5 Simulator System. http://gem5.org
|
||||||
gem5 is copyrighted software; use the --copyright option for details.
|
gem5 is copyrighted software; use the --copyright option for details.
|
||||||
|
|
||||||
gem5 compiled Jul 21 2016 14:37:41
|
gem5 compiled Oct 11 2016 00:00:58
|
||||||
gem5 started Jul 21 2016 15:03:52
|
gem5 started Oct 13 2016 20:43:00
|
||||||
gem5 executing on e108600-lin, pid 24173
|
gem5 executing on e108600-lin, pid 17333
|
||||||
command line: /work/curdun01/gem5-external.hg/build/ARM/gem5.opt -d build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realview64-minor-dual -re /work/curdun01/gem5-external.hg/tests/testing/../run.py long/fs/10.linux-boot/arm/linux/realview64-minor-dual
|
command line: /work/curdun01/gem5-external.hg/build/ARM/gem5.opt -d build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realview64-minor-dual -re /work/curdun01/gem5-external.hg/tests/testing/../run.py long/fs/10.linux-boot/arm/linux/realview64-minor-dual
|
||||||
|
|
||||||
Selected 64-bit ARM architecture, updating default disk image...
|
Selected 64-bit ARM architecture, updating default disk image...
|
||||||
|
@ -15,4 +15,4 @@ info: Using bootloader at address 0x10
|
||||||
info: Using kernel entry physical address at 0x80080000
|
info: Using kernel entry physical address at 0x80080000
|
||||||
info: Loading DTB file: /arm/projectscratch/randd/systems/dist/binaries/vexpress.aarch64.20140821.dtb at address 0x88000000
|
info: Loading DTB file: /arm/projectscratch/randd/systems/dist/binaries/vexpress.aarch64.20140821.dtb at address 0x88000000
|
||||||
info: Entering event queue @ 0. Starting simulation...
|
info: Entering event queue @ 0. Starting simulation...
|
||||||
Exiting @ tick 47445489241000 because m5_exit instruction encountered
|
Exiting @ tick 47554910274000 because m5_exit instruction encountered
|
||||||
|
|
File diff suppressed because it is too large
Load diff
|
@ -32,135 +32,135 @@
|
||||||
[ 0.000000] NR_IRQS:64 nr_irqs:64 0
|
[ 0.000000] NR_IRQS:64 nr_irqs:64 0
|
||||||
[ 0.000000] Architected cp15 timer(s) running at 100.00MHz (phys).
|
[ 0.000000] Architected cp15 timer(s) running at 100.00MHz (phys).
|
||||||
[ 0.000000] sched_clock: 56 bits at 100MHz, resolution 10ns, wraps every 2748779069440ns
|
[ 0.000000] sched_clock: 56 bits at 100MHz, resolution 10ns, wraps every 2748779069440ns
|
||||||
[ 0.000023] Console: colour dummy device 80x25
|
[ 0.000024] Console: colour dummy device 80x25
|
||||||
[ 0.000025] Calibrating delay loop (skipped) preset value.. 3997.69 BogoMIPS (lpj=19988480)
|
[ 0.000027] Calibrating delay loop (skipped) preset value.. 3997.69 BogoMIPS (lpj=19988480)
|
||||||
[ 0.000027] pid_max: default: 32768 minimum: 301
|
[ 0.000028] pid_max: default: 32768 minimum: 301
|
||||||
[ 0.000038] Mount-cache hash table entries: 512 (order: 0, 4096 bytes)
|
[ 0.000039] Mount-cache hash table entries: 512 (order: 0, 4096 bytes)
|
||||||
[ 0.000039] Mountpoint-cache hash table entries: 512 (order: 0, 4096 bytes)
|
[ 0.000040] Mountpoint-cache hash table entries: 512 (order: 0, 4096 bytes)
|
||||||
[ 0.000155] hw perfevents: no hardware support available
|
[ 0.000160] hw perfevents: no hardware support available
|
||||||
[ 0.060041] CPU1: Booted secondary processor
|
[ 0.060042] CPU1: Booted secondary processor
|
||||||
[ 1.080079] CPU2: failed to come online
|
[ 1.080079] CPU2: failed to come online
|
||||||
[ 2.100151] CPU3: failed to come online
|
[ 2.100148] CPU3: failed to come online
|
||||||
[ 2.100154] Brought up 2 CPUs
|
[ 2.100151] Brought up 2 CPUs
|
||||||
[ 2.100155] SMP: Total of 2 processors activated.
|
[ 2.100152] SMP: Total of 2 processors activated.
|
||||||
[ 2.100226] devtmpfs: initialized
|
[ 2.100226] devtmpfs: initialized
|
||||||
[ 2.100722] atomic64_test: passed
|
[ 2.100728] atomic64_test: passed
|
||||||
[ 2.100767] regulator-dummy: no parameters
|
[ 2.100773] regulator-dummy: no parameters
|
||||||
[ 2.101110] NET: Registered protocol family 16
|
[ 2.101119] NET: Registered protocol family 16
|
||||||
[ 2.101240] vdso: 2 pages (1 code, 1 data) at base ffffffc0006cd000
|
[ 2.101251] vdso: 2 pages (1 code, 1 data) at base ffffffc0006cd000
|
||||||
[ 2.101248] hw-breakpoint: found 2 breakpoint and 2 watchpoint registers.
|
[ 2.101259] hw-breakpoint: found 2 breakpoint and 2 watchpoint registers.
|
||||||
[ 2.101651] software IO TLB [mem 0x8d400000-0x8d800000] (4MB) mapped at [ffffffc00d400000-ffffffc00d7fffff]
|
[ 2.101662] software IO TLB [mem 0x8d400000-0x8d800000] (4MB) mapped at [ffffffc00d400000-ffffffc00d7fffff]
|
||||||
[ 2.101655] Serial: AMBA PL011 UART driver
|
[ 2.101665] Serial: AMBA PL011 UART driver
|
||||||
[ 2.101841] of_amba_device_create(): amba_device_add() failed (-19) for /smb/motherboard/iofpga@3,00000000/sysctl@020000
|
[ 2.101855] of_amba_device_create(): amba_device_add() failed (-19) for /smb/motherboard/iofpga@3,00000000/sysctl@020000
|
||||||
[ 2.101878] 1c090000.uart: ttyAMA0 at MMIO 0x1c090000 (irq = 37, base_baud = 0) is a PL011 rev3
|
[ 2.101892] 1c090000.uart: ttyAMA0 at MMIO 0x1c090000 (irq = 37, base_baud = 0) is a PL011 rev3
|
||||||
[ 2.102452] console [ttyAMA0] enabled
|
[ 2.102468] console [ttyAMA0] enabled
|
||||||
[ 2.102605] of_amba_device_create(): amba_device_add() failed (-19) for /smb/motherboard/iofpga@3,00000000/uart@0a0000
|
[ 2.102623] of_amba_device_create(): amba_device_add() failed (-19) for /smb/motherboard/iofpga@3,00000000/uart@0a0000
|
||||||
[ 2.102668] of_amba_device_create(): amba_device_add() failed (-19) for /smb/motherboard/iofpga@3,00000000/uart@0b0000
|
[ 2.102687] of_amba_device_create(): amba_device_add() failed (-19) for /smb/motherboard/iofpga@3,00000000/uart@0b0000
|
||||||
[ 2.102733] of_amba_device_create(): amba_device_add() failed (-19) for /smb/motherboard/iofpga@3,00000000/uart@0c0000
|
[ 2.102745] of_amba_device_create(): amba_device_add() failed (-19) for /smb/motherboard/iofpga@3,00000000/uart@0c0000
|
||||||
[ 2.102790] of_amba_device_create(): amba_device_add() failed (-19) for /smb/motherboard/iofpga@3,00000000/wdt@0f0000
|
[ 2.102803] of_amba_device_create(): amba_device_add() failed (-19) for /smb/motherboard/iofpga@3,00000000/wdt@0f0000
|
||||||
[ 2.140329] 3V3: 3300 mV
|
[ 2.140306] 3V3: 3300 mV
|
||||||
[ 2.140389] vgaarb: loaded
|
[ 2.140354] vgaarb: loaded
|
||||||
[ 2.140455] SCSI subsystem initialized
|
[ 2.140400] SCSI subsystem initialized
|
||||||
[ 2.140504] libata version 3.00 loaded.
|
[ 2.140435] libata version 3.00 loaded.
|
||||||
[ 2.140588] usbcore: registered new interface driver usbfs
|
[ 2.140482] usbcore: registered new interface driver usbfs
|
||||||
[ 2.140613] usbcore: registered new interface driver hub
|
[ 2.140500] usbcore: registered new interface driver hub
|
||||||
[ 2.140641] usbcore: registered new device driver usb
|
[ 2.140526] usbcore: registered new device driver usb
|
||||||
[ 2.140687] pps_core: LinuxPPS API ver. 1 registered
|
[ 2.140554] pps_core: LinuxPPS API ver. 1 registered
|
||||||
[ 2.140698] pps_core: Software ver. 5.3.6 - Copyright 2005-2007 Rodolfo Giometti <giometti@linux.it>
|
[ 2.140564] pps_core: Software ver. 5.3.6 - Copyright 2005-2007 Rodolfo Giometti <giometti@linux.it>
|
||||||
[ 2.140722] PTP clock support registered
|
[ 2.140583] PTP clock support registered
|
||||||
[ 2.140900] Switched to clocksource arch_sys_counter
|
[ 2.140715] Switched to clocksource arch_sys_counter
|
||||||
[ 2.142431] NET: Registered protocol family 2
|
[ 2.142179] NET: Registered protocol family 2
|
||||||
[ 2.142518] TCP established hash table entries: 2048 (order: 2, 16384 bytes)
|
[ 2.142255] TCP established hash table entries: 2048 (order: 2, 16384 bytes)
|
||||||
[ 2.142535] TCP bind hash table entries: 2048 (order: 3, 32768 bytes)
|
[ 2.142273] TCP bind hash table entries: 2048 (order: 3, 32768 bytes)
|
||||||
[ 2.142552] TCP: Hash tables configured (established 2048 bind 2048)
|
[ 2.142290] TCP: Hash tables configured (established 2048 bind 2048)
|
||||||
[ 2.142574] TCP: reno registered
|
[ 2.142312] TCP: reno registered
|
||||||
[ 2.142581] UDP hash table entries: 256 (order: 1, 8192 bytes)
|
[ 2.142319] UDP hash table entries: 256 (order: 1, 8192 bytes)
|
||||||
[ 2.142593] UDP-Lite hash table entries: 256 (order: 1, 8192 bytes)
|
[ 2.142331] UDP-Lite hash table entries: 256 (order: 1, 8192 bytes)
|
||||||
[ 2.142627] NET: Registered protocol family 1
|
[ 2.142367] NET: Registered protocol family 1
|
||||||
[ 2.142670] RPC: Registered named UNIX socket transport module.
|
[ 2.142431] RPC: Registered named UNIX socket transport module.
|
||||||
[ 2.142681] RPC: Registered udp transport module.
|
[ 2.142441] RPC: Registered udp transport module.
|
||||||
[ 2.142689] RPC: Registered tcp transport module.
|
[ 2.142450] RPC: Registered tcp transport module.
|
||||||
[ 2.142698] RPC: Registered tcp NFSv4.1 backchannel transport module.
|
[ 2.142458] RPC: Registered tcp NFSv4.1 backchannel transport module.
|
||||||
[ 2.142710] PCI: CLS 0 bytes, default 64
|
[ 2.142471] PCI: CLS 0 bytes, default 64
|
||||||
[ 2.142942] futex hash table entries: 1024 (order: 4, 65536 bytes)
|
[ 2.142634] futex hash table entries: 1024 (order: 4, 65536 bytes)
|
||||||
[ 2.143052] HugeTLB registered 2 MB page size, pre-allocated 0 pages
|
[ 2.142729] HugeTLB registered 2 MB page size, pre-allocated 0 pages
|
||||||
[ 2.145204] fuse init (API version 7.23)
|
[ 2.144357] fuse init (API version 7.23)
|
||||||
[ 2.145320] msgmni has been set to 469
|
[ 2.144445] msgmni has been set to 469
|
||||||
[ 2.145427] io scheduler noop registered
|
[ 2.144792] io scheduler noop registered
|
||||||
[ 2.145479] io scheduler cfq registered (default)
|
[ 2.144847] io scheduler cfq registered (default)
|
||||||
[ 2.145859] pci-host-generic 30000000.pci: PCI host bridge to bus 0000:00
|
[ 2.145229] pci-host-generic 30000000.pci: PCI host bridge to bus 0000:00
|
||||||
[ 2.145872] pci_bus 0000:00: root bus resource [io 0x0000-0xffff]
|
[ 2.145243] pci_bus 0000:00: root bus resource [io 0x0000-0xffff]
|
||||||
[ 2.145883] pci_bus 0000:00: root bus resource [mem 0x40000000-0x4fffffff]
|
[ 2.145255] pci_bus 0000:00: root bus resource [mem 0x40000000-0x4fffffff]
|
||||||
[ 2.145896] pci_bus 0000:00: root bus resource [bus 00-ff]
|
[ 2.145268] pci_bus 0000:00: root bus resource [bus 00-ff]
|
||||||
[ 2.145906] pci_bus 0000:00: scanning bus
|
[ 2.145278] pci_bus 0000:00: scanning bus
|
||||||
[ 2.145917] pci 0000:00:00.0: [8086:1075] type 00 class 0x020000
|
[ 2.145289] pci 0000:00:00.0: [8086:1075] type 00 class 0x020000
|
||||||
[ 2.145930] pci 0000:00:00.0: reg 0x10: [mem 0x00000000-0x0001ffff]
|
[ 2.145303] pci 0000:00:00.0: reg 0x10: [mem 0x00000000-0x0001ffff]
|
||||||
[ 2.145945] pci 0000:00:00.0: reg 0x30: [mem 0x00000000-0x000007ff pref]
|
[ 2.145317] pci 0000:00:00.0: reg 0x30: [mem 0x00000000-0x000007ff pref]
|
||||||
[ 2.145979] pci 0000:00:01.0: [8086:7111] type 00 class 0x010185
|
[ 2.145353] pci 0000:00:01.0: [8086:7111] type 00 class 0x010185
|
||||||
[ 2.145991] pci 0000:00:01.0: reg 0x10: [io 0x0000-0x0007]
|
[ 2.145366] pci 0000:00:01.0: reg 0x10: [io 0x0000-0x0007]
|
||||||
[ 2.146002] pci 0000:00:01.0: reg 0x14: [io 0x0000-0x0003]
|
[ 2.145377] pci 0000:00:01.0: reg 0x14: [io 0x0000-0x0003]
|
||||||
[ 2.146013] pci 0000:00:01.0: reg 0x18: [io 0x0000-0x0007]
|
[ 2.145388] pci 0000:00:01.0: reg 0x18: [io 0x0000-0x0007]
|
||||||
[ 2.146024] pci 0000:00:01.0: reg 0x1c: [io 0x0000-0x0003]
|
[ 2.145399] pci 0000:00:01.0: reg 0x1c: [io 0x0000-0x0003]
|
||||||
[ 2.146035] pci 0000:00:01.0: reg 0x20: [io 0x0000-0x000f]
|
[ 2.145410] pci 0000:00:01.0: reg 0x20: [io 0x0000-0x000f]
|
||||||
[ 2.146046] pci 0000:00:01.0: reg 0x30: [mem 0x00000000-0x000007ff pref]
|
[ 2.145421] pci 0000:00:01.0: reg 0x30: [mem 0x00000000-0x000007ff pref]
|
||||||
[ 2.146081] pci_bus 0000:00: fixups for bus
|
[ 2.145456] pci_bus 0000:00: fixups for bus
|
||||||
[ 2.146089] pci_bus 0000:00: bus scan returning with max=00
|
[ 2.145464] pci_bus 0000:00: bus scan returning with max=00
|
||||||
[ 2.146101] pci 0000:00:00.0: calling quirk_e100_interrupt+0x0/0x1cc
|
[ 2.145476] pci 0000:00:00.0: calling quirk_e100_interrupt+0x0/0x1cc
|
||||||
[ 2.146121] pci 0000:00:00.0: fixup irq: got 33
|
[ 2.145496] pci 0000:00:00.0: fixup irq: got 33
|
||||||
[ 2.146129] pci 0000:00:00.0: assigning IRQ 33
|
[ 2.145505] pci 0000:00:00.0: assigning IRQ 33
|
||||||
[ 2.146140] pci 0000:00:01.0: fixup irq: got 34
|
[ 2.145516] pci 0000:00:01.0: fixup irq: got 34
|
||||||
[ 2.146149] pci 0000:00:01.0: assigning IRQ 34
|
[ 2.145525] pci 0000:00:01.0: assigning IRQ 34
|
||||||
[ 2.146160] pci 0000:00:00.0: BAR 0: assigned [mem 0x40000000-0x4001ffff]
|
[ 2.145537] pci 0000:00:00.0: BAR 0: assigned [mem 0x40000000-0x4001ffff]
|
||||||
[ 2.146173] pci 0000:00:00.0: BAR 6: assigned [mem 0x40020000-0x400207ff pref]
|
[ 2.145551] pci 0000:00:00.0: BAR 6: assigned [mem 0x40020000-0x400207ff pref]
|
||||||
[ 2.146186] pci 0000:00:01.0: BAR 6: assigned [mem 0x40020800-0x40020fff pref]
|
[ 2.145564] pci 0000:00:01.0: BAR 6: assigned [mem 0x40020800-0x40020fff pref]
|
||||||
[ 2.146199] pci 0000:00:01.0: BAR 4: assigned [io 0x1000-0x100f]
|
[ 2.145577] pci 0000:00:01.0: BAR 4: assigned [io 0x1000-0x100f]
|
||||||
[ 2.146211] pci 0000:00:01.0: BAR 0: assigned [io 0x1010-0x1017]
|
[ 2.145589] pci 0000:00:01.0: BAR 0: assigned [io 0x1010-0x1017]
|
||||||
[ 2.146222] pci 0000:00:01.0: BAR 2: assigned [io 0x1018-0x101f]
|
[ 2.145601] pci 0000:00:01.0: BAR 2: assigned [io 0x1018-0x101f]
|
||||||
[ 2.146234] pci 0000:00:01.0: BAR 1: assigned [io 0x1020-0x1023]
|
[ 2.145612] pci 0000:00:01.0: BAR 1: assigned [io 0x1020-0x1023]
|
||||||
[ 2.146245] pci 0000:00:01.0: BAR 3: assigned [io 0x1024-0x1027]
|
[ 2.145624] pci 0000:00:01.0: BAR 3: assigned [io 0x1024-0x1027]
|
||||||
[ 2.146902] Serial: 8250/16550 driver, 4 ports, IRQ sharing disabled
|
[ 2.146092] Serial: 8250/16550 driver, 4 ports, IRQ sharing disabled
|
||||||
[ 2.147174] ata_piix 0000:00:01.0: version 2.13
|
[ 2.146340] ata_piix 0000:00:01.0: version 2.13
|
||||||
[ 2.147184] ata_piix 0000:00:01.0: enabling device (0000 -> 0001)
|
[ 2.146352] ata_piix 0000:00:01.0: enabling device (0000 -> 0001)
|
||||||
[ 2.147208] ata_piix 0000:00:01.0: enabling bus mastering
|
[ 2.146375] ata_piix 0000:00:01.0: enabling bus mastering
|
||||||
[ 2.147469] scsi0 : ata_piix
|
[ 2.146628] scsi0 : ata_piix
|
||||||
[ 2.147563] scsi1 : ata_piix
|
[ 2.146701] scsi1 : ata_piix
|
||||||
[ 2.147592] ata1: PATA max UDMA/33 cmd 0x1010 ctl 0x1020 bmdma 0x1000 irq 34
|
[ 2.146733] ata1: PATA max UDMA/33 cmd 0x1010 ctl 0x1020 bmdma 0x1000 irq 34
|
||||||
[ 2.147605] ata2: PATA max UDMA/33 cmd 0x1018 ctl 0x1024 bmdma 0x1008 irq 34
|
[ 2.146746] ata2: PATA max UDMA/33 cmd 0x1018 ctl 0x1024 bmdma 0x1008 irq 34
|
||||||
[ 2.147706] e1000: Intel(R) PRO/1000 Network Driver - version 7.3.21-k8-NAPI
|
[ 2.146850] e1000: Intel(R) PRO/1000 Network Driver - version 7.3.21-k8-NAPI
|
||||||
[ 2.147719] e1000: Copyright (c) 1999-2006 Intel Corporation.
|
[ 2.146863] e1000: Copyright (c) 1999-2006 Intel Corporation.
|
||||||
[ 2.147733] e1000 0000:00:00.0: enabling device (0000 -> 0002)
|
[ 2.146877] e1000 0000:00:00.0: enabling device (0000 -> 0002)
|
||||||
[ 2.147745] e1000 0000:00:00.0: enabling bus mastering
|
[ 2.146889] e1000 0000:00:00.0: enabling bus mastering
|
||||||
[ 2.290935] ata1.00: ATA-7: M5 IDE Disk, , max UDMA/66
|
[ 2.300748] ata1.00: ATA-7: M5 IDE Disk, , max UDMA/66
|
||||||
[ 2.290946] ata1.00: 2096640 sectors, multi 0: LBA
|
[ 2.300759] ata1.00: 2096640 sectors, multi 0: LBA
|
||||||
[ 2.290974] ata1.00: configured for UDMA/33
|
[ 2.300788] ata1.00: configured for UDMA/33
|
||||||
[ 2.291028] scsi 0:0:0:0: Direct-Access ATA M5 IDE Disk n/a PQ: 0 ANSI: 5
|
[ 2.300844] scsi 0:0:0:0: Direct-Access ATA M5 IDE Disk n/a PQ: 0 ANSI: 5
|
||||||
[ 2.291135] sd 0:0:0:0: [sda] 2096640 512-byte logical blocks: (1.07 GB/1023 MiB)
|
[ 2.300954] sd 0:0:0:0: Attached scsi generic sg0 type 0
|
||||||
[ 2.291142] sd 0:0:0:0: Attached scsi generic sg0 type 0
|
[ 2.300958] sd 0:0:0:0: [sda] 2096640 512-byte logical blocks: (1.07 GB/1023 MiB)
|
||||||
[ 2.291184] sd 0:0:0:0: [sda] Write Protect is off
|
[ 2.300986] sd 0:0:0:0: [sda] Write Protect is off
|
||||||
[ 2.291194] sd 0:0:0:0: [sda] Mode Sense: 00 3a 00 00
|
[ 2.300996] sd 0:0:0:0: [sda] Mode Sense: 00 3a 00 00
|
||||||
[ 2.291214] sd 0:0:0:0: [sda] Write cache: disabled, read cache: enabled, doesn't support DPO or FUA
|
[ 2.301021] sd 0:0:0:0: [sda] Write cache: disabled, read cache: enabled, doesn't support DPO or FUA
|
||||||
[ 2.291351] sda: sda1
|
[ 2.301150] sda: sda1
|
||||||
[ 2.291468] sd 0:0:0:0: [sda] Attached SCSI disk
|
[ 2.301268] sd 0:0:0:0: [sda] Attached SCSI disk
|
||||||
[ 2.411201] e1000 0000:00:00.0 eth0: (PCI:33MHz:32-bit) 00:90:00:00:00:01
|
[ 2.421014] e1000 0000:00:00.0 eth0: (PCI:33MHz:32-bit) 00:90:00:00:00:01
|
||||||
[ 2.411215] e1000 0000:00:00.0 eth0: Intel(R) PRO/1000 Network Connection
|
[ 2.421028] e1000 0000:00:00.0 eth0: Intel(R) PRO/1000 Network Connection
|
||||||
[ 2.411238] e1000e: Intel(R) PRO/1000 Network Driver - 2.3.2-k
|
[ 2.421050] e1000e: Intel(R) PRO/1000 Network Driver - 2.3.2-k
|
||||||
[ 2.411249] e1000e: Copyright(c) 1999 - 2014 Intel Corporation.
|
[ 2.421060] e1000e: Copyright(c) 1999 - 2014 Intel Corporation.
|
||||||
[ 2.411270] igb: Intel(R) Gigabit Ethernet Network Driver - version 5.0.5-k
|
[ 2.421081] igb: Intel(R) Gigabit Ethernet Network Driver - version 5.0.5-k
|
||||||
[ 2.411282] igb: Copyright (c) 2007-2014 Intel Corporation.
|
[ 2.421093] igb: Copyright (c) 2007-2014 Intel Corporation.
|
||||||
[ 2.411355] usbcore: registered new interface driver usb-storage
|
[ 2.421166] usbcore: registered new interface driver usb-storage
|
||||||
[ 2.411408] mousedev: PS/2 mouse device common for all mice
|
[ 2.421232] mousedev: PS/2 mouse device common for all mice
|
||||||
[ 2.411558] usbcore: registered new interface driver usbhid
|
[ 2.421395] usbcore: registered new interface driver usbhid
|
||||||
[ 2.411568] usbhid: USB HID core driver
|
[ 2.421405] usbhid: USB HID core driver
|
||||||
[ 2.411600] TCP: cubic registered
|
[ 2.421435] TCP: cubic registered
|
||||||
[ 2.411608] NET: Registered protocol family 17
|
[ 2.421443] NET: Registered protocol family 17
|
||||||
|