2004-08-20 20:54:07 +02:00
|
|
|
// Todo: Find all the stuff in ExecContext and ev5 that needs to be
|
|
|
|
// specifically designed for this CPU.
|
|
|
|
// Read and write are horribly hacked up between not being sure where to
|
|
|
|
// copy their code from, and Ron's memory changes.
|
|
|
|
|
|
|
|
#ifndef __ALPHA_FULL_CPU_HH__
|
|
|
|
#define __ALPHA_FULL_CPU_HH__
|
|
|
|
|
Update to make multiple instruction issue and different latencies work.
Also change to ref counted DynInst.
SConscript:
Add branch predictor, BTB, load store queue, and storesets.
arch/isa_parser.py:
Specify the template parameter for AlphaDynInst
base/traceflags.py:
Add load store queue, store set, and mem dependence unit to the
list of trace flags.
cpu/base_dyn_inst.cc:
Change formating, add in debug statement.
cpu/base_dyn_inst.hh:
Change DynInst to be RefCounted, add flag to clear whether or not this
instruction can commit. This is likely to be removed in the future.
cpu/beta_cpu/alpha_dyn_inst.cc:
AlphaDynInst has been changed to be templated, so now this CC file
is just used to force instantiations of AlphaDynInst.
cpu/beta_cpu/alpha_dyn_inst.hh:
Changed AlphaDynInst to be templated on Impl. Removed some unnecessary
functions.
cpu/beta_cpu/alpha_full_cpu.cc:
AlphaFullCPU has been changed to be templated, so this CC file is now
just used to force instantation of AlphaFullCPU.
cpu/beta_cpu/alpha_full_cpu.hh:
Change AlphaFullCPU to be templated on Impl.
cpu/beta_cpu/alpha_impl.hh:
Update it to reflect AlphaDynInst and AlphaFullCPU being templated
on Impl. Also removed time buffers from here, as they are really
a part of the CPU and are thus in the CPU policy now.
cpu/beta_cpu/alpha_params.hh:
Make AlphaSimpleParams inherit from the BaseFullCPU so that it doesn't
need to specifically declare any parameters that are already in the
BaseFullCPU.
cpu/beta_cpu/comm.hh:
Changed the structure of the time buffer communication structs. Now
they include the size of the packet of instructions it is sending.
Added some parameters to the backwards communication struct, mainly
for squashing.
cpu/beta_cpu/commit.hh:
Update typenames to reflect change in location of time buffer structs.
Update DynInst to DynInstPtr (it is refcounted now).
cpu/beta_cpu/commit_impl.hh:
Formatting changes mainly. Also sends back proper information
on branch mispredicts so that the bpred unit can update itself.
Updated behavior for non-speculative instructions (stores, any
other non-spec instructions): once they reach the head of the ROB,
the ROB signals back to the IQ that it can go ahead and issue the
non-speculative instruction. The instruction itself is updated so that
commit won't try to commit it again until it is done executing.
cpu/beta_cpu/cpu_policy.hh:
Added branch prediction unit, mem dependence prediction unit, load
store queue. Moved time buffer structs from AlphaSimpleImpl to here.
cpu/beta_cpu/decode.hh:
Changed typedefs to reflect change in location of time buffer structs
and also the change from DynInst to ref counted DynInstPtr.
cpu/beta_cpu/decode_impl.hh:
Continues to buffer instructions even while unblocking now. Changed
how it loops through groups of instructions so it can properly block
during the middle of a group of instructions.
cpu/beta_cpu/fetch.hh:
Changed typedefs to reflect change in location of time buffer structs
and the change to ref counted DynInsts. Also added in branch
brediction unit.
cpu/beta_cpu/fetch_impl.hh:
Add in branch prediction. Changed how fetch checks inputs and its
current state to make for easier logic.
cpu/beta_cpu/free_list.cc:
Changed int regs and float regs to logically use one flat namespace.
Future change will be moving them to a single scoreboard to conserve
space.
cpu/beta_cpu/free_list.hh:
Mostly debugging statements. Might be removed for performance in future.
cpu/beta_cpu/full_cpu.cc:
Added in some debugging statements. Updated BaseFullCPU to take
a params object.
cpu/beta_cpu/full_cpu.hh:
Added params class within BaseCPU that other param classes will be
able to inherit from. Updated typedefs to reflect change in location
of time buffer structs and ref counted DynInst.
cpu/beta_cpu/iew.hh:
Updated typedefs to reflect change in location of time buffer structs
and use of ref counted DynInsts.
cpu/beta_cpu/iew_impl.hh:
Added in load store queue, updated iew to be able to execute non-
speculative instructions, instead of having them execute in commit.
cpu/beta_cpu/inst_queue.hh:
Updated change to ref counted DynInsts. Changed inst queue to hold
non-speculative instructions as well, which are issued only when
commit signals backwards that a nonspeculative instruction is at
the head of the ROB.
cpu/beta_cpu/inst_queue_impl.hh:
Updated to allow for non-speculative instructions to be in the inst
queue. Also added some debug functions.
cpu/beta_cpu/regfile.hh:
Added debugging statements, changed formatting.
cpu/beta_cpu/rename.hh:
Updated typedefs, added some functions to clean up code.
cpu/beta_cpu/rename_impl.hh:
Moved some code into functions to make it easier to read.
cpu/beta_cpu/rename_map.cc:
Changed int and float reg behavior to use a single flat namespace. In
the future, the rename maps can be combined to a single rename map to
save space.
cpu/beta_cpu/rename_map.hh:
Added destructor.
cpu/beta_cpu/rob.hh:
Updated it with change from DynInst to ref counted DynInst.
cpu/beta_cpu/rob_impl.hh:
Formatting, updated to use ref counted DynInst.
cpu/static_inst.hh:
Updated forward declaration for AlphaDynInst now that it is templated.
--HG--
extra : convert_revision : 1045f240ee9b6a4bd368e1806aca029ebbdc6dd3
2004-09-23 20:06:03 +02:00
|
|
|
// To include: comm, full cpu, ITB/DTB if full sys,
|
|
|
|
//#include "cpu/beta_cpu/comm.hh"
|
|
|
|
//#include "cpu/beta_cpu/alpha_impl.hh"
|
2004-08-20 20:54:07 +02:00
|
|
|
#include "cpu/beta_cpu/full_cpu.hh"
|
|
|
|
|
|
|
|
using namespace std;
|
|
|
|
|
Update to make multiple instruction issue and different latencies work.
Also change to ref counted DynInst.
SConscript:
Add branch predictor, BTB, load store queue, and storesets.
arch/isa_parser.py:
Specify the template parameter for AlphaDynInst
base/traceflags.py:
Add load store queue, store set, and mem dependence unit to the
list of trace flags.
cpu/base_dyn_inst.cc:
Change formating, add in debug statement.
cpu/base_dyn_inst.hh:
Change DynInst to be RefCounted, add flag to clear whether or not this
instruction can commit. This is likely to be removed in the future.
cpu/beta_cpu/alpha_dyn_inst.cc:
AlphaDynInst has been changed to be templated, so now this CC file
is just used to force instantiations of AlphaDynInst.
cpu/beta_cpu/alpha_dyn_inst.hh:
Changed AlphaDynInst to be templated on Impl. Removed some unnecessary
functions.
cpu/beta_cpu/alpha_full_cpu.cc:
AlphaFullCPU has been changed to be templated, so this CC file is now
just used to force instantation of AlphaFullCPU.
cpu/beta_cpu/alpha_full_cpu.hh:
Change AlphaFullCPU to be templated on Impl.
cpu/beta_cpu/alpha_impl.hh:
Update it to reflect AlphaDynInst and AlphaFullCPU being templated
on Impl. Also removed time buffers from here, as they are really
a part of the CPU and are thus in the CPU policy now.
cpu/beta_cpu/alpha_params.hh:
Make AlphaSimpleParams inherit from the BaseFullCPU so that it doesn't
need to specifically declare any parameters that are already in the
BaseFullCPU.
cpu/beta_cpu/comm.hh:
Changed the structure of the time buffer communication structs. Now
they include the size of the packet of instructions it is sending.
Added some parameters to the backwards communication struct, mainly
for squashing.
cpu/beta_cpu/commit.hh:
Update typenames to reflect change in location of time buffer structs.
Update DynInst to DynInstPtr (it is refcounted now).
cpu/beta_cpu/commit_impl.hh:
Formatting changes mainly. Also sends back proper information
on branch mispredicts so that the bpred unit can update itself.
Updated behavior for non-speculative instructions (stores, any
other non-spec instructions): once they reach the head of the ROB,
the ROB signals back to the IQ that it can go ahead and issue the
non-speculative instruction. The instruction itself is updated so that
commit won't try to commit it again until it is done executing.
cpu/beta_cpu/cpu_policy.hh:
Added branch prediction unit, mem dependence prediction unit, load
store queue. Moved time buffer structs from AlphaSimpleImpl to here.
cpu/beta_cpu/decode.hh:
Changed typedefs to reflect change in location of time buffer structs
and also the change from DynInst to ref counted DynInstPtr.
cpu/beta_cpu/decode_impl.hh:
Continues to buffer instructions even while unblocking now. Changed
how it loops through groups of instructions so it can properly block
during the middle of a group of instructions.
cpu/beta_cpu/fetch.hh:
Changed typedefs to reflect change in location of time buffer structs
and the change to ref counted DynInsts. Also added in branch
brediction unit.
cpu/beta_cpu/fetch_impl.hh:
Add in branch prediction. Changed how fetch checks inputs and its
current state to make for easier logic.
cpu/beta_cpu/free_list.cc:
Changed int regs and float regs to logically use one flat namespace.
Future change will be moving them to a single scoreboard to conserve
space.
cpu/beta_cpu/free_list.hh:
Mostly debugging statements. Might be removed for performance in future.
cpu/beta_cpu/full_cpu.cc:
Added in some debugging statements. Updated BaseFullCPU to take
a params object.
cpu/beta_cpu/full_cpu.hh:
Added params class within BaseCPU that other param classes will be
able to inherit from. Updated typedefs to reflect change in location
of time buffer structs and ref counted DynInst.
cpu/beta_cpu/iew.hh:
Updated typedefs to reflect change in location of time buffer structs
and use of ref counted DynInsts.
cpu/beta_cpu/iew_impl.hh:
Added in load store queue, updated iew to be able to execute non-
speculative instructions, instead of having them execute in commit.
cpu/beta_cpu/inst_queue.hh:
Updated change to ref counted DynInsts. Changed inst queue to hold
non-speculative instructions as well, which are issued only when
commit signals backwards that a nonspeculative instruction is at
the head of the ROB.
cpu/beta_cpu/inst_queue_impl.hh:
Updated to allow for non-speculative instructions to be in the inst
queue. Also added some debug functions.
cpu/beta_cpu/regfile.hh:
Added debugging statements, changed formatting.
cpu/beta_cpu/rename.hh:
Updated typedefs, added some functions to clean up code.
cpu/beta_cpu/rename_impl.hh:
Moved some code into functions to make it easier to read.
cpu/beta_cpu/rename_map.cc:
Changed int and float reg behavior to use a single flat namespace. In
the future, the rename maps can be combined to a single rename map to
save space.
cpu/beta_cpu/rename_map.hh:
Added destructor.
cpu/beta_cpu/rob.hh:
Updated it with change from DynInst to ref counted DynInst.
cpu/beta_cpu/rob_impl.hh:
Formatting, updated to use ref counted DynInst.
cpu/static_inst.hh:
Updated forward declaration for AlphaDynInst now that it is templated.
--HG--
extra : convert_revision : 1045f240ee9b6a4bd368e1806aca029ebbdc6dd3
2004-09-23 20:06:03 +02:00
|
|
|
template <class Impl>
|
|
|
|
class AlphaFullCPU : public FullBetaCPU<Impl>
|
2004-08-20 20:54:07 +02:00
|
|
|
{
|
|
|
|
public:
|
Update to make multiple instruction issue and different latencies work.
Also change to ref counted DynInst.
SConscript:
Add branch predictor, BTB, load store queue, and storesets.
arch/isa_parser.py:
Specify the template parameter for AlphaDynInst
base/traceflags.py:
Add load store queue, store set, and mem dependence unit to the
list of trace flags.
cpu/base_dyn_inst.cc:
Change formating, add in debug statement.
cpu/base_dyn_inst.hh:
Change DynInst to be RefCounted, add flag to clear whether or not this
instruction can commit. This is likely to be removed in the future.
cpu/beta_cpu/alpha_dyn_inst.cc:
AlphaDynInst has been changed to be templated, so now this CC file
is just used to force instantiations of AlphaDynInst.
cpu/beta_cpu/alpha_dyn_inst.hh:
Changed AlphaDynInst to be templated on Impl. Removed some unnecessary
functions.
cpu/beta_cpu/alpha_full_cpu.cc:
AlphaFullCPU has been changed to be templated, so this CC file is now
just used to force instantation of AlphaFullCPU.
cpu/beta_cpu/alpha_full_cpu.hh:
Change AlphaFullCPU to be templated on Impl.
cpu/beta_cpu/alpha_impl.hh:
Update it to reflect AlphaDynInst and AlphaFullCPU being templated
on Impl. Also removed time buffers from here, as they are really
a part of the CPU and are thus in the CPU policy now.
cpu/beta_cpu/alpha_params.hh:
Make AlphaSimpleParams inherit from the BaseFullCPU so that it doesn't
need to specifically declare any parameters that are already in the
BaseFullCPU.
cpu/beta_cpu/comm.hh:
Changed the structure of the time buffer communication structs. Now
they include the size of the packet of instructions it is sending.
Added some parameters to the backwards communication struct, mainly
for squashing.
cpu/beta_cpu/commit.hh:
Update typenames to reflect change in location of time buffer structs.
Update DynInst to DynInstPtr (it is refcounted now).
cpu/beta_cpu/commit_impl.hh:
Formatting changes mainly. Also sends back proper information
on branch mispredicts so that the bpred unit can update itself.
Updated behavior for non-speculative instructions (stores, any
other non-spec instructions): once they reach the head of the ROB,
the ROB signals back to the IQ that it can go ahead and issue the
non-speculative instruction. The instruction itself is updated so that
commit won't try to commit it again until it is done executing.
cpu/beta_cpu/cpu_policy.hh:
Added branch prediction unit, mem dependence prediction unit, load
store queue. Moved time buffer structs from AlphaSimpleImpl to here.
cpu/beta_cpu/decode.hh:
Changed typedefs to reflect change in location of time buffer structs
and also the change from DynInst to ref counted DynInstPtr.
cpu/beta_cpu/decode_impl.hh:
Continues to buffer instructions even while unblocking now. Changed
how it loops through groups of instructions so it can properly block
during the middle of a group of instructions.
cpu/beta_cpu/fetch.hh:
Changed typedefs to reflect change in location of time buffer structs
and the change to ref counted DynInsts. Also added in branch
brediction unit.
cpu/beta_cpu/fetch_impl.hh:
Add in branch prediction. Changed how fetch checks inputs and its
current state to make for easier logic.
cpu/beta_cpu/free_list.cc:
Changed int regs and float regs to logically use one flat namespace.
Future change will be moving them to a single scoreboard to conserve
space.
cpu/beta_cpu/free_list.hh:
Mostly debugging statements. Might be removed for performance in future.
cpu/beta_cpu/full_cpu.cc:
Added in some debugging statements. Updated BaseFullCPU to take
a params object.
cpu/beta_cpu/full_cpu.hh:
Added params class within BaseCPU that other param classes will be
able to inherit from. Updated typedefs to reflect change in location
of time buffer structs and ref counted DynInst.
cpu/beta_cpu/iew.hh:
Updated typedefs to reflect change in location of time buffer structs
and use of ref counted DynInsts.
cpu/beta_cpu/iew_impl.hh:
Added in load store queue, updated iew to be able to execute non-
speculative instructions, instead of having them execute in commit.
cpu/beta_cpu/inst_queue.hh:
Updated change to ref counted DynInsts. Changed inst queue to hold
non-speculative instructions as well, which are issued only when
commit signals backwards that a nonspeculative instruction is at
the head of the ROB.
cpu/beta_cpu/inst_queue_impl.hh:
Updated to allow for non-speculative instructions to be in the inst
queue. Also added some debug functions.
cpu/beta_cpu/regfile.hh:
Added debugging statements, changed formatting.
cpu/beta_cpu/rename.hh:
Updated typedefs, added some functions to clean up code.
cpu/beta_cpu/rename_impl.hh:
Moved some code into functions to make it easier to read.
cpu/beta_cpu/rename_map.cc:
Changed int and float reg behavior to use a single flat namespace. In
the future, the rename maps can be combined to a single rename map to
save space.
cpu/beta_cpu/rename_map.hh:
Added destructor.
cpu/beta_cpu/rob.hh:
Updated it with change from DynInst to ref counted DynInst.
cpu/beta_cpu/rob_impl.hh:
Formatting, updated to use ref counted DynInst.
cpu/static_inst.hh:
Updated forward declaration for AlphaDynInst now that it is templated.
--HG--
extra : convert_revision : 1045f240ee9b6a4bd368e1806aca029ebbdc6dd3
2004-09-23 20:06:03 +02:00
|
|
|
typedef typename Impl::ISA AlphaISA;
|
|
|
|
typedef typename Impl::Params Params;
|
2004-08-20 20:54:07 +02:00
|
|
|
|
|
|
|
public:
|
|
|
|
AlphaFullCPU(Params ¶ms);
|
|
|
|
|
|
|
|
#ifdef FULL_SYSTEM
|
|
|
|
AlphaITB *itb;
|
|
|
|
AlphaDTB *dtb;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
public:
|
|
|
|
#ifdef FULL_SYSTEM
|
|
|
|
bool inPalMode();
|
|
|
|
|
|
|
|
//Note that the interrupt stuff from the base CPU might be somewhat
|
|
|
|
//ISA specific (ie NumInterruptLevels). These functions might not
|
|
|
|
//be needed in FullCPU though.
|
|
|
|
// void post_interrupt(int int_num, int index);
|
|
|
|
// void clear_interrupt(int int_num, int index);
|
|
|
|
// void clear_interrupts();
|
|
|
|
|
|
|
|
Fault translateInstReq(MemReqPtr &req)
|
|
|
|
{
|
|
|
|
return itb->translate(req);
|
|
|
|
}
|
|
|
|
|
|
|
|
Fault translateDataReadReq(MemReqPtr &req)
|
|
|
|
{
|
|
|
|
return dtb->translate(req, false);
|
|
|
|
}
|
|
|
|
|
|
|
|
Fault translateDataWriteReq(MemReqPtr &req)
|
|
|
|
{
|
|
|
|
return dtb->translate(req, true);
|
|
|
|
}
|
|
|
|
|
|
|
|
#else
|
|
|
|
Fault dummyTranslation(MemReqPtr &req)
|
|
|
|
{
|
|
|
|
#if 0
|
|
|
|
assert((req->vaddr >> 48 & 0xffff) == 0);
|
|
|
|
#endif
|
|
|
|
|
|
|
|
// put the asid in the upper 16 bits of the paddr
|
|
|
|
req->paddr = req->vaddr & ~((Addr)0xffff << sizeof(Addr) * 8 - 16);
|
|
|
|
req->paddr = req->paddr | (Addr)req->asid << sizeof(Addr) * 8 - 16;
|
|
|
|
return No_Fault;
|
|
|
|
}
|
|
|
|
Fault translateInstReq(MemReqPtr &req)
|
|
|
|
{
|
|
|
|
return dummyTranslation(req);
|
|
|
|
}
|
|
|
|
Fault translateDataReadReq(MemReqPtr &req)
|
|
|
|
{
|
|
|
|
return dummyTranslation(req);
|
|
|
|
}
|
|
|
|
Fault translateDataWriteReq(MemReqPtr &req)
|
|
|
|
{
|
|
|
|
return dummyTranslation(req);
|
|
|
|
}
|
|
|
|
|
|
|
|
#endif
|
|
|
|
|
|
|
|
template <class T>
|
|
|
|
Fault read(MemReqPtr &req, T &data)
|
|
|
|
{
|
|
|
|
#if defined(TARGET_ALPHA) && defined(FULL_SYSTEM)
|
|
|
|
if (req->flags & LOCKED) {
|
|
|
|
MiscRegFile *cregs = &req->xc->regs.miscRegs;
|
|
|
|
cregs->lock_addr = req->paddr;
|
|
|
|
cregs->lock_flag = true;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
Fault error;
|
|
|
|
error = mem->read(req, data);
|
|
|
|
data = htoa(data);
|
|
|
|
return error;
|
|
|
|
}
|
|
|
|
|
|
|
|
template <class T>
|
|
|
|
Fault write(MemReqPtr &req, T &data)
|
|
|
|
{
|
|
|
|
#if defined(TARGET_ALPHA) && defined(FULL_SYSTEM)
|
|
|
|
|
|
|
|
MiscRegFile *cregs;
|
|
|
|
|
|
|
|
// If this is a store conditional, act appropriately
|
|
|
|
if (req->flags & LOCKED) {
|
|
|
|
cregs = &xc->regs.miscRegs;
|
|
|
|
|
|
|
|
if (req->flags & UNCACHEABLE) {
|
|
|
|
// Don't update result register (see stq_c in isa_desc)
|
|
|
|
req->result = 2;
|
|
|
|
req->xc->storeCondFailures = 0;//Needed? [RGD]
|
|
|
|
} else {
|
|
|
|
req->result = cregs->lock_flag;
|
|
|
|
if (!cregs->lock_flag ||
|
|
|
|
((cregs->lock_addr & ~0xf) != (req->paddr & ~0xf))) {
|
|
|
|
cregs->lock_flag = false;
|
|
|
|
if (((++req->xc->storeCondFailures) % 100000) == 0) {
|
|
|
|
std::cerr << "Warning: "
|
|
|
|
<< req->xc->storeCondFailures
|
|
|
|
<< " consecutive store conditional failures "
|
|
|
|
<< "on cpu " << cpu_id
|
|
|
|
<< std::endl;
|
|
|
|
}
|
|
|
|
return No_Fault;
|
|
|
|
}
|
|
|
|
else req->xc->storeCondFailures = 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// Need to clear any locked flags on other proccessors for
|
|
|
|
// this address. Only do this for succsful Store Conditionals
|
|
|
|
// and all other stores (WH64?). Unsuccessful Store
|
|
|
|
// Conditionals would have returned above, and wouldn't fall
|
|
|
|
// through.
|
|
|
|
for (int i = 0; i < system->execContexts.size(); i++){
|
|
|
|
cregs = &system->execContexts[i]->regs.miscRegs;
|
|
|
|
if ((cregs->lock_addr & ~0xf) == (req->paddr & ~0xf)) {
|
|
|
|
cregs->lock_flag = false;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
#endif
|
|
|
|
|
|
|
|
return mem->write(req, (T)htoa(data));
|
|
|
|
}
|
|
|
|
|
|
|
|
// Later on may want to remove this misc stuff from the regfile and
|
|
|
|
// have it handled at this level. Might prove to be an issue when
|
|
|
|
// trying to rename source/destination registers...
|
|
|
|
uint64_t readUniq()
|
|
|
|
{
|
|
|
|
return regFile.readUniq();
|
|
|
|
}
|
|
|
|
|
|
|
|
void setUniq(uint64_t val)
|
|
|
|
{
|
|
|
|
regFile.setUniq(val);
|
|
|
|
}
|
|
|
|
|
|
|
|
uint64_t readFpcr()
|
|
|
|
{
|
|
|
|
return regFile.readFpcr();
|
|
|
|
}
|
|
|
|
|
|
|
|
void setFpcr(uint64_t val)
|
|
|
|
{
|
|
|
|
regFile.setFpcr(val);
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef FULL_SYSTEM
|
|
|
|
uint64_t *getIPR();
|
|
|
|
uint64_t readIpr(int idx, Fault &fault);
|
|
|
|
Fault setIpr(int idx, uint64_t val);
|
|
|
|
int readIntrFlag();
|
|
|
|
void setIntrFlag(int val);
|
|
|
|
Fault hwrei();
|
|
|
|
bool inPalMode();
|
|
|
|
void trap(Fault fault);
|
|
|
|
bool simPalCheck(int palFunc);
|
|
|
|
|
|
|
|
void processInterrupts();
|
|
|
|
#endif
|
|
|
|
|
|
|
|
|
|
|
|
#ifndef FULL_SYSTEM
|
|
|
|
// Need to change these into regfile calls that directly set a certain
|
|
|
|
// register. Actually, these functions should handle most of this
|
|
|
|
// functionality by themselves; should look up the rename and then
|
|
|
|
// set the register.
|
|
|
|
IntReg getSyscallArg(int i)
|
|
|
|
{
|
|
|
|
return xc->regs.intRegFile[AlphaISA::ArgumentReg0 + i];
|
|
|
|
}
|
|
|
|
|
|
|
|
// used to shift args for indirect syscall
|
|
|
|
void setSyscallArg(int i, IntReg val)
|
|
|
|
{
|
|
|
|
xc->regs.intRegFile[AlphaISA::ArgumentReg0 + i] = val;
|
|
|
|
}
|
|
|
|
|
|
|
|
void setSyscallReturn(int64_t return_value)
|
|
|
|
{
|
|
|
|
// check for error condition. Alpha syscall convention is to
|
|
|
|
// indicate success/failure in reg a3 (r19) and put the
|
|
|
|
// return value itself in the standard return value reg (v0).
|
|
|
|
const int RegA3 = 19; // only place this is used
|
|
|
|
if (return_value >= 0) {
|
|
|
|
// no error
|
|
|
|
xc->regs.intRegFile[RegA3] = 0;
|
|
|
|
xc->regs.intRegFile[AlphaISA::ReturnValueReg] = return_value;
|
|
|
|
} else {
|
|
|
|
// got an error, return details
|
|
|
|
xc->regs.intRegFile[RegA3] = (IntReg) -1;
|
|
|
|
xc->regs.intRegFile[AlphaISA::ReturnValueReg] = -return_value;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void syscall();
|
|
|
|
void squashStages();
|
|
|
|
|
|
|
|
#endif
|
|
|
|
|
|
|
|
void copyToXC();
|
|
|
|
void copyFromXC();
|
|
|
|
|
|
|
|
public:
|
|
|
|
#ifdef FULL_SYSTEM
|
|
|
|
bool palShadowEnabled;
|
|
|
|
|
|
|
|
// Not sure this is used anywhere.
|
|
|
|
void intr_post(RegFile *regs, Fault fault, Addr pc);
|
|
|
|
// Actually used within exec files. Implement properly.
|
|
|
|
void swap_palshadow(RegFile *regs, bool use_shadow);
|
|
|
|
// Called by CPU constructor. Can implement as I please.
|
|
|
|
void initCPU(RegFile *regs);
|
|
|
|
// Called by initCPU. Implement as I please.
|
|
|
|
void initIPRs(RegFile *regs);
|
|
|
|
#endif
|
|
|
|
};
|
|
|
|
|
|
|
|
#endif // __ALPHA_FULL_CPU_HH__
|