2006-07-06 17:25:44 +02:00
|
|
|
/*
|
2006-07-06 18:18:55 +02:00
|
|
|
* Copyright (c) 2006 The Regents of The University of Michigan
|
2006-07-06 17:25:44 +02:00
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions are
|
|
|
|
* met: redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer;
|
|
|
|
* redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution;
|
|
|
|
* neither the name of the copyright holders nor the names of its
|
|
|
|
* contributors may be used to endorse or promote products derived from
|
|
|
|
* this software without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*
|
2006-07-06 18:18:55 +02:00
|
|
|
* Authors: Korey Sewell
|
2006-07-06 17:25:44 +02:00
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __CPU_O3_DYN_INST_HH__
|
|
|
|
#define __CPU_O3_DYN_INST_HH__
|
|
|
|
|
2006-07-06 18:29:34 +02:00
|
|
|
#include "arch/isa_specific.hh"
|
2006-07-06 17:25:44 +02:00
|
|
|
|
2006-07-06 18:18:55 +02:00
|
|
|
#if THE_ISA == ALPHA_ISA
|
2006-07-23 19:39:42 +02:00
|
|
|
template <class Impl> class AlphaDynInst;
|
|
|
|
struct AlphaSimpleImpl;
|
|
|
|
typedef AlphaDynInst<AlphaSimpleImpl> O3DynInst;
|
|
|
|
#elif THE_ISA == MIPS_ISA
|
|
|
|
template <class Impl> class MipsDynInst;
|
|
|
|
struct MipsSimpleImpl;
|
|
|
|
typedef MipsDynInst<MipsSimpleImpl> O3DynInst;
|
2006-08-12 02:29:15 +02:00
|
|
|
#elif THE_ISA == SPARC_ISA
|
|
|
|
template <class Impl> class SparcDynInst;
|
|
|
|
struct SparcSimpleImpl;
|
|
|
|
typedef SparcDynInst<SparcSimpleImpl> O3DynInst;
|
2007-03-05 15:55:45 +01:00
|
|
|
#elif THE_ISA == X86_ISA
|
|
|
|
template <class Impl> class X86DynInst;
|
|
|
|
struct X86SimpleImpl;
|
|
|
|
typedef X86DynInst<X86SimpleImpl> O3DynInst;
|
2008-02-06 05:44:13 +01:00
|
|
|
#elif THE_ISA == ARM_ISA
|
|
|
|
template <class Impl> class ArmDynInst;
|
|
|
|
struct ArmSimpleImpl;
|
|
|
|
typedef ArmDynInst<ArmSimpleImpl> O3DynInst;
|
2006-07-23 19:39:42 +02:00
|
|
|
#else
|
|
|
|
#error "O3DynInst not defined for this ISA"
|
2006-07-06 18:18:55 +02:00
|
|
|
#endif
|
2006-07-06 17:25:44 +02:00
|
|
|
|
|
|
|
#endif // __CPU_O3_DYN_INST_HH__
|