2004-03-23 23:10:07 +01:00
|
|
|
/*
|
2005-06-05 11:16:00 +02:00
|
|
|
* Copyright (c) 2004-2005 The Regents of The University of Michigan
|
2004-03-23 23:10:07 +01:00
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions are
|
|
|
|
* met: redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer;
|
|
|
|
* redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution;
|
|
|
|
* neither the name of the copyright holders nor the names of its
|
|
|
|
* contributors may be used to endorse or promote products derived from
|
|
|
|
* this software without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @file
|
|
|
|
* Device model for an IDE disk
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __IDE_DISK_HH__
|
|
|
|
#define __IDE_DISK_HH__
|
|
|
|
|
2006-03-29 21:27:10 +02:00
|
|
|
#include "base/statistics.hh"
|
2004-05-03 17:47:52 +02:00
|
|
|
#include "dev/disk_image.hh"
|
2005-06-05 05:56:53 +02:00
|
|
|
#include "dev/ide_atareg.h"
|
2005-08-15 22:59:58 +02:00
|
|
|
#include "dev/ide_ctrl.hh"
|
2005-06-05 05:56:53 +02:00
|
|
|
#include "dev/ide_wdcreg.h"
|
2004-03-23 23:10:07 +01:00
|
|
|
#include "dev/io_device.hh"
|
2004-05-03 17:47:52 +02:00
|
|
|
#include "sim/eventq.hh"
|
2004-03-23 23:10:07 +01:00
|
|
|
|
2004-05-03 17:47:52 +02:00
|
|
|
#define DMA_BACKOFF_PERIOD 200
|
|
|
|
|
2006-05-11 23:19:17 +02:00
|
|
|
#define MAX_DMA_SIZE (131072) // 128K
|
2004-06-03 23:48:05 +02:00
|
|
|
#define MAX_MULTSECT (128)
|
2004-05-03 17:47:52 +02:00
|
|
|
|
|
|
|
#define PRD_BASE_MASK 0xfffffffe
|
|
|
|
#define PRD_COUNT_MASK 0xfffe
|
|
|
|
#define PRD_EOT_MASK 0x8000
|
|
|
|
|
|
|
|
typedef struct PrdEntry {
|
|
|
|
uint32_t baseAddr;
|
|
|
|
uint16_t byteCount;
|
|
|
|
uint16_t endOfTable;
|
|
|
|
} PrdEntry_t;
|
|
|
|
|
|
|
|
class PrdTableEntry {
|
|
|
|
public:
|
|
|
|
PrdEntry_t entry;
|
|
|
|
|
|
|
|
uint32_t getBaseAddr()
|
|
|
|
{
|
|
|
|
return (entry.baseAddr & PRD_BASE_MASK);
|
|
|
|
}
|
|
|
|
|
2004-06-03 23:48:05 +02:00
|
|
|
uint32_t getByteCount()
|
2004-05-03 17:47:52 +02:00
|
|
|
{
|
|
|
|
return ((entry.byteCount == 0) ? MAX_DMA_SIZE :
|
|
|
|
(entry.byteCount & PRD_COUNT_MASK));
|
|
|
|
}
|
|
|
|
|
|
|
|
uint16_t getEOT()
|
|
|
|
{
|
|
|
|
return (entry.endOfTable & PRD_EOT_MASK);
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
#define DATA_OFFSET (0)
|
|
|
|
#define ERROR_OFFSET (1)
|
|
|
|
#define FEATURES_OFFSET (1)
|
|
|
|
#define NSECTOR_OFFSET (2)
|
|
|
|
#define SECTOR_OFFSET (3)
|
|
|
|
#define LCYL_OFFSET (4)
|
|
|
|
#define HCYL_OFFSET (5)
|
|
|
|
#define SELECT_OFFSET (6)
|
2005-08-15 22:59:58 +02:00
|
|
|
#define DRIVE_OFFSET (6)
|
2004-05-03 17:47:52 +02:00
|
|
|
#define STATUS_OFFSET (7)
|
|
|
|
#define COMMAND_OFFSET (7)
|
|
|
|
|
|
|
|
#define CONTROL_OFFSET (2)
|
|
|
|
#define ALTSTAT_OFFSET (2)
|
|
|
|
|
|
|
|
#define SELECT_DEV_BIT 0x10
|
|
|
|
#define CONTROL_RST_BIT 0x04
|
|
|
|
#define CONTROL_IEN_BIT 0x02
|
|
|
|
#define STATUS_BSY_BIT 0x80
|
|
|
|
#define STATUS_DRDY_BIT 0x40
|
|
|
|
#define STATUS_DRQ_BIT 0x08
|
2004-06-01 23:19:47 +02:00
|
|
|
#define STATUS_SEEK_BIT 0x10
|
|
|
|
#define STATUS_DF_BIT 0x20
|
2004-05-12 22:55:49 +02:00
|
|
|
#define DRIVE_LBA_BIT 0x40
|
2004-05-03 17:47:52 +02:00
|
|
|
|
|
|
|
#define DEV0 (0)
|
|
|
|
#define DEV1 (1)
|
|
|
|
|
|
|
|
typedef struct CommandReg {
|
2005-08-15 22:59:58 +02:00
|
|
|
uint16_t data;
|
|
|
|
uint8_t error;
|
2004-05-03 17:47:52 +02:00
|
|
|
uint8_t sec_count;
|
|
|
|
uint8_t sec_num;
|
|
|
|
uint8_t cyl_low;
|
|
|
|
uint8_t cyl_high;
|
|
|
|
union {
|
|
|
|
uint8_t drive;
|
|
|
|
uint8_t head;
|
|
|
|
};
|
2004-06-01 23:19:47 +02:00
|
|
|
uint8_t command;
|
2004-05-03 17:47:52 +02:00
|
|
|
} CommandReg_t;
|
|
|
|
|
2004-05-12 22:55:49 +02:00
|
|
|
typedef enum Events {
|
|
|
|
None = 0,
|
|
|
|
Transfer,
|
|
|
|
ReadWait,
|
|
|
|
WriteWait,
|
|
|
|
PrdRead,
|
|
|
|
DmaRead,
|
|
|
|
DmaWrite
|
|
|
|
} Events_t;
|
|
|
|
|
2004-05-03 17:47:52 +02:00
|
|
|
typedef enum DevAction {
|
|
|
|
ACT_NONE = 0,
|
|
|
|
ACT_CMD_WRITE,
|
|
|
|
ACT_CMD_COMPLETE,
|
|
|
|
ACT_CMD_ERROR,
|
2004-06-01 23:19:47 +02:00
|
|
|
ACT_SELECT_WRITE,
|
2004-05-03 17:47:52 +02:00
|
|
|
ACT_STAT_READ,
|
|
|
|
ACT_DATA_READY,
|
|
|
|
ACT_DATA_READ_BYTE,
|
|
|
|
ACT_DATA_READ_SHORT,
|
|
|
|
ACT_DATA_WRITE_BYTE,
|
|
|
|
ACT_DATA_WRITE_SHORT,
|
|
|
|
ACT_DMA_READY,
|
2004-06-01 23:19:47 +02:00
|
|
|
ACT_DMA_DONE,
|
|
|
|
ACT_SRST_SET,
|
|
|
|
ACT_SRST_CLEAR
|
2004-05-03 17:47:52 +02:00
|
|
|
} DevAction_t;
|
|
|
|
|
|
|
|
typedef enum DevState {
|
|
|
|
// Device idle
|
|
|
|
Device_Idle_S = 0,
|
|
|
|
Device_Idle_SI,
|
|
|
|
Device_Idle_NS,
|
|
|
|
|
2004-06-01 23:19:47 +02:00
|
|
|
// Software reset
|
|
|
|
Device_Srst,
|
|
|
|
|
2004-05-03 17:47:52 +02:00
|
|
|
// Non-data commands
|
|
|
|
Command_Execution,
|
|
|
|
|
|
|
|
// PIO data-in (data to host)
|
|
|
|
Prepare_Data_In,
|
|
|
|
Data_Ready_INTRQ_In,
|
|
|
|
Transfer_Data_In,
|
|
|
|
|
|
|
|
// PIO data-out (data from host)
|
|
|
|
Prepare_Data_Out,
|
|
|
|
Data_Ready_INTRQ_Out,
|
|
|
|
Transfer_Data_Out,
|
|
|
|
|
|
|
|
// DMA protocol
|
|
|
|
Prepare_Data_Dma,
|
|
|
|
Transfer_Data_Dma
|
|
|
|
} DevState_t;
|
|
|
|
|
|
|
|
typedef enum DmaState {
|
|
|
|
Dma_Idle = 0,
|
|
|
|
Dma_Start,
|
|
|
|
Dma_Transfer
|
|
|
|
} DmaState_t;
|
|
|
|
|
|
|
|
class PhysicalMemory;
|
2004-03-23 23:10:07 +01:00
|
|
|
class IdeController;
|
|
|
|
|
|
|
|
/**
|
2004-05-03 17:47:52 +02:00
|
|
|
* IDE Disk device model
|
2004-03-23 23:10:07 +01:00
|
|
|
*/
|
|
|
|
class IdeDisk : public SimObject
|
|
|
|
{
|
|
|
|
protected:
|
|
|
|
/** The IDE controller for this disk. */
|
|
|
|
IdeController *ctrl;
|
2004-05-03 17:47:52 +02:00
|
|
|
/** The DMA interface to use for transfers */
|
|
|
|
DMAInterface<Bus> *dmaInterface;
|
2004-03-23 23:10:07 +01:00
|
|
|
/** The image that contains the data of this disk. */
|
|
|
|
DiskImage *image;
|
2004-05-03 17:47:52 +02:00
|
|
|
/** Pointer to physical memory for DMA transfers */
|
|
|
|
PhysicalMemory *physmem;
|
2004-03-23 23:10:07 +01:00
|
|
|
|
|
|
|
protected:
|
2004-05-12 22:55:49 +02:00
|
|
|
/** The disk delay in microseconds. */
|
2004-03-23 23:10:07 +01:00
|
|
|
int diskDelay;
|
|
|
|
|
2004-05-03 17:47:52 +02:00
|
|
|
private:
|
|
|
|
/** Drive identification structure for this disk */
|
2005-06-05 05:56:53 +02:00
|
|
|
struct ataparams driveID;
|
2004-05-03 17:47:52 +02:00
|
|
|
/** Data buffer for transfers */
|
|
|
|
uint8_t *dataBuffer;
|
2004-06-01 23:19:47 +02:00
|
|
|
/** Number of bytes in command data transfer */
|
|
|
|
uint32_t cmdBytes;
|
2004-05-03 17:47:52 +02:00
|
|
|
/** Number of bytes left in command data transfer */
|
|
|
|
uint32_t cmdBytesLeft;
|
|
|
|
/** Number of bytes left in DRQ block */
|
|
|
|
uint32_t drqBytesLeft;
|
|
|
|
/** Current sector in access */
|
|
|
|
uint32_t curSector;
|
|
|
|
/** Command block registers */
|
|
|
|
CommandReg_t cmdReg;
|
2004-06-01 23:19:47 +02:00
|
|
|
/** Status register */
|
|
|
|
uint8_t status;
|
2004-05-03 17:47:52 +02:00
|
|
|
/** Interrupt enable bit */
|
|
|
|
bool nIENBit;
|
|
|
|
/** Device state */
|
|
|
|
DevState_t devState;
|
|
|
|
/** Dma state */
|
|
|
|
DmaState_t dmaState;
|
|
|
|
/** Dma transaction is a read */
|
|
|
|
bool dmaRead;
|
|
|
|
/** PRD table base address */
|
|
|
|
uint32_t curPrdAddr;
|
|
|
|
/** PRD entry */
|
|
|
|
PrdTableEntry curPrd;
|
2004-05-12 22:55:49 +02:00
|
|
|
/** Number of bytes transfered by DMA interface for current transfer */
|
|
|
|
uint32_t dmaInterfaceBytes;
|
2004-05-03 17:47:52 +02:00
|
|
|
/** Device ID (master=0/slave=1) */
|
|
|
|
int devID;
|
|
|
|
/** Interrupt pending */
|
|
|
|
bool intrPending;
|
|
|
|
|
2006-03-29 21:27:10 +02:00
|
|
|
Stats::Scalar<> dmaReadFullPages;
|
|
|
|
Stats::Scalar<> dmaReadBytes;
|
|
|
|
Stats::Scalar<> dmaReadTxs;
|
|
|
|
Stats::Scalar<> dmaWriteFullPages;
|
|
|
|
Stats::Scalar<> dmaWriteBytes;
|
|
|
|
Stats::Scalar<> dmaWriteTxs;
|
|
|
|
|
2004-03-23 23:10:07 +01:00
|
|
|
public:
|
|
|
|
/**
|
|
|
|
* Create and initialize this Disk.
|
|
|
|
* @param name The name of this disk.
|
|
|
|
* @param img The disk image of this disk.
|
2004-05-03 17:47:52 +02:00
|
|
|
* @param phys Pointer to physical memory
|
|
|
|
* @param id The disk ID (master=0/slave=1)
|
2004-03-23 23:10:07 +01:00
|
|
|
* @param disk_delay The disk delay in milliseconds
|
|
|
|
*/
|
2004-05-03 17:47:52 +02:00
|
|
|
IdeDisk(const std::string &name, DiskImage *img, PhysicalMemory *phys,
|
Make the notion of a global event tick independent of the actual
CPU cycle ticks. This allows the user to have CPUs of different
frequencies, and also allows frequencies and latencies that are
not evenly divisible by the CPU frequency. For now, the CPU
frequency is still set to the global frequency, but soon, we'll
hopefully make the global frequency fixed at something like 1THz
and set all other frequencies independently.
arch/alpha/ev5.cc:
The cycles counter is based on the current cpu cycle.
cpu/base_cpu.cc:
frequency isn't the cpu parameter anymore, cycleTime is.
cpu/base_cpu.hh:
frequency isn't the cpu parameter anymore, cycleTime is.
create several public functions for getting the cpu frequency
and the numbers of ticks for a given number of cycles, etc.
cpu/memtest/memtest.cc:
cpu/simple_cpu/simple_cpu.cc:
cpu/simple_cpu/simple_cpu.hh:
cpu/trace/trace_cpu.cc:
Now that ticks aren't cpu cycles, fixup code to advance
by the proper number of ticks.
cpu/memtest/memtest.hh:
cpu/trace/trace_cpu.hh:
Provide a function to get the number of ticks for a given
number of cycles.
dev/alpha_console.cc:
Update for changes in the way that frequencies and latencies are
accessed. Move some stuff to init()
dev/alpha_console.hh:
Need a pointer to the system and the cpu to get the frequency
so we can pass the info to the console code.
dev/etherbus.cc:
dev/etherbus.hh:
dev/etherlink.cc:
dev/etherlink.hh:
dev/ethertap.cc:
dev/ide_disk.hh:
dev/ns_gige.cc:
dev/ns_gige.hh:
update for changes in the way bandwidths are passed from
python to C++ to accomidate the new way that ticks works.
dev/ide_disk.cc:
update for changes in the way bandwidths are passed from
python to C++ to accomidate the new way that ticks works.
Add some extra debugging printfs
dev/platform.cc:
dev/sinic.cc:
dev/sinic.hh:
outline the constructor and destructor
dev/platform.hh:
outline the constructor and destructor.
don't keep track of the interrupt frequency. Only provide the
accessor function.
dev/tsunami.cc:
dev/tsunami.hh:
outline the constructor and destructor
Don't set the interrupt frequency here. Get it from the actual device
that does the interrupting.
dev/tsunami_io.cc:
dev/tsunami_io.hh:
Make the interrupt interval a configuration parameter. (And convert
the interval to the new latency/frequency stuff in the python)
kern/linux/linux_system.cc:
update for changes in the way bandwidths are passed from
python to C++ to accomidate the new way that ticks works.
For now, we must get the boot cpu's frequency as a parameter
since allowing the system to have a pointer to the boot cpu would
cause a cycle.
kern/tru64/tru64_system.cc:
For now, we must get the boot cpu's frequency as a parameter
since allowing the system to have a pointer to the boot cpu would
cause a cycle.
python/m5/config.py:
Fix support for cycle_time relative latencies and frequencies.
Add support for getting a NetworkBandwidth or a MemoryBandwidth.
python/m5/objects/BaseCPU.mpy:
All CPUs now have a cycle_time. The default is the global frequency,
but it is now possible to set the global frequency to some large value
(like 1THz) and set each CPU frequency independently.
python/m5/objects/BaseCache.mpy:
python/m5/objects/Ide.mpy:
Make this a Latency parameter
python/m5/objects/BaseSystem.mpy:
We need to pass the boot CPU's frequency to the system
python/m5/objects/Ethernet.mpy:
Update parameter types to use latency and bandwidth types
python/m5/objects/Platform.mpy:
this frequency isn't needed. We get it from the clock interrupt.
python/m5/objects/Tsunami.mpy:
The clock generator should hold the frequency
sim/eventq.hh:
Need to remove this assertion because the writeback event
queue is different from the CPU's event queue which can cause
this assertion to fail.
sim/process.cc:
Fix comment.
sim/system.hh:
Struct member to hold the boot CPU's frequency.
sim/universe.cc:
remove unneeded variable.
--HG--
extra : convert_revision : 51efe4041095234bf458d9b3b0d417f4cae16fdc
2005-04-11 21:32:06 +02:00
|
|
|
int id, Tick disk_delay);
|
2004-03-23 23:10:07 +01:00
|
|
|
|
|
|
|
/**
|
|
|
|
* Delete the data buffer.
|
|
|
|
*/
|
|
|
|
~IdeDisk();
|
|
|
|
|
2004-06-01 23:19:47 +02:00
|
|
|
/**
|
|
|
|
* Reset the device state
|
|
|
|
*/
|
|
|
|
void reset(int id);
|
|
|
|
|
2006-03-29 21:27:10 +02:00
|
|
|
/**
|
|
|
|
* Register statistics.
|
|
|
|
*/
|
|
|
|
void regStats();
|
|
|
|
|
|
|
|
|
2004-03-23 23:10:07 +01:00
|
|
|
/**
|
|
|
|
* Set the controller for this device
|
|
|
|
* @param c The IDE controller
|
|
|
|
*/
|
2004-05-03 17:47:52 +02:00
|
|
|
void setController(IdeController *c, DMAInterface<Bus> *dmaIntr) {
|
2004-03-23 23:10:07 +01:00
|
|
|
if (ctrl) panic("Cannot change the controller once set!\n");
|
|
|
|
ctrl = c;
|
2004-05-03 17:47:52 +02:00
|
|
|
dmaInterface = dmaIntr;
|
2004-03-23 23:10:07 +01:00
|
|
|
}
|
|
|
|
|
2004-05-03 17:47:52 +02:00
|
|
|
// Device register read/write
|
2005-08-15 22:59:58 +02:00
|
|
|
void read(const Addr &offset, IdeRegType regtype, uint8_t *data);
|
|
|
|
void write(const Addr &offset, IdeRegType regtype, const uint8_t *data);
|
2004-05-03 17:47:52 +02:00
|
|
|
|
|
|
|
// Start/abort functions
|
|
|
|
void startDma(const uint32_t &prdTableBase);
|
|
|
|
void abortDma();
|
|
|
|
|
|
|
|
private:
|
|
|
|
void startCommand();
|
|
|
|
|
|
|
|
// Interrupt management
|
|
|
|
void intrPost();
|
|
|
|
void intrClear();
|
|
|
|
|
|
|
|
// DMA stuff
|
|
|
|
void doDmaTransfer();
|
|
|
|
friend class EventWrapper<IdeDisk, &IdeDisk::doDmaTransfer>;
|
|
|
|
EventWrapper<IdeDisk, &IdeDisk::doDmaTransfer> dmaTransferEvent;
|
|
|
|
|
|
|
|
void doDmaRead();
|
|
|
|
friend class EventWrapper<IdeDisk, &IdeDisk::doDmaRead>;
|
|
|
|
EventWrapper<IdeDisk, &IdeDisk::doDmaRead> dmaReadWaitEvent;
|
|
|
|
|
|
|
|
void doDmaWrite();
|
|
|
|
friend class EventWrapper<IdeDisk, &IdeDisk::doDmaWrite>;
|
|
|
|
EventWrapper<IdeDisk, &IdeDisk::doDmaWrite> dmaWriteWaitEvent;
|
2004-03-23 23:10:07 +01:00
|
|
|
|
2004-05-03 17:47:52 +02:00
|
|
|
void dmaPrdReadDone();
|
|
|
|
friend class EventWrapper<IdeDisk, &IdeDisk::dmaPrdReadDone>;
|
|
|
|
EventWrapper<IdeDisk, &IdeDisk::dmaPrdReadDone> dmaPrdReadEvent;
|
|
|
|
|
|
|
|
void dmaReadDone();
|
|
|
|
friend class EventWrapper<IdeDisk, &IdeDisk::dmaReadDone>;
|
|
|
|
EventWrapper<IdeDisk, &IdeDisk::dmaReadDone> dmaReadEvent;
|
|
|
|
|
|
|
|
void dmaWriteDone();
|
|
|
|
friend class EventWrapper<IdeDisk, &IdeDisk::dmaWriteDone>;
|
|
|
|
EventWrapper<IdeDisk, &IdeDisk::dmaWriteDone> dmaWriteEvent;
|
|
|
|
|
|
|
|
// Disk image read/write
|
|
|
|
void readDisk(uint32_t sector, uint8_t *data);
|
|
|
|
void writeDisk(uint32_t sector, uint8_t *data);
|
|
|
|
|
|
|
|
// State machine management
|
|
|
|
void updateState(DevAction_t action);
|
|
|
|
|
|
|
|
// Utility functions
|
2004-06-01 23:19:47 +02:00
|
|
|
bool isBSYSet() { return (status & STATUS_BSY_BIT); }
|
2004-05-03 17:47:52 +02:00
|
|
|
bool isIENSet() { return nIENBit; }
|
2004-06-23 21:37:05 +02:00
|
|
|
bool isDEVSelect();
|
2004-05-03 17:47:52 +02:00
|
|
|
|
|
|
|
void setComplete()
|
|
|
|
{
|
|
|
|
// clear out the status byte
|
2004-06-01 23:19:47 +02:00
|
|
|
status = 0;
|
2004-05-03 17:47:52 +02:00
|
|
|
// set the DRDY bit
|
2004-06-01 23:19:47 +02:00
|
|
|
status |= STATUS_DRDY_BIT;
|
|
|
|
// set the SEEK bit
|
|
|
|
status |= STATUS_SEEK_BIT;
|
2004-05-03 17:47:52 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
uint32_t getLBABase()
|
|
|
|
{
|
|
|
|
return (Addr)(((cmdReg.head & 0xf) << 24) | (cmdReg.cyl_high << 16) |
|
|
|
|
(cmdReg.cyl_low << 8) | (cmdReg.sec_num));
|
|
|
|
}
|
2004-03-23 23:10:07 +01:00
|
|
|
|
2004-05-12 22:55:49 +02:00
|
|
|
inline Addr pciToDma(Addr pciAddr);
|
|
|
|
|
|
|
|
uint32_t bytesInDmaPage(Addr curAddr, uint32_t bytesLeft);
|
2004-05-12 00:06:50 +02:00
|
|
|
|
2004-03-23 23:10:07 +01:00
|
|
|
/**
|
|
|
|
* Serialize this object to the given output stream.
|
|
|
|
* @param os The stream to serialize to.
|
|
|
|
*/
|
|
|
|
void serialize(std::ostream &os);
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Reconstruct the state of this object from a checkpoint.
|
|
|
|
* @param cp The checkpoint to use.
|
|
|
|
* @param section The section name describing this object.
|
|
|
|
*/
|
|
|
|
void unserialize(Checkpoint *cp, const std::string §ion);
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
|
|
#endif // __IDE_DISK_HH__
|