2005-06-05 07:22:21 +02:00
|
|
|
/*
|
2005-06-05 11:16:00 +02:00
|
|
|
* Copyright (c) 2005 The Regents of The University of Michigan
|
2005-06-05 07:22:21 +02:00
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions are
|
|
|
|
* met: redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer;
|
|
|
|
* redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution;
|
|
|
|
* neither the name of the copyright holders nor the names of its
|
|
|
|
* contributors may be used to endorse or promote products derived from
|
|
|
|
* this software without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
2006-06-01 01:26:56 +02:00
|
|
|
*
|
|
|
|
* Authors: Ali Saidi
|
2005-06-05 07:22:21 +02:00
|
|
|
*/
|
|
|
|
|
|
|
|
/** @file
|
|
|
|
* Defines a 8250 UART
|
|
|
|
*/
|
|
|
|
|
2006-04-06 20:57:51 +02:00
|
|
|
#ifndef __DEV_UART8250_HH__
|
|
|
|
#define __DEV_UART8250_HH__
|
2005-06-05 07:22:21 +02:00
|
|
|
|
|
|
|
#include "dev/tsunamireg.h"
|
|
|
|
#include "base/range.hh"
|
|
|
|
#include "dev/io_device.hh"
|
|
|
|
#include "dev/uart.hh"
|
|
|
|
|
2005-08-15 22:59:58 +02:00
|
|
|
|
|
|
|
/* UART8250 Interrupt ID Register
|
|
|
|
* bit 0 Interrupt Pending 0 = true, 1 = false
|
|
|
|
* bit 2:1 ID of highest priority interrupt
|
|
|
|
* bit 7:3 zeroes
|
|
|
|
*/
|
2006-04-25 01:31:50 +02:00
|
|
|
const uint8_t IIR_NOPEND = 0x1;
|
2005-08-15 22:59:58 +02:00
|
|
|
|
|
|
|
// Interrupt IDs
|
2006-04-25 01:31:50 +02:00
|
|
|
const uint8_t IIR_MODEM = 0x00; /* Modem Status (lowest priority) */
|
|
|
|
const uint8_t IIR_TXID = 0x02; /* Tx Data */
|
|
|
|
const uint8_t IIR_RXID = 0x04; /* Rx Data */
|
|
|
|
const uint8_t IIR_LINE = 0x06; /* Rx Line Status (highest priority)*/
|
2005-08-15 22:59:58 +02:00
|
|
|
|
2005-06-05 07:22:21 +02:00
|
|
|
class SimConsole;
|
|
|
|
class Platform;
|
|
|
|
|
|
|
|
class Uart8250 : public Uart
|
|
|
|
{
|
|
|
|
|
|
|
|
|
|
|
|
protected:
|
|
|
|
uint8_t IER, DLAB, LCR, MCR;
|
|
|
|
|
|
|
|
class IntrEvent : public Event
|
|
|
|
{
|
|
|
|
protected:
|
|
|
|
Uart8250 *uart;
|
|
|
|
int intrBit;
|
|
|
|
public:
|
|
|
|
IntrEvent(Uart8250 *u, int bit);
|
|
|
|
virtual void process();
|
|
|
|
virtual const char *description();
|
|
|
|
void scheduleIntr();
|
|
|
|
};
|
|
|
|
|
|
|
|
IntrEvent txIntrEvent;
|
|
|
|
IntrEvent rxIntrEvent;
|
|
|
|
|
|
|
|
public:
|
2006-04-06 20:57:51 +02:00
|
|
|
Uart8250(Params *p);
|
2005-06-05 07:22:21 +02:00
|
|
|
|
2006-10-20 09:10:12 +02:00
|
|
|
virtual Tick read(PacketPtr pkt);
|
|
|
|
virtual Tick write(PacketPtr pkt);
|
2006-04-06 20:57:51 +02:00
|
|
|
virtual void addressRanges(AddrRangeList &range_list);
|
2005-06-05 07:22:21 +02:00
|
|
|
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Inform the uart that there is data available.
|
|
|
|
*/
|
|
|
|
virtual void dataAvailable();
|
|
|
|
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Return if we have an interrupt pending
|
|
|
|
* @return interrupt status
|
|
|
|
*/
|
|
|
|
virtual bool intStatus() { return status ? true : false; }
|
|
|
|
|
|
|
|
virtual void serialize(std::ostream &os);
|
|
|
|
virtual void unserialize(Checkpoint *cp, const std::string §ion);
|
|
|
|
|
|
|
|
};
|
|
|
|
|
|
|
|
#endif // __TSUNAMI_UART_HH__
|