2004-02-06 00:23:16 +01:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2003 The Regents of The University of Michigan
|
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions are
|
|
|
|
* met: redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer;
|
|
|
|
* redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution;
|
|
|
|
* neither the name of the copyright holders nor the names of its
|
|
|
|
* contributors may be used to endorse or promote products derived from
|
|
|
|
* this software without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*/
|
2004-01-22 02:14:10 +01:00
|
|
|
|
|
|
|
/* @file
|
2004-01-26 19:26:34 +01:00
|
|
|
* Tsunami I/O including PIC, PIT, RTC, DMA
|
2004-01-22 02:14:10 +01:00
|
|
|
*/
|
|
|
|
|
2004-01-26 19:26:34 +01:00
|
|
|
#include <sys/time.h>
|
|
|
|
|
2004-01-22 02:14:10 +01:00
|
|
|
#include <deque>
|
|
|
|
#include <string>
|
|
|
|
#include <vector>
|
|
|
|
|
|
|
|
#include "base/trace.hh"
|
|
|
|
#include "cpu/exec_context.hh"
|
|
|
|
#include "dev/console.hh"
|
|
|
|
#include "dev/tlaser_clock.hh"
|
2004-01-22 06:36:26 +01:00
|
|
|
#include "dev/tsunami_io.hh"
|
2004-01-22 02:14:10 +01:00
|
|
|
#include "dev/tsunamireg.h"
|
|
|
|
#include "dev/tsunami.hh"
|
|
|
|
#include "mem/functional_mem/memory_control.hh"
|
|
|
|
#include "sim/builder.hh"
|
2004-01-28 03:36:46 +01:00
|
|
|
#include "dev/tsunami_cchip.hh"
|
2004-01-22 02:14:10 +01:00
|
|
|
|
|
|
|
using namespace std;
|
2004-01-26 19:26:34 +01:00
|
|
|
|
|
|
|
#define UNIX_YEAR_OFFSET 52
|
|
|
|
|
|
|
|
// Timer Event for Periodic interrupt of RTC
|
2004-01-28 03:36:46 +01:00
|
|
|
TsunamiIO::RTCEvent::RTCEvent(Tsunami* t)
|
|
|
|
: Event(&mainEventQueue), tsunami(t)
|
2004-01-23 19:01:32 +01:00
|
|
|
{
|
2004-01-26 19:26:34 +01:00
|
|
|
DPRINTF(MC146818, "RTC Event Initilizing\n");
|
|
|
|
schedule(curTick + ticksPerSecond/RTC_RATE);
|
2004-01-23 19:01:32 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
void
|
|
|
|
TsunamiIO::RTCEvent::process()
|
|
|
|
{
|
2004-01-29 00:12:52 +01:00
|
|
|
DPRINTF(MC146818, "RTC Timer Interrupt\n");
|
2004-01-26 19:26:34 +01:00
|
|
|
schedule(curTick + ticksPerSecond/RTC_RATE);
|
|
|
|
//Actually interrupt the processor here
|
2004-01-28 03:36:46 +01:00
|
|
|
if (!tsunami->cchip->RTCInterrupting) {
|
|
|
|
tsunami->cchip->misc |= 1 << 7;
|
|
|
|
tsunami->cchip->RTCInterrupting = true;
|
|
|
|
tsunami->intrctrl->post(0, TheISA::INTLEVEL_IRQ2, 0);
|
|
|
|
}
|
2004-01-23 19:01:32 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
const char *
|
|
|
|
TsunamiIO::RTCEvent::description()
|
|
|
|
{
|
2004-01-26 19:26:34 +01:00
|
|
|
return "tsunami RTC 1024Hz interrupt";
|
2004-01-23 19:01:32 +01:00
|
|
|
}
|
2004-01-22 02:14:10 +01:00
|
|
|
|
2004-01-26 19:26:34 +01:00
|
|
|
// Timer Event for PIT Timers
|
2004-01-23 01:02:07 +01:00
|
|
|
TsunamiIO::ClockEvent::ClockEvent()
|
|
|
|
: Event(&mainEventQueue)
|
|
|
|
{
|
|
|
|
DPRINTF(Tsunami, "Clock Event Initilizing\n");
|
|
|
|
mode = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
void
|
|
|
|
TsunamiIO::ClockEvent::process()
|
|
|
|
{
|
|
|
|
DPRINTF(Tsunami, "Timer Interrupt\n");
|
|
|
|
if (mode == 0)
|
2004-02-06 00:23:16 +01:00
|
|
|
status = 0x20; // set bit that linux is looking for
|
2004-01-23 01:02:07 +01:00
|
|
|
else
|
|
|
|
schedule(curTick + interval);
|
|
|
|
}
|
|
|
|
|
|
|
|
void
|
|
|
|
TsunamiIO::ClockEvent::Program(int count)
|
|
|
|
{
|
|
|
|
DPRINTF(Tsunami, "Timer set to curTick + %d\n", count);
|
2004-01-26 19:26:34 +01:00
|
|
|
// should be count * (cpufreq/pitfreq)
|
|
|
|
interval = count * ticksPerSecond/1193180UL;
|
2004-01-23 01:02:07 +01:00
|
|
|
schedule(curTick + interval);
|
|
|
|
status = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
const char *
|
|
|
|
TsunamiIO::ClockEvent::description()
|
|
|
|
{
|
|
|
|
return "tsunami 8254 Interval timer";
|
|
|
|
}
|
|
|
|
|
|
|
|
void
|
|
|
|
TsunamiIO::ClockEvent::ChangeMode(uint8_t md)
|
|
|
|
{
|
|
|
|
mode = md;
|
|
|
|
}
|
|
|
|
|
|
|
|
uint8_t
|
|
|
|
TsunamiIO::ClockEvent::Status()
|
|
|
|
{
|
|
|
|
return status;
|
|
|
|
}
|
|
|
|
|
2004-01-28 03:36:46 +01:00
|
|
|
TsunamiIO::TsunamiIO(const string &name, Tsunami *t, time_t init_time,
|
2004-02-10 06:19:43 +01:00
|
|
|
Addr a, MemoryController *mmu)
|
|
|
|
: FunctionalMemory(name), addr(a), tsunami(t), rtc(t)
|
2004-01-22 02:14:10 +01:00
|
|
|
{
|
2004-02-10 06:19:43 +01:00
|
|
|
mmu->add_child(this, Range<Addr>(addr, addr + size));
|
|
|
|
|
2004-02-06 00:23:16 +01:00
|
|
|
// set the back pointer from tsunami to myself
|
|
|
|
tsunami->io = this;
|
|
|
|
|
2004-01-23 01:02:07 +01:00
|
|
|
timerData = 0;
|
2004-01-26 19:26:34 +01:00
|
|
|
set_time(init_time == 0 ? time(NULL) : init_time);
|
|
|
|
uip = 1;
|
2004-01-29 01:18:29 +01:00
|
|
|
picr = 0;
|
|
|
|
picInterrupting = false;
|
2004-01-26 19:26:34 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
void
|
|
|
|
TsunamiIO::set_time(time_t t)
|
|
|
|
{
|
|
|
|
gmtime_r(&t, &tm);
|
|
|
|
DPRINTFN("Real-time clock set to %s", asctime(&tm));
|
2004-01-22 02:14:10 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
Fault
|
2004-02-03 22:59:40 +01:00
|
|
|
TsunamiIO::read(MemReqPtr &req, uint8_t *data)
|
2004-01-22 02:14:10 +01:00
|
|
|
{
|
2004-01-22 06:36:26 +01:00
|
|
|
DPRINTF(Tsunami, "io read va=%#x size=%d IOPorrt=%#x\n",
|
2004-01-22 02:14:10 +01:00
|
|
|
req->vaddr, req->size, req->vaddr & 0xfff);
|
|
|
|
|
2004-02-11 04:35:18 +01:00
|
|
|
Addr daddr = (req->paddr - (addr & PA_IMPL_MASK));
|
2004-01-22 02:14:10 +01:00
|
|
|
// ExecContext *xc = req->xc;
|
|
|
|
// int cpuid = xc->cpu_id;
|
2004-01-23 01:02:07 +01:00
|
|
|
|
|
|
|
switch(req->size) {
|
2004-02-06 00:23:16 +01:00
|
|
|
case sizeof(uint8_t):
|
|
|
|
switch(daddr) {
|
|
|
|
case TSDEV_TMR_CTL:
|
|
|
|
*(uint8_t*)data = timer2.Status();
|
|
|
|
return No_Fault;
|
|
|
|
case TSDEV_RTC_DATA:
|
|
|
|
switch(RTCAddress) {
|
|
|
|
case RTC_CONTROL_REGISTERA:
|
|
|
|
*(uint8_t*)data = uip << 7 | 0x26;
|
|
|
|
uip = !uip;
|
|
|
|
return No_Fault;
|
|
|
|
case RTC_CONTROL_REGISTERB:
|
|
|
|
// DM and 24/12 and UIE
|
|
|
|
*(uint8_t*)data = 0x46;
|
|
|
|
return No_Fault;
|
|
|
|
case RTC_CONTROL_REGISTERC:
|
|
|
|
// If we want to support RTC user access in linux
|
|
|
|
// This won't work, but for now it's fine
|
|
|
|
*(uint8_t*)data = 0x00;
|
|
|
|
return No_Fault;
|
|
|
|
case RTC_CONTROL_REGISTERD:
|
|
|
|
panic("RTC Control Register D not implemented");
|
|
|
|
case RTC_SECOND:
|
|
|
|
*(uint8_t *)data = tm.tm_sec;
|
|
|
|
return No_Fault;
|
|
|
|
case RTC_MINUTE:
|
|
|
|
*(uint8_t *)data = tm.tm_min;
|
|
|
|
return No_Fault;
|
|
|
|
case RTC_HOUR:
|
|
|
|
*(uint8_t *)data = tm.tm_hour;
|
|
|
|
return No_Fault;
|
|
|
|
case RTC_DAY_OF_WEEK:
|
|
|
|
*(uint8_t *)data = tm.tm_wday;
|
|
|
|
return No_Fault;
|
|
|
|
case RTC_DAY_OF_MONTH:
|
|
|
|
*(uint8_t *)data = tm.tm_mday;
|
|
|
|
case RTC_MONTH:
|
|
|
|
*(uint8_t *)data = tm.tm_mon + 1;
|
|
|
|
return No_Fault;
|
|
|
|
case RTC_YEAR:
|
|
|
|
*(uint8_t *)data = tm.tm_year - UNIX_YEAR_OFFSET;
|
|
|
|
return No_Fault;
|
|
|
|
default:
|
|
|
|
panic("Unknown RTC Address\n");
|
2004-01-23 01:02:07 +01:00
|
|
|
}
|
2004-02-06 00:23:16 +01:00
|
|
|
|
|
|
|
default:
|
|
|
|
panic("I/O Read - va%#x size %d\n", req->vaddr, req->size);
|
|
|
|
}
|
|
|
|
case sizeof(uint16_t):
|
|
|
|
case sizeof(uint32_t):
|
|
|
|
case sizeof(uint64_t):
|
|
|
|
default:
|
|
|
|
panic("I/O Read - invalid size - va %#x size %d\n",
|
|
|
|
req->vaddr, req->size);
|
2004-01-23 01:02:07 +01:00
|
|
|
}
|
2004-02-06 00:23:16 +01:00
|
|
|
panic("I/O Read - va%#x size %d\n", req->vaddr, req->size);
|
2004-01-22 02:14:10 +01:00
|
|
|
|
|
|
|
return No_Fault;
|
|
|
|
}
|
|
|
|
|
|
|
|
Fault
|
2004-02-03 22:59:40 +01:00
|
|
|
TsunamiIO::write(MemReqPtr &req, const uint8_t *data)
|
2004-01-22 02:14:10 +01:00
|
|
|
{
|
2004-01-30 21:24:50 +01:00
|
|
|
uint8_t dt = *(uint8_t*)data;
|
|
|
|
uint64_t dt64 = dt;
|
|
|
|
|
|
|
|
DPRINTF(Tsunami, "io write - va=%#x size=%d IOPort=%#x Data=%#x\n",
|
|
|
|
req->vaddr, req->size, req->vaddr & 0xfff, dt64);
|
2004-01-22 02:14:10 +01:00
|
|
|
|
2004-02-11 04:35:18 +01:00
|
|
|
Addr daddr = (req->paddr - (addr & PA_IMPL_MASK));
|
2004-01-22 06:08:48 +01:00
|
|
|
|
|
|
|
switch(req->size) {
|
2004-02-06 00:23:16 +01:00
|
|
|
case sizeof(uint8_t):
|
|
|
|
switch(daddr) {
|
|
|
|
case TSDEV_PIC1_MASK:
|
|
|
|
mask1 = *(uint8_t*)data;
|
|
|
|
if ((picr & mask1) && !picInterrupting) {
|
|
|
|
picInterrupting = true;
|
2004-02-16 05:56:44 +01:00
|
|
|
tsunami->cchip->postDRIR(55);
|
2004-02-06 00:23:16 +01:00
|
|
|
DPRINTF(Tsunami, "posting pic interrupt to cchip\n");
|
|
|
|
}
|
|
|
|
return No_Fault;
|
|
|
|
case TSDEV_PIC2_MASK:
|
|
|
|
mask2 = *(uint8_t*)data;
|
|
|
|
//PIC2 Not implemented to interrupt
|
|
|
|
return No_Fault;
|
|
|
|
case TSDEV_DMA1_RESET:
|
|
|
|
return No_Fault;
|
|
|
|
case TSDEV_DMA2_RESET:
|
|
|
|
return No_Fault;
|
|
|
|
case TSDEV_DMA1_MODE:
|
|
|
|
mode1 = *(uint8_t*)data;
|
|
|
|
return No_Fault;
|
|
|
|
case TSDEV_DMA2_MODE:
|
|
|
|
mode2 = *(uint8_t*)data;
|
|
|
|
return No_Fault;
|
|
|
|
case TSDEV_DMA1_MASK:
|
|
|
|
case TSDEV_DMA2_MASK:
|
|
|
|
return No_Fault;
|
|
|
|
case TSDEV_TMR_CTL:
|
|
|
|
return No_Fault;
|
|
|
|
case TSDEV_TMR2_CTL:
|
|
|
|
if ((*(uint8_t*)data & 0x30) != 0x30)
|
|
|
|
panic("Only L/M write supported\n");
|
|
|
|
|
|
|
|
switch(*(uint8_t*)data >> 6) {
|
|
|
|
case 0:
|
|
|
|
timer0.ChangeMode((*(uint8_t*)data & 0xF) >> 1);
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
timer2.ChangeMode((*(uint8_t*)data & 0xF) >> 1);
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
panic("Read Back Command not implemented\n");
|
|
|
|
}
|
|
|
|
return No_Fault;
|
|
|
|
case TSDEV_TMR2_DATA:
|
|
|
|
/* two writes before we actually start the Timer
|
|
|
|
so I set a flag in the timerData */
|
|
|
|
if(timerData & 0x1000) {
|
|
|
|
timerData &= 0x1000;
|
|
|
|
timerData += *(uint8_t*)data << 8;
|
|
|
|
timer2.Program(timerData);
|
|
|
|
} else {
|
|
|
|
timerData = *(uint8_t*)data;
|
|
|
|
timerData |= 0x1000;
|
|
|
|
}
|
|
|
|
return No_Fault;
|
|
|
|
case TSDEV_TMR0_DATA:
|
|
|
|
/* two writes before we actually start the Timer
|
|
|
|
so I set a flag in the timerData */
|
|
|
|
if(timerData & 0x1000) {
|
|
|
|
timerData &= 0x1000;
|
|
|
|
timerData += *(uint8_t*)data << 8;
|
|
|
|
timer0.Program(timerData);
|
|
|
|
} else {
|
|
|
|
timerData = *(uint8_t*)data;
|
|
|
|
timerData |= 0x1000;
|
2004-01-22 06:08:48 +01:00
|
|
|
}
|
2004-02-06 00:23:16 +01:00
|
|
|
return No_Fault;
|
|
|
|
case TSDEV_RTC_ADDR:
|
|
|
|
RTCAddress = *(uint8_t*)data;
|
|
|
|
return No_Fault;
|
|
|
|
case TSDEV_RTC_DATA:
|
|
|
|
panic("RTC Write not implmented (rtc.o won't work)\n");
|
|
|
|
default:
|
|
|
|
panic("I/O Write - va%#x size %d\n", req->vaddr, req->size);
|
|
|
|
}
|
|
|
|
case sizeof(uint16_t):
|
|
|
|
case sizeof(uint32_t):
|
|
|
|
case sizeof(uint64_t):
|
|
|
|
default:
|
|
|
|
panic("I/O Write - invalid size - va %#x size %d\n",
|
|
|
|
req->vaddr, req->size);
|
2004-01-22 06:08:48 +01:00
|
|
|
}
|
|
|
|
|
2004-01-22 02:14:10 +01:00
|
|
|
|
|
|
|
return No_Fault;
|
|
|
|
}
|
|
|
|
|
2004-01-29 01:18:29 +01:00
|
|
|
void
|
|
|
|
TsunamiIO::postPIC(uint8_t bitvector)
|
|
|
|
{
|
|
|
|
//PIC2 Is not implemented, because nothing of interest there
|
|
|
|
picr |= bitvector;
|
|
|
|
if ((picr & mask1) && !picInterrupting) {
|
|
|
|
picInterrupting = true;
|
2004-02-16 05:56:44 +01:00
|
|
|
tsunami->cchip->postDRIR(55);
|
2004-01-29 01:18:29 +01:00
|
|
|
DPRINTF(Tsunami, "posting pic interrupt to cchip\n");
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void
|
|
|
|
TsunamiIO::clearPIC(uint8_t bitvector)
|
|
|
|
{
|
|
|
|
//PIC2 Is not implemented, because nothing of interest there
|
|
|
|
picr &= ~bitvector;
|
|
|
|
if (!(picr & mask1)) {
|
|
|
|
picInterrupting = false;
|
2004-02-16 05:56:44 +01:00
|
|
|
tsunami->cchip->clearDRIR(55);
|
2004-01-29 01:18:29 +01:00
|
|
|
DPRINTF(Tsunami, "clearing pic interrupt to cchip\n");
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2004-01-22 02:14:10 +01:00
|
|
|
void
|
2004-01-22 06:36:26 +01:00
|
|
|
TsunamiIO::serialize(std::ostream &os)
|
2004-01-22 02:14:10 +01:00
|
|
|
{
|
2004-02-11 21:32:30 +01:00
|
|
|
SERIALIZE_SCALAR(timerData);
|
|
|
|
SERIALIZE_SCALAR(uip);
|
|
|
|
SERIALIZE_SCALAR(picr);
|
|
|
|
SERIALIZE_SCALAR(picInterrupting);
|
|
|
|
Tick time0when = timer0.when();
|
|
|
|
Tick time2when = timer2.when();
|
|
|
|
Tick rtcwhen = rtc.when();
|
|
|
|
SERIALIZE_SCALAR(time0when);
|
|
|
|
SERIALIZE_SCALAR(time2when);
|
|
|
|
SERIALIZE_SCALAR(rtcwhen);
|
|
|
|
|
2004-01-22 02:14:10 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
void
|
2004-01-22 06:36:26 +01:00
|
|
|
TsunamiIO::unserialize(Checkpoint *cp, const std::string §ion)
|
2004-01-22 02:14:10 +01:00
|
|
|
{
|
2004-02-11 21:32:30 +01:00
|
|
|
UNSERIALIZE_SCALAR(timerData);
|
|
|
|
UNSERIALIZE_SCALAR(uip);
|
|
|
|
UNSERIALIZE_SCALAR(picr);
|
|
|
|
UNSERIALIZE_SCALAR(picInterrupting);
|
|
|
|
Tick time0when;
|
|
|
|
Tick time2when;
|
|
|
|
Tick rtcwhen;
|
|
|
|
UNSERIALIZE_SCALAR(time0when);
|
|
|
|
UNSERIALIZE_SCALAR(time2when);
|
|
|
|
UNSERIALIZE_SCALAR(rtcwhen);
|
|
|
|
timer0.reschedule(time0when);
|
|
|
|
timer2.reschedule(time2when);
|
|
|
|
rtc.reschedule(rtcwhen);
|
2004-01-22 02:14:10 +01:00
|
|
|
}
|
|
|
|
|
2004-01-22 06:36:26 +01:00
|
|
|
BEGIN_DECLARE_SIM_OBJECT_PARAMS(TsunamiIO)
|
2004-01-22 02:14:10 +01:00
|
|
|
|
2004-01-28 03:36:46 +01:00
|
|
|
SimObjectParam<Tsunami *> tsunami;
|
2004-01-26 19:26:34 +01:00
|
|
|
Param<time_t> time;
|
2004-01-22 02:14:10 +01:00
|
|
|
SimObjectParam<MemoryController *> mmu;
|
|
|
|
Param<Addr> addr;
|
|
|
|
|
2004-01-22 06:36:26 +01:00
|
|
|
END_DECLARE_SIM_OBJECT_PARAMS(TsunamiIO)
|
2004-01-22 02:14:10 +01:00
|
|
|
|
2004-01-22 06:36:26 +01:00
|
|
|
BEGIN_INIT_SIM_OBJECT_PARAMS(TsunamiIO)
|
2004-01-22 02:14:10 +01:00
|
|
|
|
2004-01-28 03:36:46 +01:00
|
|
|
INIT_PARAM(tsunami, "Tsunami"),
|
2004-01-26 19:26:34 +01:00
|
|
|
INIT_PARAM_DFLT(time, "System time to use "
|
|
|
|
"(0 for actual time, default is 1/1/06", ULL(1136073600)),
|
2004-01-22 02:14:10 +01:00
|
|
|
INIT_PARAM(mmu, "Memory Controller"),
|
2004-02-10 06:19:43 +01:00
|
|
|
INIT_PARAM(addr, "Device Address")
|
2004-01-22 02:14:10 +01:00
|
|
|
|
2004-01-22 06:36:26 +01:00
|
|
|
END_INIT_SIM_OBJECT_PARAMS(TsunamiIO)
|
2004-01-22 02:14:10 +01:00
|
|
|
|
2004-01-22 06:36:26 +01:00
|
|
|
CREATE_SIM_OBJECT(TsunamiIO)
|
2004-01-22 02:14:10 +01:00
|
|
|
{
|
2004-02-10 06:19:43 +01:00
|
|
|
return new TsunamiIO(getInstanceName(), tsunami, time, addr, mmu);
|
2004-01-22 02:14:10 +01:00
|
|
|
}
|
|
|
|
|
2004-01-22 06:36:26 +01:00
|
|
|
REGISTER_SIM_OBJECT("TsunamiIO", TsunamiIO)
|