2004-01-22 02:14:10 +01:00
|
|
|
/* $Id$ */
|
|
|
|
|
|
|
|
/* @file
|
|
|
|
* Tsunami DMA fake
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <deque>
|
|
|
|
#include <string>
|
|
|
|
#include <vector>
|
|
|
|
|
|
|
|
#include "base/trace.hh"
|
|
|
|
#include "cpu/exec_context.hh"
|
|
|
|
#include "dev/console.hh"
|
|
|
|
#include "dev/etherdev.hh"
|
|
|
|
#include "dev/scsi_ctrl.hh"
|
|
|
|
#include "dev/tlaser_clock.hh"
|
2004-01-22 06:36:26 +01:00
|
|
|
#include "dev/tsunami_io.hh"
|
2004-01-22 02:14:10 +01:00
|
|
|
#include "dev/tsunamireg.h"
|
|
|
|
#include "dev/tsunami.hh"
|
|
|
|
#include "mem/functional_mem/memory_control.hh"
|
|
|
|
#include "sim/builder.hh"
|
|
|
|
#include "sim/system.hh"
|
|
|
|
|
|
|
|
using namespace std;
|
|
|
|
|
2004-01-23 01:02:07 +01:00
|
|
|
TsunamiIO::ClockEvent::ClockEvent()
|
|
|
|
: Event(&mainEventQueue)
|
|
|
|
{
|
|
|
|
DPRINTF(Tsunami, "Clock Event Initilizing\n");
|
|
|
|
mode = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
void
|
|
|
|
TsunamiIO::ClockEvent::process()
|
|
|
|
{
|
|
|
|
DPRINTF(Tsunami, "Timer Interrupt\n");
|
|
|
|
if (mode == 0)
|
|
|
|
status = 0x20; // set bit that linux is looking for
|
|
|
|
else
|
|
|
|
schedule(curTick + interval);
|
|
|
|
}
|
|
|
|
|
|
|
|
void
|
|
|
|
TsunamiIO::ClockEvent::Program(int count)
|
|
|
|
{
|
|
|
|
DPRINTF(Tsunami, "Timer set to curTick + %d\n", count);
|
|
|
|
interval = count * ticksPerSecond/1193180UL; // should be count * (cpufreq/pitfreq)
|
|
|
|
schedule(curTick + interval);
|
|
|
|
status = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
const char *
|
|
|
|
TsunamiIO::ClockEvent::description()
|
|
|
|
{
|
|
|
|
return "tsunami 8254 Interval timer";
|
|
|
|
}
|
|
|
|
|
|
|
|
void
|
|
|
|
TsunamiIO::ClockEvent::ChangeMode(uint8_t md)
|
|
|
|
{
|
|
|
|
mode = md;
|
|
|
|
}
|
|
|
|
|
|
|
|
uint8_t
|
|
|
|
TsunamiIO::ClockEvent::Status()
|
|
|
|
{
|
|
|
|
return status;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2004-01-22 06:36:26 +01:00
|
|
|
TsunamiIO::TsunamiIO(const string &name, /*Tsunami *t,*/
|
2004-01-22 02:14:10 +01:00
|
|
|
Addr addr, Addr mask, MemoryController *mmu)
|
|
|
|
: MmapDevice(name, addr, mask, mmu)/*, tsunami(t) */
|
|
|
|
{
|
2004-01-23 01:02:07 +01:00
|
|
|
timerData = 0;
|
2004-01-22 02:14:10 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
Fault
|
2004-01-22 06:36:26 +01:00
|
|
|
TsunamiIO::read(MemReqPtr req, uint8_t *data)
|
2004-01-22 02:14:10 +01:00
|
|
|
{
|
2004-01-22 06:36:26 +01:00
|
|
|
DPRINTF(Tsunami, "io read va=%#x size=%d IOPorrt=%#x\n",
|
2004-01-22 02:14:10 +01:00
|
|
|
req->vaddr, req->size, req->vaddr & 0xfff);
|
|
|
|
|
2004-01-23 01:02:07 +01:00
|
|
|
Addr daddr = (req->paddr & addr_mask);
|
2004-01-22 02:14:10 +01:00
|
|
|
// ExecContext *xc = req->xc;
|
|
|
|
// int cpuid = xc->cpu_id;
|
2004-01-23 01:02:07 +01:00
|
|
|
|
|
|
|
switch(req->size) {
|
|
|
|
case sizeof(uint8_t):
|
|
|
|
switch(daddr) {
|
|
|
|
case TSDEV_TMR_CTL:
|
|
|
|
*(uint8_t*)data = timer2.Status();
|
|
|
|
return No_Fault;
|
|
|
|
default:
|
|
|
|
panic("I/O Read - va%#x size %d\n", req->vaddr, req->size);
|
|
|
|
}
|
|
|
|
case sizeof(uint16_t):
|
|
|
|
case sizeof(uint32_t):
|
|
|
|
case sizeof(uint64_t):
|
|
|
|
default:
|
|
|
|
panic("I/O Read - invalid size - va %#x size %d\n", req->vaddr, req->size);
|
|
|
|
}
|
2004-01-22 06:08:48 +01:00
|
|
|
panic("I/O Read - va%#x size %d\n", req->vaddr, req->size);
|
2004-01-22 02:14:10 +01:00
|
|
|
|
|
|
|
return No_Fault;
|
|
|
|
}
|
|
|
|
|
|
|
|
Fault
|
2004-01-22 06:36:26 +01:00
|
|
|
TsunamiIO::write(MemReqPtr req, const uint8_t *data)
|
2004-01-22 02:14:10 +01:00
|
|
|
{
|
2004-01-22 06:36:26 +01:00
|
|
|
DPRINTF(Tsunami, "io write - va=%#x size=%d IOPort=%#x\n",
|
2004-01-22 02:14:10 +01:00
|
|
|
req->vaddr, req->size, req->vaddr & 0xfff);
|
|
|
|
|
2004-01-22 06:08:48 +01:00
|
|
|
Addr daddr = (req->paddr & addr_mask);
|
|
|
|
|
|
|
|
switch(req->size) {
|
|
|
|
case sizeof(uint8_t):
|
|
|
|
switch(daddr) {
|
|
|
|
case TSDEV_PIC1_MASK:
|
|
|
|
mask1 = *(uint8_t*)data;
|
|
|
|
return No_Fault;
|
|
|
|
case TSDEV_PIC2_MASK:
|
|
|
|
mask2 = *(uint8_t*)data;
|
|
|
|
return No_Fault;
|
|
|
|
case TSDEV_DMA1_RESET:
|
|
|
|
return No_Fault;
|
|
|
|
case TSDEV_DMA2_RESET:
|
|
|
|
return No_Fault;
|
|
|
|
case TSDEV_DMA1_MODE:
|
|
|
|
mode1 = *(uint8_t*)data;
|
|
|
|
return No_Fault;
|
|
|
|
case TSDEV_DMA2_MODE:
|
|
|
|
mode2 = *(uint8_t*)data;
|
|
|
|
return No_Fault;
|
|
|
|
case TSDEV_DMA1_MASK:
|
|
|
|
case TSDEV_DMA2_MASK:
|
|
|
|
return No_Fault;
|
2004-01-23 01:02:07 +01:00
|
|
|
case TSDEV_TMR_CTL:
|
|
|
|
return No_Fault;
|
|
|
|
case TSDEV_TMR2_CTL:
|
|
|
|
if ((*(uint8_t*)data & 0x30) != 0x30)
|
|
|
|
panic("Only L/M write supported\n");
|
|
|
|
|
|
|
|
switch(*(uint8_t*)data >> 6) {
|
|
|
|
case 0:
|
|
|
|
timer0.ChangeMode((*(uint8_t*)data & 0xF) >> 1);
|
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
timer1.ChangeMode((*(uint8_t*)data & 0xF) >> 1);
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
timer2.ChangeMode((*(uint8_t*)data & 0xF) >> 1);
|
|
|
|
break;
|
|
|
|
case 3:
|
|
|
|
default:
|
|
|
|
panic("Read Back Command not implemented\n");
|
|
|
|
}
|
|
|
|
return No_Fault;
|
|
|
|
case TSDEV_TMR2_DATA:
|
|
|
|
/* two writes before we actually start the Timer
|
|
|
|
so I set a flag in the timerData */
|
|
|
|
if(timerData & 0x1000) {
|
|
|
|
timerData &= 0x1000;
|
|
|
|
timerData += *(uint8_t*)data << 8;
|
|
|
|
timer2.Program(timerData);
|
|
|
|
} else {
|
|
|
|
timerData = *(uint8_t*)data;
|
|
|
|
timerData |= 0x1000;
|
|
|
|
}
|
|
|
|
return No_Fault;
|
|
|
|
case TSDEV_TMR0_DATA:
|
|
|
|
/* two writes before we actually start the Timer
|
|
|
|
so I set a flag in the timerData */
|
|
|
|
if(timerData & 0x1000) {
|
|
|
|
timerData &= 0x1000;
|
|
|
|
timerData += *(uint8_t*)data << 8;
|
|
|
|
timer0.Program(timerData);
|
|
|
|
} else {
|
|
|
|
timerData = *(uint8_t*)data;
|
|
|
|
timerData |= 0x1000;
|
|
|
|
}
|
|
|
|
return No_Fault;
|
|
|
|
default:
|
2004-01-22 06:08:48 +01:00
|
|
|
panic("I/O Write - va%#x size %d\n", req->vaddr, req->size);
|
|
|
|
}
|
|
|
|
case sizeof(uint16_t):
|
|
|
|
case sizeof(uint32_t):
|
|
|
|
case sizeof(uint64_t):
|
|
|
|
default:
|
|
|
|
panic("I/O Write - invalid size - va %#x size %d\n", req->vaddr, req->size);
|
|
|
|
}
|
|
|
|
|
2004-01-22 02:14:10 +01:00
|
|
|
|
|
|
|
return No_Fault;
|
|
|
|
}
|
|
|
|
|
|
|
|
void
|
2004-01-22 06:36:26 +01:00
|
|
|
TsunamiIO::serialize(std::ostream &os)
|
2004-01-22 02:14:10 +01:00
|
|
|
{
|
|
|
|
// code should be written
|
|
|
|
}
|
|
|
|
|
|
|
|
void
|
2004-01-22 06:36:26 +01:00
|
|
|
TsunamiIO::unserialize(Checkpoint *cp, const std::string §ion)
|
2004-01-22 02:14:10 +01:00
|
|
|
{
|
|
|
|
//code should be written
|
|
|
|
}
|
|
|
|
|
2004-01-22 06:36:26 +01:00
|
|
|
BEGIN_DECLARE_SIM_OBJECT_PARAMS(TsunamiIO)
|
2004-01-22 02:14:10 +01:00
|
|
|
|
|
|
|
// SimObjectParam<Tsunami *> tsunami;
|
|
|
|
SimObjectParam<MemoryController *> mmu;
|
|
|
|
Param<Addr> addr;
|
|
|
|
Param<Addr> mask;
|
|
|
|
|
2004-01-22 06:36:26 +01:00
|
|
|
END_DECLARE_SIM_OBJECT_PARAMS(TsunamiIO)
|
2004-01-22 02:14:10 +01:00
|
|
|
|
2004-01-22 06:36:26 +01:00
|
|
|
BEGIN_INIT_SIM_OBJECT_PARAMS(TsunamiIO)
|
2004-01-22 02:14:10 +01:00
|
|
|
|
|
|
|
// INIT_PARAM(tsunami, "Tsunami"),
|
|
|
|
INIT_PARAM(mmu, "Memory Controller"),
|
|
|
|
INIT_PARAM(addr, "Device Address"),
|
|
|
|
INIT_PARAM(mask, "Address Mask")
|
|
|
|
|
2004-01-22 06:36:26 +01:00
|
|
|
END_INIT_SIM_OBJECT_PARAMS(TsunamiIO)
|
2004-01-22 02:14:10 +01:00
|
|
|
|
2004-01-22 06:36:26 +01:00
|
|
|
CREATE_SIM_OBJECT(TsunamiIO)
|
2004-01-22 02:14:10 +01:00
|
|
|
{
|
2004-01-22 06:36:26 +01:00
|
|
|
return new TsunamiIO(getInstanceName(), /*tsunami,*/ addr, mask, mmu);
|
2004-01-22 02:14:10 +01:00
|
|
|
}
|
|
|
|
|
2004-01-22 06:36:26 +01:00
|
|
|
REGISTER_SIM_OBJECT("TsunamiIO", TsunamiIO)
|