2006-01-25 01:57:17 +01:00
|
|
|
|
/*
|
2007-11-13 22:58:16 +01:00
|
|
|
|
* Copyright N) 2007 MIPS Technologies, Inc. All Rights Reserved
|
2006-01-25 01:57:17 +01:00
|
|
|
|
*
|
2007-11-13 22:58:16 +01:00
|
|
|
|
* This software is part of the M5 simulator.
|
2006-01-25 01:57:17 +01:00
|
|
|
|
*
|
2007-11-13 22:58:16 +01:00
|
|
|
|
* THIS IS A LEGAL AGREEMENT. BY DOWNLOADING, USING, COPYING, CREATING
|
|
|
|
|
* DERIVATIVE WORKS, AND/OR DISTRIBUTING THIS SOFTWARE YOU ARE AGREEING
|
|
|
|
|
* TO THESE TERMS AND CONDITIONS.
|
2006-06-01 01:26:56 +02:00
|
|
|
|
*
|
2007-11-13 22:58:16 +01:00
|
|
|
|
* Permission is granted to use, copy, create derivative works and
|
|
|
|
|
* distribute this software and such derivative works for any purpose,
|
|
|
|
|
* so long as (1) the copyright notice above, this grant of permission,
|
|
|
|
|
* and the disclaimer below appear in all copies and derivative works
|
|
|
|
|
* made, (2) the copyright notice above is augmented as appropriate to
|
|
|
|
|
* reflect the addition of any new copyrightable work in a derivative
|
|
|
|
|
* work (e.g., Copyright N) <Publication Year> Copyright Owner), and (3)
|
|
|
|
|
* the name of MIPS Technologies, Inc. ($(B!H(BMIPS$(B!I(B) is not used in any
|
|
|
|
|
* advertising or publicity pertaining to the use or distribution of
|
|
|
|
|
* this software without specific, written prior authorization.
|
|
|
|
|
*
|
|
|
|
|
* THIS SOFTWARE IS PROVIDED $(B!H(BAS IS.$(B!I(B MIPS MAKES NO WARRANTIES AND
|
|
|
|
|
* DISCLAIMS ALL WARRANTIES, WHETHER EXPRESS, STATUTORY, IMPLIED OR
|
|
|
|
|
* OTHERWISE, INCLUDING BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
|
|
|
|
|
* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND
|
|
|
|
|
* NON-INFRINGEMENT OF THIRD PARTY RIGHTS, REGARDING THIS SOFTWARE.
|
|
|
|
|
* IN NO EVENT SHALL MIPS BE LIABLE FOR ANY DAMAGES, INCLUDING DIRECT,
|
|
|
|
|
* INDIRECT, INCIDENTAL, CONSEQUENTIAL, SPECIAL, OR PUNITIVE DAMAGES OF
|
|
|
|
|
* ANY KIND OR NATURE, ARISING OUT OF OR IN CONNECTION WITH THIS AGREEMENT,
|
|
|
|
|
* THIS SOFTWARE AND/OR THE USE OF THIS SOFTWARE, WHETHER SUCH LIABILITY
|
|
|
|
|
* IS ASSERTED ON THE BASIS OF CONTRACT, TORT (INCLUDING NEGLIGENCE OR
|
|
|
|
|
* STRICT LIABILITY), OR OTHERWISE, EVEN IF MIPS HAS BEEN WARNED OF THE
|
|
|
|
|
* POSSIBILITY OF ANY SUCH LOSS OR DAMAGE IN ADVANCE.
|
|
|
|
|
*
|
|
|
|
|
* Authors: Gabe M. Black
|
|
|
|
|
* Korey L. Sewell
|
|
|
|
|
* Jaidev Patwardhan
|
2006-01-25 01:57:17 +01:00
|
|
|
|
*/
|
|
|
|
|
|
2006-01-26 22:19:44 +01:00
|
|
|
|
#ifndef __ARCH_MIPS_ISA_TRAITS_HH__
|
|
|
|
|
#define __ARCH_MIPS_ISA_TRAITS_HH__
|
2006-01-25 01:57:17 +01:00
|
|
|
|
|
2006-05-08 00:50:41 +02:00
|
|
|
|
#include "arch/mips/types.hh"
|
2007-11-13 22:58:16 +01:00
|
|
|
|
#include "config/full_system.hh"
|
2006-01-25 01:57:17 +01:00
|
|
|
|
#include "sim/host.hh"
|
|
|
|
|
|
2006-03-08 08:05:38 +01:00
|
|
|
|
namespace LittleEndianGuest {};
|
|
|
|
|
|
2006-01-26 22:19:44 +01:00
|
|
|
|
#define TARGET_MIPS
|
2006-01-25 01:57:17 +01:00
|
|
|
|
|
2006-02-22 04:02:05 +01:00
|
|
|
|
class StaticInstPtr;
|
2006-01-25 01:57:17 +01:00
|
|
|
|
|
2006-02-22 04:02:05 +01:00
|
|
|
|
namespace MipsISA
|
2006-01-25 01:57:17 +01:00
|
|
|
|
{
|
Enable register windows.
arch/alpha/isa_traits.hh:
arch/mips/isa_traits.cc:
Turned the integer register file into a class instead of a typedef to an array.
arch/alpha/regfile.hh:
Changed the integer register file into a class instead of a typedef to an array. Also put the parts of the register file, ie the int, float, and misc register files, pc, npc, and nnpc, behind accessor functions. Added a changeContext function, and ContextParam and ContextVal types, so that things like the register window can be changed through call backs.
arch/mips/isa_traits.hh:
Turned the integer register file into a class instead of a typedef to an array. Also moved a "using namespace" into the namespace definition.
arch/sparc/isa_traits.hh:
Turned the integer register file into a class instead of a typedef to an array. Also "fixed" the max number of src and dest regs. They may need to be even larger.
arch/sparc/regfile.hh:
Changed the integer register file into a class instead of a typedef to an array. Also put the parts of the register file, ie the int, float, and misc register files, pc, npc, and nnpc, behind accessor functions. Added a changeContext function, and ContextParam and ContextVal types, so that things like the register window can be changed through call backs. Created setCWP and setAltGlobals functions for the IntRegFile.
cpu/cpu_exec_context.hh:
Used the accessor functions for the register file, and added a changeRegFileContext function to call back into the RegFile. Used the RegFile clear function rather than memsetting it to 0.
cpu/exec_context.hh:
Added the changeRegFileContext function.
cpu/exetrace.cc:
Use the TheISA::NumIntRegs constant, and use readReg now that the integer register file is a class instead of an array.
cpu/exetrace.hh:
Get the address of the regs object, now that it isn't an array.
--HG--
extra : convert_revision : ea2dd81be1c2e66b3c684af319eb58f8a77fd49c
2006-04-06 20:47:03 +02:00
|
|
|
|
using namespace LittleEndianGuest;
|
|
|
|
|
|
2006-03-12 11:57:34 +01:00
|
|
|
|
StaticInstPtr decodeInst(ExtMachInst);
|
2006-02-22 04:02:05 +01:00
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
// MIPS DOES have a delay slot
|
2006-09-01 02:51:30 +02:00
|
|
|
|
#define ISA_HAS_DELAY_SLOT 1
|
|
|
|
|
|
2006-08-12 01:43:10 +02:00
|
|
|
|
const Addr PageShift = 13;
|
|
|
|
|
const Addr PageBytes = ULL(1) << PageShift;
|
2007-11-13 22:58:16 +01:00
|
|
|
|
const Addr Page_Mask = ~(PageBytes - 1);
|
2006-08-12 01:43:10 +02:00
|
|
|
|
const Addr PageOffset = PageBytes - 1;
|
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
|
|
|
|
|
////////////////////////////////////////////////////////////////////////
|
|
|
|
|
//
|
|
|
|
|
// Translation stuff
|
|
|
|
|
//
|
|
|
|
|
|
|
|
|
|
const Addr PteShift = 3;
|
|
|
|
|
const Addr NPtePageShift = PageShift - PteShift;
|
|
|
|
|
const Addr NPtePage = ULL(1) << NPtePageShift;
|
|
|
|
|
const Addr PteMask = NPtePage - 1;
|
|
|
|
|
|
|
|
|
|
//// All 'Mapped' segments go through the TLB
|
|
|
|
|
//// All other segments are translated by dropping the MSB, to give
|
|
|
|
|
//// the corresponding physical address
|
|
|
|
|
// User Segment - Mapped
|
|
|
|
|
const Addr USegBase = ULL(0x0);
|
|
|
|
|
const Addr USegEnd = ULL(0x7FFFFFFF);
|
|
|
|
|
|
|
|
|
|
// Kernel Segment 0 - Unmapped
|
|
|
|
|
const Addr KSeg0End = ULL(0x9FFFFFFF);
|
|
|
|
|
const Addr KSeg0Base = ULL(0x80000000);
|
|
|
|
|
const Addr KSeg0Mask = ULL(0x1FFFFFFF);
|
|
|
|
|
|
|
|
|
|
// Kernel Segment 1 - Unmapped, Uncached
|
|
|
|
|
const Addr KSeg1End = ULL(0xBFFFFFFF);
|
|
|
|
|
const Addr KSeg1Base = ULL(0xA0000000);
|
|
|
|
|
const Addr KSeg1Mask = ULL(0x1FFFFFFF);
|
|
|
|
|
|
|
|
|
|
// Kernel/Supervisor Segment - Mapped
|
|
|
|
|
const Addr KSSegEnd = ULL(0xDFFFFFFF);
|
|
|
|
|
const Addr KSSegBase = ULL(0xC0000000);
|
|
|
|
|
|
|
|
|
|
// Kernel Segment 3 - Mapped
|
|
|
|
|
const Addr KSeg3End = ULL(0xFFFFFFFF);
|
|
|
|
|
const Addr KSeg3Base = ULL(0xE0000000);
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
// For loading... XXX This maybe could be USegEnd?? --ali
|
|
|
|
|
const Addr LoadAddrMask = ULL(0xffffffffff);
|
|
|
|
|
|
|
|
|
|
inline Addr Phys2K0Seg(Addr addr)
|
|
|
|
|
{
|
|
|
|
|
// if (addr & PAddrUncachedBit43) {
|
|
|
|
|
// addr &= PAddrUncachedMask;
|
|
|
|
|
// addr |= PAddrUncachedBit40;
|
|
|
|
|
// }
|
|
|
|
|
return addr | KSeg0Base;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
////////////////////////////////////////////////////////////////////////
|
|
|
|
|
//
|
|
|
|
|
// Interrupt levels
|
|
|
|
|
//
|
|
|
|
|
enum InterruptLevels
|
|
|
|
|
{
|
|
|
|
|
INTLEVEL_SOFTWARE_MIN = 4,
|
|
|
|
|
INTLEVEL_SOFTWARE_MAX = 19,
|
|
|
|
|
|
|
|
|
|
INTLEVEL_EXTERNAL_MIN = 20,
|
|
|
|
|
INTLEVEL_EXTERNAL_MAX = 34,
|
|
|
|
|
|
|
|
|
|
INTLEVEL_IRQ0 = 20,
|
|
|
|
|
INTLEVEL_IRQ1 = 21,
|
|
|
|
|
INTINDEX_ETHERNET = 0,
|
|
|
|
|
INTINDEX_SCSI = 1,
|
|
|
|
|
INTLEVEL_IRQ2 = 22,
|
|
|
|
|
INTLEVEL_IRQ3 = 23,
|
|
|
|
|
|
|
|
|
|
INTLEVEL_SERIAL = 33,
|
|
|
|
|
|
|
|
|
|
NumInterruptLevels = INTLEVEL_EXTERNAL_MAX
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
// MIPS modes
|
|
|
|
|
enum mode_type
|
|
|
|
|
{
|
|
|
|
|
mode_kernel = 0, // kernel
|
|
|
|
|
mode_supervisor = 1, // supervisor
|
|
|
|
|
mode_user = 2, // user mode
|
|
|
|
|
mode_debug = 3, // debug mode
|
|
|
|
|
mode_number // number of modes
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
inline mode_type getOperatingMode(MiscReg Stat)
|
|
|
|
|
{
|
|
|
|
|
if((Stat & 0x10000006) != 0 || (Stat & 0x18) ==0)
|
|
|
|
|
return mode_kernel;
|
|
|
|
|
else{
|
|
|
|
|
if((Stat & 0x18) == 0x8)
|
|
|
|
|
return mode_supervisor;
|
|
|
|
|
else if((Stat & 0x18) == 0x10)
|
|
|
|
|
return mode_user;
|
|
|
|
|
else return mode_number;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
2006-08-12 01:43:10 +02:00
|
|
|
|
// return a no-op instruction... used for instruction fetch faults
|
|
|
|
|
const ExtMachInst NoopMachInst = 0x00000000;
|
|
|
|
|
|
|
|
|
|
// Constants Related to the number of registers
|
|
|
|
|
const int NumIntArchRegs = 32;
|
2007-06-23 01:03:42 +02:00
|
|
|
|
const int NumIntSpecialRegs = 9;
|
2006-08-12 01:43:10 +02:00
|
|
|
|
const int NumFloatArchRegs = 32;
|
|
|
|
|
const int NumFloatSpecialRegs = 5;
|
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
const int NumShadowRegSets = 16; // Maximum number of shadow register sets
|
|
|
|
|
const int NumIntRegs = NumIntArchRegs*NumShadowRegSets + NumIntSpecialRegs; //HI & LO Regs
|
|
|
|
|
const int NumFloatRegs = NumFloatArchRegs + NumFloatSpecialRegs;//
|
|
|
|
|
|
2006-08-12 01:43:10 +02:00
|
|
|
|
// Static instruction parameters
|
2007-11-13 22:58:16 +01:00
|
|
|
|
const int MaxInstSrcRegs = 10;
|
|
|
|
|
const int MaxInstDestRegs = 8;
|
2006-08-12 01:43:10 +02:00
|
|
|
|
|
|
|
|
|
// semantically meaningful register indices
|
|
|
|
|
const int ZeroReg = 0;
|
|
|
|
|
const int AssemblerReg = 1;
|
|
|
|
|
const int ReturnValueReg = 2;
|
|
|
|
|
const int ReturnValueReg1 = 2;
|
|
|
|
|
const int ReturnValueReg2 = 3;
|
2007-11-13 22:58:16 +01:00
|
|
|
|
const int ArgumentReg0 = 4;
|
|
|
|
|
const int ArgumentReg1 = 5;
|
|
|
|
|
const int ArgumentReg2 = 6;
|
|
|
|
|
const int ArgumentReg3 = 7;
|
2006-08-12 01:43:10 +02:00
|
|
|
|
const int KernelReg0 = 26;
|
|
|
|
|
const int KernelReg1 = 27;
|
|
|
|
|
const int GlobalPointerReg = 28;
|
|
|
|
|
const int StackPointerReg = 29;
|
|
|
|
|
const int FramePointerReg = 30;
|
|
|
|
|
const int ReturnAddressReg = 31;
|
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
const int ArgumentReg[] = {4, 5, 6, 7};
|
|
|
|
|
const int NumArgumentRegs = sizeof(ArgumentReg) / sizeof(const int);
|
|
|
|
|
|
2006-08-12 01:43:10 +02:00
|
|
|
|
const int SyscallNumReg = ReturnValueReg1;
|
2007-06-23 01:03:42 +02:00
|
|
|
|
const int SyscallPseudoReturnReg = ReturnValueReg2;
|
2007-11-13 22:58:16 +01:00
|
|
|
|
const int SyscallSuccessReg = ArgumentReg3;
|
2006-08-12 01:43:10 +02:00
|
|
|
|
|
|
|
|
|
const int LogVMPageSize = 13; // 8K bytes
|
|
|
|
|
const int VMPageSize = (1 << LogVMPageSize);
|
|
|
|
|
|
|
|
|
|
const int BranchPredAddrShiftAmt = 2; // instructions are 4-byte aligned
|
|
|
|
|
|
|
|
|
|
const int MachineBytes = 4;
|
|
|
|
|
const int WordBytes = 4;
|
|
|
|
|
const int HalfwordBytes = 2;
|
|
|
|
|
const int ByteBytes = 1;
|
|
|
|
|
|
|
|
|
|
const int ANNOTE_NONE = 0;
|
|
|
|
|
const uint32_t ITOUCH_ANNOTE = 0xffffffff;
|
2006-02-22 04:02:05 +01:00
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
// These help enumerate all the registers for dependence tracking.
|
|
|
|
|
const int FP_Base_DepTag = NumIntRegs;
|
|
|
|
|
const int Ctrl_Base_DepTag = FP_Base_DepTag + NumFloatRegs;
|
|
|
|
|
|
2007-06-23 01:03:42 +02:00
|
|
|
|
// Enumerate names for 'Control' Registers in the CPU
|
|
|
|
|
// Reference MIPS32 Arch. for Programmers, Vol. III, Ch.8
|
|
|
|
|
// (Register Number-Register Select) Summary of Register
|
|
|
|
|
//------------------------------------------------------
|
|
|
|
|
// The first set of names classify the CP0 names as Register Banks
|
|
|
|
|
// for easy indexing when using the 'RD + SEL' index combination
|
|
|
|
|
// in CP0 instructions.
|
|
|
|
|
enum MiscRegTags {
|
2007-11-13 22:58:16 +01:00
|
|
|
|
Index = Ctrl_Base_DepTag + 0, //Bank 0: 0 - 3
|
2007-06-23 01:03:42 +02:00
|
|
|
|
MVPControl,
|
|
|
|
|
MVPConf0,
|
|
|
|
|
MVPConf1,
|
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
CP0_Random = Ctrl_Base_DepTag + 8, //Bank 1: 8 - 15
|
2007-06-23 01:03:42 +02:00
|
|
|
|
VPEControl,
|
|
|
|
|
VPEConf0,
|
|
|
|
|
VPEConf1,
|
|
|
|
|
YQMask,
|
|
|
|
|
VPESchedule,
|
|
|
|
|
VPEScheFBack,
|
|
|
|
|
VPEOpt,
|
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
EntryLo0 = Ctrl_Base_DepTag + 16, //Bank 2: 16 - 23
|
2007-06-23 01:03:42 +02:00
|
|
|
|
TCStatus,
|
|
|
|
|
TCBind,
|
|
|
|
|
TCRestart,
|
|
|
|
|
TCHalt,
|
|
|
|
|
TCContext,
|
|
|
|
|
TCSchedule,
|
|
|
|
|
TCScheFBack,
|
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
EntryLo1 = Ctrl_Base_DepTag + 24, // Bank 3: 24
|
2007-06-23 01:03:42 +02:00
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
Context = Ctrl_Base_DepTag + 32, // Bank 4: 32 - 33
|
2007-06-23 01:03:42 +02:00
|
|
|
|
ContextConfig,
|
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
PageMask = Ctrl_Base_DepTag + 40, //Bank 5: 40 - 41
|
|
|
|
|
PageGrain = Ctrl_Base_DepTag + 41,
|
2007-06-23 01:03:42 +02:00
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
Wired = Ctrl_Base_DepTag + 48, //Bank 6:48-55
|
2007-06-23 01:03:42 +02:00
|
|
|
|
SRSConf0,
|
|
|
|
|
SRSConf1,
|
|
|
|
|
SRSConf2,
|
|
|
|
|
SRSConf3,
|
|
|
|
|
SRSConf4,
|
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
HWRena = Ctrl_Base_DepTag + 56, //Bank 7: 56-63
|
2007-06-23 01:03:42 +02:00
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
BadVAddr = Ctrl_Base_DepTag + 64, //Bank 8: 64-71
|
2007-06-23 01:03:42 +02:00
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
Count = Ctrl_Base_DepTag + 72, //Bank 9: 72-79
|
2007-06-23 01:03:42 +02:00
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
EntryHi = Ctrl_Base_DepTag + 80, //Bank 10: 80-87
|
2007-06-23 01:03:42 +02:00
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
Compare = Ctrl_Base_DepTag + 88, //Bank 11: 88-95
|
2007-06-23 01:03:42 +02:00
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
Status = Ctrl_Base_DepTag + 96, //Bank 12: 96-103
|
2007-06-23 01:03:42 +02:00
|
|
|
|
IntCtl,
|
|
|
|
|
SRSCtl,
|
|
|
|
|
SRSMap,
|
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
Cause = Ctrl_Base_DepTag + 104, //Bank 13: 104-111
|
2007-06-23 01:03:42 +02:00
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
EPC = Ctrl_Base_DepTag + 112, //Bank 14: 112-119
|
2007-06-23 01:03:42 +02:00
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
PRId = Ctrl_Base_DepTag + 120, //Bank 15: 120-127,
|
2007-06-23 01:03:42 +02:00
|
|
|
|
EBase,
|
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
Config = Ctrl_Base_DepTag + 128, //Bank 16: 128-135
|
2007-06-23 01:03:42 +02:00
|
|
|
|
Config1,
|
|
|
|
|
Config2,
|
|
|
|
|
Config3,
|
|
|
|
|
Config4,
|
|
|
|
|
Config5,
|
|
|
|
|
Config6,
|
|
|
|
|
Config7,
|
|
|
|
|
|
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
LLAddr = Ctrl_Base_DepTag + 136, //Bank 17: 136-143
|
2007-06-23 01:03:42 +02:00
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
WatchLo0 = Ctrl_Base_DepTag + 144, //Bank 18: 144-151
|
2007-06-23 01:03:42 +02:00
|
|
|
|
WatchLo1,
|
|
|
|
|
WatchLo2,
|
|
|
|
|
WatchLo3,
|
|
|
|
|
WatchLo4,
|
|
|
|
|
WatchLo5,
|
|
|
|
|
WatchLo6,
|
|
|
|
|
WatchLo7,
|
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
WatchHi0 = Ctrl_Base_DepTag + 152, //Bank 19: 152-159
|
2007-06-23 01:03:42 +02:00
|
|
|
|
WatchHi1,
|
|
|
|
|
WatchHi2,
|
|
|
|
|
WatchHi3,
|
|
|
|
|
WatchHi4,
|
|
|
|
|
WatchHi5,
|
|
|
|
|
WatchHi6,
|
|
|
|
|
WatchHi7,
|
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
XCContext64 = Ctrl_Base_DepTag + 160, //Bank 20: 160-167
|
2007-06-23 01:03:42 +02:00
|
|
|
|
|
|
|
|
|
//Bank 21: 168-175
|
|
|
|
|
|
|
|
|
|
//Bank 22: 176-183
|
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
Debug = Ctrl_Base_DepTag + 184, //Bank 23: 184-191
|
2007-06-23 01:03:42 +02:00
|
|
|
|
TraceControl1,
|
|
|
|
|
TraceControl2,
|
|
|
|
|
UserTraceData,
|
|
|
|
|
TraceBPC,
|
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
DEPC = Ctrl_Base_DepTag + 192, //Bank 24: 192-199
|
2007-06-23 01:03:42 +02:00
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
PerfCnt0 = Ctrl_Base_DepTag + 200, //Bank 25: 200-207
|
2007-06-23 01:03:42 +02:00
|
|
|
|
PerfCnt1,
|
|
|
|
|
PerfCnt2,
|
|
|
|
|
PerfCnt3,
|
|
|
|
|
PerfCnt4,
|
|
|
|
|
PerfCnt5,
|
|
|
|
|
PerfCnt6,
|
|
|
|
|
PerfCnt7,
|
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
ErrCtl = Ctrl_Base_DepTag + 208, //Bank 26: 208-215
|
2007-06-23 01:03:42 +02:00
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
CacheErr0 = Ctrl_Base_DepTag + 216, //Bank 27: 216-223
|
2007-06-23 01:03:42 +02:00
|
|
|
|
CacheErr1,
|
|
|
|
|
CacheErr2,
|
|
|
|
|
CacheErr3,
|
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
TagLo0 = Ctrl_Base_DepTag + 224, //Bank 28: 224-231
|
2007-06-23 01:03:42 +02:00
|
|
|
|
DataLo1,
|
|
|
|
|
TagLo2,
|
|
|
|
|
DataLo3,
|
|
|
|
|
TagLo4,
|
|
|
|
|
DataLo5,
|
|
|
|
|
TagLo6,
|
|
|
|
|
DataLo7,
|
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
TagHi0 = Ctrl_Base_DepTag + 232, //Bank 29: 232-239
|
2007-06-23 01:03:42 +02:00
|
|
|
|
DataHi1,
|
|
|
|
|
TagHi2,
|
|
|
|
|
DataHi3,
|
|
|
|
|
TagHi4,
|
|
|
|
|
DataHi5,
|
|
|
|
|
TagHi6,
|
|
|
|
|
DataHi7,
|
|
|
|
|
|
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
ErrorEPC = Ctrl_Base_DepTag + 240, //Bank 30: 240-247
|
2007-06-23 01:03:42 +02:00
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
DESAVE = Ctrl_Base_DepTag + 248, //Bank 31: 248-256
|
2007-06-23 01:03:42 +02:00
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
LLFlag = Ctrl_Base_DepTag + 257,
|
2007-06-23 01:03:42 +02:00
|
|
|
|
|
|
|
|
|
NumControlRegs
|
|
|
|
|
};
|
|
|
|
|
|
2007-11-13 22:58:16 +01:00
|
|
|
|
const int TotalDataRegs = NumIntRegs + NumFloatRegs;
|
|
|
|
|
|
2007-06-23 01:03:42 +02:00
|
|
|
|
const int NumMiscRegs = NumControlRegs;
|
|
|
|
|
|
|
|
|
|
const int TotalNumRegs = NumIntRegs + NumFloatRegs + NumMiscRegs;
|
|
|
|
|
|
|
|
|
|
|
2006-01-25 01:57:17 +01:00
|
|
|
|
};
|
|
|
|
|
|
2006-03-12 11:57:34 +01:00
|
|
|
|
using namespace MipsISA;
|
|
|
|
|
|
2006-01-26 22:19:44 +01:00
|
|
|
|
#endif // __ARCH_MIPS_ISA_TRAITS_HH__
|