2007-03-05 18:56:26 +01:00
|
|
|
/*
|
2008-01-12 12:40:10 +01:00
|
|
|
* Copyright (c) 2003-2006, 2008 The Regents of The University of Michigan
|
2007-03-05 18:56:26 +01:00
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions are
|
|
|
|
* met: redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer;
|
|
|
|
* redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution;
|
|
|
|
* neither the name of the copyright holders nor the names of its
|
|
|
|
* contributors may be used to endorse or promote products derived from
|
|
|
|
* this software without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*
|
|
|
|
* Authors: Gabe Black
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
2008-01-12 12:40:10 +01:00
|
|
|
* Copyright (c) 2007-2008 The Hewlett-Packard Development Company
|
2007-03-05 18:56:26 +01:00
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* Redistribution and use of this software in source and binary forms,
|
|
|
|
* with or without modification, are permitted provided that the
|
|
|
|
* following conditions are met:
|
|
|
|
*
|
|
|
|
* The software must be used only for Non-Commercial Use which means any
|
|
|
|
* use which is NOT directed to receiving any direct monetary
|
|
|
|
* compensation for, or commercial advantage from such use. Illustrative
|
|
|
|
* examples of non-commercial use are academic research, personal study,
|
|
|
|
* teaching, education and corporate research & development.
|
|
|
|
* Illustrative examples of commercial use are distributing products for
|
|
|
|
* commercial advantage and providing services using the software for
|
|
|
|
* commercial advantage.
|
|
|
|
*
|
|
|
|
* If you wish to use this software or functionality therein that may be
|
|
|
|
* covered by patents for commercial use, please contact:
|
|
|
|
* Director of Intellectual Property Licensing
|
|
|
|
* Office of Strategy and Technology
|
|
|
|
* Hewlett-Packard Company
|
|
|
|
* 1501 Page Mill Road
|
|
|
|
* Palo Alto, California 94304
|
|
|
|
*
|
|
|
|
* Redistributions of source code must retain the above copyright notice,
|
|
|
|
* this list of conditions and the following disclaimer. Redistributions
|
|
|
|
* in binary form must reproduce the above copyright notice, this list of
|
|
|
|
* conditions and the following disclaimer in the documentation and/or
|
|
|
|
* other materials provided with the distribution. Neither the name of
|
|
|
|
* the COPYRIGHT HOLDER(s), HEWLETT-PACKARD COMPANY, nor the names of its
|
|
|
|
* contributors may be used to endorse or promote products derived from
|
|
|
|
* this software without specific prior written permission. No right of
|
|
|
|
* sublicense is granted herewith. Derivatives of the software and
|
|
|
|
* output created using the software may be prepared, but only for
|
|
|
|
* Non-Commercial Uses. Derivatives of the software may be shared with
|
|
|
|
* others provided: (i) the others agree to abide by the list of
|
|
|
|
* conditions herein which includes the Non-Commercial Use restrictions;
|
|
|
|
* and (ii) such Derivatives of the software include the above copyright
|
|
|
|
* notice to acknowledge the contribution from this software where
|
|
|
|
* applicable, this list of conditions and the disclaimer below.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*
|
|
|
|
* Authors: Gabe Black
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "arch/x86/miscregfile.hh"
|
2007-11-12 23:39:07 +01:00
|
|
|
#include "arch/x86/tlb.hh"
|
2008-06-12 06:39:10 +02:00
|
|
|
#include "cpu/base.hh"
|
2007-11-12 23:39:07 +01:00
|
|
|
#include "cpu/thread_context.hh"
|
2007-07-19 01:12:39 +02:00
|
|
|
#include "sim/serialize.hh"
|
2007-03-05 18:56:26 +01:00
|
|
|
|
|
|
|
using namespace X86ISA;
|
|
|
|
using namespace std;
|
|
|
|
|
|
|
|
class Checkpoint;
|
|
|
|
|
|
|
|
void MiscRegFile::clear()
|
|
|
|
{
|
2009-02-25 19:20:25 +01:00
|
|
|
// Blank everything. 0 might not be an appropriate value for some things,
|
|
|
|
// but it is for most.
|
2007-12-02 08:10:42 +01:00
|
|
|
memset(regVal, 0, NumMiscRegs * sizeof(MiscReg));
|
2009-02-25 19:20:25 +01:00
|
|
|
regVal[MISCREG_DR6] = (mask(8) << 4) | (mask(16) << 16);
|
|
|
|
regVal[MISCREG_DR7] = 1 << 10;
|
2007-03-05 18:56:26 +01:00
|
|
|
}
|
|
|
|
|
2008-10-12 18:09:56 +02:00
|
|
|
MiscReg MiscRegFile::readRegNoEffect(MiscRegIndex miscReg)
|
2007-03-05 18:56:26 +01:00
|
|
|
{
|
2007-11-12 23:38:59 +01:00
|
|
|
// Make sure we're not dealing with an illegal control register.
|
|
|
|
// Instructions should filter out these indexes, and nothing else should
|
|
|
|
// attempt to read them directly.
|
|
|
|
assert( miscReg != MISCREG_CR1 &&
|
|
|
|
!(miscReg > MISCREG_CR4 &&
|
|
|
|
miscReg < MISCREG_CR8) &&
|
|
|
|
!(miscReg > MISCREG_CR8 &&
|
|
|
|
miscReg <= MISCREG_CR15));
|
|
|
|
|
2007-07-19 01:12:39 +02:00
|
|
|
return regVal[miscReg];
|
2007-03-05 18:56:26 +01:00
|
|
|
}
|
|
|
|
|
2008-10-12 18:09:56 +02:00
|
|
|
MiscReg MiscRegFile::readReg(MiscRegIndex miscReg, ThreadContext * tc)
|
2007-03-05 18:56:26 +01:00
|
|
|
{
|
2008-10-12 18:09:56 +02:00
|
|
|
if (miscReg == MISCREG_TSC) {
|
2008-06-12 06:39:10 +02:00
|
|
|
return regVal[MISCREG_TSC] + tc->getCpuPtr()->curCycle();
|
|
|
|
}
|
2007-07-19 01:12:39 +02:00
|
|
|
return readRegNoEffect(miscReg);
|
2007-03-05 18:56:26 +01:00
|
|
|
}
|
|
|
|
|
2008-10-12 18:09:56 +02:00
|
|
|
void MiscRegFile::setRegNoEffect(MiscRegIndex miscReg, const MiscReg &val)
|
2007-03-05 18:56:26 +01:00
|
|
|
{
|
2007-11-12 23:38:59 +01:00
|
|
|
// Make sure we're not dealing with an illegal control register.
|
|
|
|
// Instructions should filter out these indexes, and nothing else should
|
|
|
|
// attempt to write to them directly.
|
|
|
|
assert( miscReg != MISCREG_CR1 &&
|
|
|
|
!(miscReg > MISCREG_CR4 &&
|
|
|
|
miscReg < MISCREG_CR8) &&
|
|
|
|
!(miscReg > MISCREG_CR8 &&
|
|
|
|
miscReg <= MISCREG_CR15));
|
2007-07-19 01:12:39 +02:00
|
|
|
regVal[miscReg] = val;
|
2007-03-05 18:56:26 +01:00
|
|
|
}
|
|
|
|
|
2008-10-12 18:09:56 +02:00
|
|
|
void MiscRegFile::setReg(MiscRegIndex miscReg,
|
2007-03-05 18:56:26 +01:00
|
|
|
const MiscReg &val, ThreadContext * tc)
|
|
|
|
{
|
2007-11-12 23:38:02 +01:00
|
|
|
MiscReg newVal = val;
|
|
|
|
switch(miscReg)
|
|
|
|
{
|
|
|
|
case MISCREG_CR0:
|
2007-11-12 23:38:59 +01:00
|
|
|
{
|
|
|
|
CR0 toggled = regVal[miscReg] ^ val;
|
|
|
|
CR0 newCR0 = val;
|
|
|
|
Efer efer = regVal[MISCREG_EFER];
|
2008-06-12 06:50:25 +02:00
|
|
|
HandyM5Reg m5reg = regVal[MISCREG_M5_REG];
|
2007-11-12 23:38:59 +01:00
|
|
|
if (toggled.pg && efer.lme) {
|
|
|
|
if (newCR0.pg) {
|
|
|
|
//Turning on long mode
|
|
|
|
efer.lma = 1;
|
2008-06-12 06:50:25 +02:00
|
|
|
m5reg.mode = LongMode;
|
2007-11-12 23:38:59 +01:00
|
|
|
regVal[MISCREG_EFER] = efer;
|
|
|
|
} else {
|
|
|
|
//Turning off long mode
|
|
|
|
efer.lma = 0;
|
2008-06-12 06:50:25 +02:00
|
|
|
m5reg.mode = LegacyMode;
|
2007-11-12 23:38:59 +01:00
|
|
|
regVal[MISCREG_EFER] = efer;
|
|
|
|
}
|
2007-11-12 23:38:02 +01:00
|
|
|
}
|
2008-06-12 06:50:25 +02:00
|
|
|
// Figure out what submode we're in.
|
|
|
|
if (m5reg.mode == LongMode) {
|
|
|
|
SegAttr csAttr = regVal[MISCREG_CS_ATTR];
|
|
|
|
if (csAttr.longMode)
|
|
|
|
m5reg.submode = SixtyFourBitMode;
|
|
|
|
else
|
|
|
|
m5reg.submode = CompatabilityMode;
|
|
|
|
} else {
|
|
|
|
if (newCR0.pe) {
|
|
|
|
RFLAGS rflags = regVal[MISCREG_RFLAGS];
|
|
|
|
if (rflags.vm)
|
|
|
|
m5reg.submode = Virtual8086Mode;
|
|
|
|
else
|
|
|
|
m5reg.submode = ProtectedMode;
|
|
|
|
} else {
|
|
|
|
m5reg.submode = RealMode;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
regVal[MISCREG_M5_REG] = m5reg;
|
2007-11-12 23:39:07 +01:00
|
|
|
if (toggled.pg) {
|
|
|
|
tc->getITBPtr()->invalidateAll();
|
|
|
|
tc->getDTBPtr()->invalidateAll();
|
|
|
|
}
|
2007-11-12 23:38:59 +01:00
|
|
|
//This must always be 1.
|
|
|
|
newCR0.et = 1;
|
|
|
|
newVal = newCR0;
|
2007-11-12 23:38:02 +01:00
|
|
|
}
|
2007-11-12 23:38:59 +01:00
|
|
|
break;
|
|
|
|
case MISCREG_CR2:
|
|
|
|
break;
|
|
|
|
case MISCREG_CR3:
|
2007-11-12 23:39:07 +01:00
|
|
|
tc->getITBPtr()->invalidateNonGlobal();
|
|
|
|
tc->getDTBPtr()->invalidateNonGlobal();
|
2007-11-12 23:38:59 +01:00
|
|
|
break;
|
|
|
|
case MISCREG_CR4:
|
2007-11-12 23:39:07 +01:00
|
|
|
{
|
|
|
|
CR4 toggled = regVal[miscReg] ^ val;
|
|
|
|
if (toggled.pae || toggled.pse || toggled.pge) {
|
|
|
|
tc->getITBPtr()->invalidateAll();
|
|
|
|
tc->getDTBPtr()->invalidateAll();
|
|
|
|
}
|
|
|
|
}
|
2007-11-12 23:38:59 +01:00
|
|
|
break;
|
|
|
|
case MISCREG_CR8:
|
2007-11-12 23:38:02 +01:00
|
|
|
break;
|
2007-12-02 08:00:15 +01:00
|
|
|
case MISCREG_CS_ATTR:
|
|
|
|
{
|
|
|
|
SegAttr toggled = regVal[miscReg] ^ val;
|
|
|
|
SegAttr newCSAttr = val;
|
2008-06-12 06:50:25 +02:00
|
|
|
HandyM5Reg m5reg = regVal[MISCREG_M5_REG];
|
2007-12-02 08:00:15 +01:00
|
|
|
if (toggled.longMode) {
|
|
|
|
if (newCSAttr.longMode) {
|
2008-06-12 06:50:25 +02:00
|
|
|
if (m5reg.mode == LongMode)
|
|
|
|
m5reg.submode = SixtyFourBitMode;
|
2007-12-02 08:00:15 +01:00
|
|
|
regVal[MISCREG_ES_EFF_BASE] = 0;
|
|
|
|
regVal[MISCREG_CS_EFF_BASE] = 0;
|
|
|
|
regVal[MISCREG_SS_EFF_BASE] = 0;
|
|
|
|
regVal[MISCREG_DS_EFF_BASE] = 0;
|
|
|
|
} else {
|
2008-06-12 06:50:25 +02:00
|
|
|
if (m5reg.mode == LongMode)
|
|
|
|
m5reg.submode = CompatabilityMode;
|
2007-12-02 08:00:15 +01:00
|
|
|
regVal[MISCREG_ES_EFF_BASE] = regVal[MISCREG_ES_BASE];
|
|
|
|
regVal[MISCREG_CS_EFF_BASE] = regVal[MISCREG_CS_BASE];
|
|
|
|
regVal[MISCREG_SS_EFF_BASE] = regVal[MISCREG_SS_BASE];
|
|
|
|
regVal[MISCREG_DS_EFF_BASE] = regVal[MISCREG_DS_BASE];
|
|
|
|
}
|
|
|
|
}
|
2008-06-12 06:50:25 +02:00
|
|
|
m5reg.cpl = newCSAttr.dpl;
|
|
|
|
regVal[MISCREG_M5_REG] = m5reg;
|
2007-12-02 08:00:15 +01:00
|
|
|
}
|
2007-12-02 08:11:23 +01:00
|
|
|
break;
|
2007-12-02 08:03:39 +01:00
|
|
|
// These segments always actually use their bases, or in other words
|
|
|
|
// their effective bases must stay equal to their actual bases.
|
2008-01-12 12:40:10 +01:00
|
|
|
case MISCREG_FS_BASE:
|
|
|
|
case MISCREG_GS_BASE:
|
|
|
|
case MISCREG_HS_BASE:
|
|
|
|
case MISCREG_TSL_BASE:
|
|
|
|
case MISCREG_TSG_BASE:
|
|
|
|
case MISCREG_TR_BASE:
|
|
|
|
case MISCREG_IDTR_BASE:
|
|
|
|
regVal[MISCREG_SEG_EFF_BASE(miscReg - MISCREG_SEG_BASE_BASE)] = val;
|
2007-12-02 08:03:39 +01:00
|
|
|
break;
|
|
|
|
// These segments ignore their bases in 64 bit mode.
|
|
|
|
// their effective bases must stay equal to their actual bases.
|
2008-01-12 12:40:10 +01:00
|
|
|
case MISCREG_ES_BASE:
|
|
|
|
case MISCREG_CS_BASE:
|
|
|
|
case MISCREG_SS_BASE:
|
|
|
|
case MISCREG_DS_BASE:
|
2007-12-02 08:03:39 +01:00
|
|
|
{
|
|
|
|
Efer efer = regVal[MISCREG_EFER];
|
|
|
|
SegAttr csAttr = regVal[MISCREG_CS_ATTR];
|
|
|
|
if (!efer.lma || !csAttr.longMode) // Check for non 64 bit mode.
|
|
|
|
regVal[MISCREG_SEG_EFF_BASE(miscReg -
|
2008-01-12 12:40:10 +01:00
|
|
|
MISCREG_SEG_BASE_BASE)] = val;
|
2007-12-02 08:03:39 +01:00
|
|
|
}
|
|
|
|
break;
|
2008-06-12 06:39:10 +02:00
|
|
|
case MISCREG_TSC:
|
|
|
|
regVal[MISCREG_TSC] = val - tc->getCpuPtr()->curCycle();
|
|
|
|
return;
|
2009-02-25 19:20:25 +01:00
|
|
|
case MISCREG_DR0:
|
|
|
|
case MISCREG_DR1:
|
|
|
|
case MISCREG_DR2:
|
|
|
|
case MISCREG_DR3:
|
|
|
|
/* These should eventually set up breakpoints. */
|
|
|
|
break;
|
|
|
|
case MISCREG_DR4:
|
|
|
|
miscReg = MISCREG_DR6;
|
|
|
|
/* Fall through to have the same effects as DR6. */
|
|
|
|
case MISCREG_DR6:
|
|
|
|
{
|
|
|
|
DR6 dr6 = regVal[MISCREG_DR6];
|
|
|
|
DR6 newDR6 = val;
|
|
|
|
dr6.b0 = newDR6.b0;
|
|
|
|
dr6.b1 = newDR6.b1;
|
|
|
|
dr6.b2 = newDR6.b2;
|
|
|
|
dr6.b3 = newDR6.b3;
|
|
|
|
dr6.bd = newDR6.bd;
|
|
|
|
dr6.bs = newDR6.bs;
|
|
|
|
dr6.bt = newDR6.bt;
|
|
|
|
newVal = dr6;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case MISCREG_DR5:
|
|
|
|
miscReg = MISCREG_DR7;
|
|
|
|
/* Fall through to have the same effects as DR7. */
|
|
|
|
case MISCREG_DR7:
|
|
|
|
{
|
|
|
|
DR7 dr7 = regVal[MISCREG_DR7];
|
|
|
|
DR7 newDR7 = val;
|
|
|
|
dr7.l0 = newDR7.l0;
|
|
|
|
dr7.g0 = newDR7.g0;
|
|
|
|
if (dr7.l0 || dr7.g0) {
|
|
|
|
panic("Debug register breakpoints not implemented.\n");
|
|
|
|
} else {
|
|
|
|
/* Disable breakpoint 0. */
|
|
|
|
}
|
|
|
|
dr7.l1 = newDR7.l1;
|
|
|
|
dr7.g1 = newDR7.g1;
|
|
|
|
if (dr7.l1 || dr7.g1) {
|
|
|
|
panic("Debug register breakpoints not implemented.\n");
|
|
|
|
} else {
|
|
|
|
/* Disable breakpoint 1. */
|
|
|
|
}
|
|
|
|
dr7.l2 = newDR7.l2;
|
|
|
|
dr7.g2 = newDR7.g2;
|
|
|
|
if (dr7.l2 || dr7.g2) {
|
|
|
|
panic("Debug register breakpoints not implemented.\n");
|
|
|
|
} else {
|
|
|
|
/* Disable breakpoint 2. */
|
|
|
|
}
|
|
|
|
dr7.l3 = newDR7.l3;
|
|
|
|
dr7.g3 = newDR7.g3;
|
|
|
|
if (dr7.l3 || dr7.g3) {
|
|
|
|
panic("Debug register breakpoints not implemented.\n");
|
|
|
|
} else {
|
|
|
|
/* Disable breakpoint 3. */
|
|
|
|
}
|
|
|
|
dr7.gd = newDR7.gd;
|
|
|
|
dr7.rw0 = newDR7.rw0;
|
|
|
|
dr7.len0 = newDR7.len0;
|
|
|
|
dr7.rw1 = newDR7.rw1;
|
|
|
|
dr7.len1 = newDR7.len1;
|
|
|
|
dr7.rw2 = newDR7.rw2;
|
|
|
|
dr7.len2 = newDR7.len2;
|
|
|
|
dr7.rw3 = newDR7.rw3;
|
|
|
|
dr7.len3 = newDR7.len3;
|
|
|
|
}
|
|
|
|
break;
|
2008-10-12 18:09:56 +02:00
|
|
|
default:
|
|
|
|
break;
|
2007-11-12 23:38:02 +01:00
|
|
|
}
|
|
|
|
setRegNoEffect(miscReg, newVal);
|
2007-03-05 18:56:26 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
void MiscRegFile::serialize(std::ostream & os)
|
|
|
|
{
|
2007-07-19 01:12:39 +02:00
|
|
|
SERIALIZE_ARRAY(regVal, NumMiscRegs);
|
2007-03-05 18:56:26 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
void MiscRegFile::unserialize(Checkpoint * cp, const std::string & section)
|
|
|
|
{
|
2007-07-19 01:12:39 +02:00
|
|
|
UNSERIALIZE_ARRAY(regVal, NumMiscRegs);
|
2007-03-05 18:56:26 +01:00
|
|
|
}
|