2007-03-03 17:01:48 +01:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2007 The Hewlett-Packard Development Company
|
|
|
|
* All rights reserved.
|
|
|
|
*
|
2010-05-24 07:44:15 +02:00
|
|
|
* The license below extends only to copyright in the software and shall
|
|
|
|
* not be construed as granting a license to any other intellectual
|
|
|
|
* property including but not limited to intellectual property relating
|
|
|
|
* to a hardware implementation of the functionality of the software
|
|
|
|
* licensed hereunder. You may use the software subject to the license
|
|
|
|
* terms below provided that you ensure that this notice is replicated
|
|
|
|
* unmodified and in its entirety in all distributions of the software,
|
|
|
|
* modified or unmodified, in source code or in binary form.
|
2007-03-03 17:01:48 +01:00
|
|
|
*
|
2010-05-24 07:44:15 +02:00
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions are
|
|
|
|
* met: redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer;
|
|
|
|
* redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution;
|
|
|
|
* neither the name of the copyright holders nor the names of its
|
2007-03-03 17:01:48 +01:00
|
|
|
* contributors may be used to endorse or promote products derived from
|
2010-05-24 07:44:15 +02:00
|
|
|
* this software without specific prior written permission.
|
2007-03-03 17:01:48 +01:00
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*
|
|
|
|
* Authors: Gabe Black
|
|
|
|
*/
|
|
|
|
|
2009-07-09 08:02:21 +02:00
|
|
|
#ifndef __ARCH_X86_REGISTERS_HH__
|
|
|
|
#define __ARCH_X86_REGISTERS_HH__
|
2009-05-17 23:34:52 +02:00
|
|
|
|
2009-07-09 08:02:20 +02:00
|
|
|
#include "arch/x86/intregs.hh"
|
2009-07-09 08:02:21 +02:00
|
|
|
#include "arch/x86/max_inst_regs.hh"
|
2009-07-09 08:02:20 +02:00
|
|
|
#include "arch/x86/miscregs.hh"
|
2009-07-09 08:02:20 +02:00
|
|
|
#include "arch/x86/x86_traits.hh"
|
2007-03-05 13:23:14 +01:00
|
|
|
|
2007-03-03 17:01:48 +01:00
|
|
|
namespace X86ISA
|
|
|
|
{
|
2009-07-09 08:02:21 +02:00
|
|
|
using X86ISAInst::MaxInstSrcRegs;
|
|
|
|
using X86ISAInst::MaxInstDestRegs;
|
|
|
|
const int NumMiscArchRegs = NUM_MISCREGS;
|
|
|
|
const int NumMiscRegs = NUM_MISCREGS;
|
|
|
|
|
|
|
|
const int NumIntArchRegs = NUM_INTREGS;
|
|
|
|
const int NumIntRegs =
|
|
|
|
NumIntArchRegs + NumMicroIntRegs +
|
|
|
|
NumPseudoIntRegs + NumImplicitIntRegs;
|
2009-07-09 08:02:20 +02:00
|
|
|
|
2009-07-09 08:02:21 +02:00
|
|
|
//Each 128 bit xmm register is broken into two effective 64 bit registers.
|
|
|
|
const int NumFloatRegs =
|
|
|
|
NumMMXRegs + 2 * NumXMMRegs + NumMicroFpRegs;
|
|
|
|
const int NumFloatArchRegs = NumFloatRegs + 8;
|
2009-07-09 08:02:20 +02:00
|
|
|
|
2009-07-09 08:02:21 +02:00
|
|
|
// These enumerate all the registers for dependence tracking.
|
|
|
|
enum DependenceTags {
|
|
|
|
//There are 16 microcode registers at the moment. This is an
|
|
|
|
//unusually large constant to make sure there isn't overflow.
|
|
|
|
FP_Base_DepTag = 128,
|
|
|
|
Ctrl_Base_DepTag =
|
|
|
|
FP_Base_DepTag +
|
|
|
|
//mmx/x87 registers
|
|
|
|
8 +
|
|
|
|
//xmm registers
|
|
|
|
16 * 2 +
|
|
|
|
//The microcode fp registers
|
|
|
|
8 +
|
|
|
|
//The indices that are mapped over the fp stack
|
|
|
|
8
|
|
|
|
};
|
2009-07-09 08:02:20 +02:00
|
|
|
|
2009-07-09 08:02:21 +02:00
|
|
|
// semantically meaningful register indices
|
|
|
|
//There is no such register in X86
|
|
|
|
const int ZeroReg = NUM_INTREGS;
|
|
|
|
const int StackPointerReg = INTREG_RSP;
|
|
|
|
//X86 doesn't seem to have a link register
|
|
|
|
const int ReturnAddressReg = 0;
|
|
|
|
const int ReturnValueReg = INTREG_RAX;
|
|
|
|
const int FramePointerReg = INTREG_RBP;
|
2007-03-05 13:23:14 +01:00
|
|
|
|
2009-07-09 08:02:21 +02:00
|
|
|
// Some OS syscalls use a second register (rdx) to return a second
|
|
|
|
// value
|
|
|
|
const int SyscallPseudoReturnReg = INTREG_RDX;
|
|
|
|
|
|
|
|
typedef uint64_t IntReg;
|
|
|
|
//XXX Should this be a 128 bit structure for XMM memory ops?
|
|
|
|
typedef uint64_t LargestRead;
|
|
|
|
typedef uint64_t MiscReg;
|
|
|
|
|
|
|
|
//These floating point types are correct for mmx, but not
|
|
|
|
//technically for x87 (80 bits) or at all for xmm (128 bits)
|
|
|
|
typedef double FloatReg;
|
|
|
|
typedef uint64_t FloatRegBits;
|
|
|
|
typedef union
|
|
|
|
{
|
|
|
|
IntReg intReg;
|
|
|
|
FloatReg fpReg;
|
|
|
|
MiscReg ctrlReg;
|
|
|
|
} AnyReg;
|
2007-03-05 13:23:14 +01:00
|
|
|
|
2009-07-09 08:02:21 +02:00
|
|
|
typedef uint16_t RegIndex;
|
2007-03-05 13:23:14 +01:00
|
|
|
|
|
|
|
}; // namespace X86ISA
|
2007-03-03 17:01:48 +01:00
|
|
|
|
|
|
|
#endif // __ARCH_X86_REGFILE_HH__
|