2004-01-26 19:26:34 +01:00
|
|
|
/*
|
2004-06-08 19:37:27 +02:00
|
|
|
* Copyright (c) 2004 The Regents of The University of Michigan
|
2004-01-26 19:26:34 +01:00
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions are
|
|
|
|
* met: redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer;
|
|
|
|
* redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution;
|
|
|
|
* neither the name of the copyright holders nor the names of its
|
|
|
|
* contributors may be used to endorse or promote products derived from
|
|
|
|
* this software without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* @file
|
2004-06-27 03:26:28 +02:00
|
|
|
* Defines a 8250 UART
|
2004-01-26 19:26:34 +01:00
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __TSUNAMI_UART_HH__
|
|
|
|
#define __TSUNAMI_UART_HH__
|
|
|
|
|
2004-05-14 23:34:15 +02:00
|
|
|
#include "dev/tsunamireg.h"
|
|
|
|
#include "base/range.hh"
|
|
|
|
#include "dev/io_device.hh"
|
2004-01-26 19:26:34 +01:00
|
|
|
|
|
|
|
class SimConsole;
|
2004-06-27 03:26:28 +02:00
|
|
|
class Platform;
|
2004-01-26 19:26:34 +01:00
|
|
|
|
2004-06-27 03:26:28 +02:00
|
|
|
const int RX_INT = 0x1;
|
|
|
|
const int TX_INT = 0x2;
|
|
|
|
|
|
|
|
|
|
|
|
class Uart : public PioDevice
|
2004-01-26 19:26:34 +01:00
|
|
|
{
|
2004-06-27 03:26:28 +02:00
|
|
|
|
2004-02-10 06:19:43 +01:00
|
|
|
private:
|
|
|
|
Addr addr;
|
2004-06-27 03:26:28 +02:00
|
|
|
Addr size;
|
|
|
|
SimConsole *cons;
|
2004-02-10 06:19:43 +01:00
|
|
|
|
2004-05-27 00:48:11 +02:00
|
|
|
|
2004-01-26 19:26:34 +01:00
|
|
|
protected:
|
2004-06-27 03:26:28 +02:00
|
|
|
int readAddr; // tlaser only
|
|
|
|
uint8_t IER, DLAB, LCR, MCR;
|
|
|
|
int status;
|
2004-01-26 19:26:34 +01:00
|
|
|
|
2004-05-27 00:48:11 +02:00
|
|
|
class IntrEvent : public Event
|
|
|
|
{
|
|
|
|
protected:
|
2004-06-27 03:26:28 +02:00
|
|
|
Uart *uart;
|
2004-06-29 22:08:26 +02:00
|
|
|
int intrBit;
|
2004-05-27 00:48:11 +02:00
|
|
|
public:
|
2004-06-29 22:08:26 +02:00
|
|
|
IntrEvent(Uart *u, int bit);
|
2004-05-27 00:48:11 +02:00
|
|
|
virtual void process();
|
|
|
|
virtual const char *description();
|
|
|
|
void scheduleIntr();
|
|
|
|
};
|
|
|
|
|
2004-06-29 22:08:26 +02:00
|
|
|
IntrEvent txIntrEvent;
|
|
|
|
IntrEvent rxIntrEvent;
|
2004-06-27 03:26:28 +02:00
|
|
|
Platform *platform;
|
2004-05-27 00:48:11 +02:00
|
|
|
|
2004-01-26 19:26:34 +01:00
|
|
|
public:
|
2004-06-27 03:26:28 +02:00
|
|
|
Uart(const string &name, SimConsole *c, MemoryController *mmu,
|
|
|
|
Addr a, Addr s, HierParams *hier, Bus *bus, Platform *p);
|
2004-01-26 19:26:34 +01:00
|
|
|
|
2004-02-03 22:59:40 +01:00
|
|
|
Fault read(MemReqPtr &req, uint8_t *data);
|
|
|
|
Fault write(MemReqPtr &req, const uint8_t *data);
|
2004-01-26 19:26:34 +01:00
|
|
|
|
|
|
|
|
2004-06-27 03:26:28 +02:00
|
|
|
/**
|
|
|
|
* Inform the uart that there is data available.
|
|
|
|
*/
|
|
|
|
void dataAvailable();
|
|
|
|
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Return if we have an interrupt pending
|
|
|
|
* @return interrupt status
|
|
|
|
*/
|
|
|
|
bool intStatus() { return status ? true : false; }
|
|
|
|
|
2004-01-26 19:26:34 +01:00
|
|
|
virtual void serialize(std::ostream &os);
|
|
|
|
virtual void unserialize(Checkpoint *cp, const std::string §ion);
|
2004-05-14 23:34:15 +02:00
|
|
|
|
2004-06-10 19:30:58 +02:00
|
|
|
/**
|
|
|
|
* Return how long this access will take.
|
|
|
|
* @param req the memory request to calcuate
|
|
|
|
* @return Tick when the request is done
|
|
|
|
*/
|
2004-05-14 23:34:15 +02:00
|
|
|
Tick cacheAccess(MemReqPtr &req);
|
2004-01-26 19:26:34 +01:00
|
|
|
};
|
|
|
|
|
|
|
|
#endif // __TSUNAMI_UART_HH__
|